

# **Mastering Reactive Slaves in UVM**

Jeff Montesano Verilab Inc.

Co-authors: Mark Litterick, Taruna Reddy

September 18th, 2015

Austin,TX





# Agenda

Introduction

**Active Masters and Reactive Slaves** 

Operation

Storage

**Control Agent** 

**Error Injection** 

Conclusion



#### Introduction



#### Introduction



- Most protocols have masters and slaves
  - Master initiates transactions
  - Slave responds to transactions
- Sequence-based stimulus in UVM
  - Straightforward for masters
- Benefits of sequence-based stimulus
  - Achieve coverage closure using randomization
- How are slaves often done presently?
  - Bus-functional-models (BFMs) with non-random or pseudo-random responses
  - Inferior to sequence-based approach in achieving coverage closure

#### Introduction



# How can we make slave verification components respond with sequence-based stimulus?

- If we could do that:
  - Coverage could be reached using constrained-random sequence items
  - Hitting more cases would just be a matter of running more random seeds
  - The power of UVM and randomization would be fully leveraged



#### **Proactive Masters and Reactive Slaves**



# Proactive Masters and Reactive Slaves (snu

Synopsys Users Group

- A verification component (VC) can play role of:
  - Master (design under test (DUT) is slave)
  - Slave (DUT is master)



- VC's that drive signals : active role
- VC's that drive no signals : passive role
- In most protocols, slave plays active role
  - Examples: AXI, I2C, SPI
  - Exception: display interface

Called "proactive master" and "reactive slave" because both play an active role

## Proactive Masters and Reactive Slaves (sr





- Proactive masters:
  - Test controls when sequences are executed on the VC
  - Stimulus blocks test flow



- Reactive slaves:
  - Timing of DUT requests is unpredictable
  - VC must respond autonomously without blocking test flow

## Proactive Masters and Reactive Slaves (snu

Synopsys Users Group

Proactive master architecture:



## Proactive Masters and Reactive Slaves snu

Synopsys Users Group

Reactive slave architecture:









 Implementation of reactive slaves is very similar to that of proactive masters

|                                           | <b>Proactive Masters</b>      | Reactive Slaves               |
|-------------------------------------------|-------------------------------|-------------------------------|
| Sequence execution                        | Test case calls on-<br>demand | Forever loop called at time 0 |
| Monitor-to-<br>Sequencer<br>communication | No                            | Yes                           |

The rest is identical



- Monitor
  - Publishes requests from the DUT
- Sequencer
  - Runs the "forever" sequence
  - Subscribes to published requests from the monitor
- "Forever" sequence
  - Generates response items
- Driver
  - Converts response items into bus signals





#### **Operation: Monitor**



```
class my_slave_monitor extends uvm_monitor;
                                                                Two analysis
 uvm_analysis_port #(my_transaction) m_req_port;
                                                                ports
uvm_analysis_port #(my_transaction) m_bus_port;
 task monitor_bus();
  forever begin
   // decode bus signals in accordance with protocol
                                                      Publish observed
                                                      request (to sequencer)
   m_req_port.write(transaction);
   m_bus_port.write(transaction);
  end
                                                         slave environment
 endtask
                            Publish full
                                                             slave agent
                            transaction (to
                                                              driver
endclass
                            any subscribers)
                                                                           DUT
```





#### **Operation: Sequencer**



```
class my_slave_sequencer extends uvm_sequencer #(my_seq_item);
 uvm_analysis_export #(my_transaction) m_request_export;
 uvm_tlm_analysis_fifo #(my_transaction) m_request_fifo;
 function new(string name, uvm_component parent);
                                                          TLM analysis export
                                                          receives requests
  m_request_fifo = new("m_request_fifo", this);
                                                          published by monitor
  m_request_export = new("m_request_export", this);
 endfunction
 function void connect_phase(...);
  m_request_export.connect(m_request_fifo.analysis_export);
 endfunction
                                                         slave environment
                                                            slave agent
endclass
                                                                      DUT
```

#### **Operation: Sequence**



```
class my_slave_response_seq extends my_slave_base_seq;
                                                  wait for a transaction request
 virtual task seq_body();
                                                   (get is blocking)
  forever begin
   p_sequencer.m_request_fifo.get(m_req);
                                               generate response based
   case (m_req.m_direction)
                                               on observed request
    MY_DIRECTION_WRITE: begin
     `uvm_do_with(m_item,{
       m_item.m_resp_kind == MY_RESPONSE_ACK;
    end
    endcase
  end
 endtask
                                                        slave environment
                                                           slave agent
endclass
                                                                     DUT
```





#### **Operation: Driver**



```
class my_slave_driver extends uvm_driver #(my_slave_seq_item);
                                                       Standard driver-sequencer
 task run_phase(...);
                                                       interaction
  forever begin
   seq_item_port.get_next_item(m_item);
   drive_item(m_item);
   seq_item_port.item_done();
  end
                                       drive response signals to DUT
 endtask
 task drive_item(my_slave_seq_item item);
 endtask
                                                         slave environment
endclass
                                                            slave agent
                                                                         DUT
                                                            coverage
```



Reactive slave sequence-driver interaction







#### **Operation: Agent**



```
function void my_slave_agent::connect_phase(...);
super.connect_phase(phase);
...
m_driver.seq_item_port.connect(m_sequencer.seq_item_export);
m_monitor.m_req_port.connect(m_sequencer.m_request_export);
...
endfunction
```







#### **Operation: Test Environment**



```
class my_test_env extends uvm_env;
 my_uvc uvc_env;
                                                         Set the default sequence
 function void build_phase(...);
                                                         for the reactive slave agent
  super.build_phase(phase);
  uvm_config_db #(uvm_object_wrapper)::set(
   this.
   "uvc_env.slave_agent.m_sequencer.main_phase",
   "default_sequence",
   my_slave_response_seq::type_id::get());
                                                             Test environment
                                                            slave environment
 endfunction
endclass
                                                               slave agent
                                                                 driver
                                                                            DUT
```



#### **Additional Features**

Storage, Control Agent, and Error Injection



#### Reactive Slave with Storage



- Storage serves to emulate real slave behavior
- API should provide tests the ability to:
  - Read from slave storage (e.g. for doing checks)
  - Write to slave storage (e.g. for doing error injection)
  - Initialize storage content
- API should provide reactive slave "forever" sequence the ability to
  - Read from slave storage

Storage should be updated by monitor

#### Reactive Slave with Storage





### Reactive Slave with Storage



- Slave responds autonomously
- Test flow does not block on slave transactions
- How can test synchronize to slave activity?
- For example, make test wait for
  - A DUT transaction
  - A specific transaction kind and/or field value from DUT
  - A specific transaction kind to a specific address from DUT

## Reactive Slave with Control Agent





Test can execute a sequence on control agent to block test flow

#### Reactive Slave with Control Agent



```
class my_control_driver extends uvm_driver#(my_control_seq_item);
 uvm_analysis_export #(my_slave_transaction) aexport;
                                                     Test flow stops until
 task drive_item(control_seq_item item);
                                                     DUT read/write
 case (item.m_trans)
                                                    transaction observed
   WRITE: @write detected;
   READ: @read detected;
                                                       Trigger events when
 endcase
                                                        monitor observes
 endtask
                                                        read/write
function void write(my_slave_transaction);
  case (transaction.operation)
                                                                 slave environment
   WRITE: ->write_detected;
                                                                   slave agent
   READ: ->read detected:
                                                                   driver
  endcase
                                                                               DUT
 endfunction
                                                control agent
                                                                   monito
                                          sequencer
endclass
                                                                  coverage <u></u> ⊭
                                                 driver
                                                                  checks
                                           item
```

#### Reactive Slave with Control Agent



```
class my_test extends uvm_test;
 wait_seq control_seq;
                            Block test flow until a write happens
uvm_do_on_with(
   control_seq,
   test_env.uvc_env.control_agent.sequencer, {
    transaction == WRITE;
                                  Modify the value that was written
                                   (e.g. for error injection purposes)
 sequencer.storage.write(...)
                                     What if we want error
endclass
                                     injection to happen
                                     autonomously, without the
                                     test blocking on slave
  Test can:
                                     activity?
```

- Read a value that was written to perform checks
- Launch other related stimulus after a read or write

Overwrite value that was written to inject errors



- Error injection with proactive masters
  - Sequence item gets one additional boolean field per error type to be injected
  - Testcase writer constrains sequence to set error injection field
  - Driver interprets sequence item and performs the error injection
- Error injection with reactive slaves is more complicated
  - Slave is acting autonomously
  - How can a test tell the slave to inject an error?



#### Proposed approach

- Sequence item gets one additional boolean field per error type to be injected (same as proactive masters)
- Test case increments counters that store error requests (use of counters is for flexibility; a single field could work too)
- Sequences set error injection field when counters are > 0
- Driver injects errors based on sequence item contents (same as with proactive master)



```
class my_slave_cfg extends uvm_object;
int m_type1_error_count;
...
One counter per error type
endclass
```

```
class my_control_incr_err_seq extends uvm_sequence;
...
bit increment_type1_error;
...
task body();
if (increment_type1_error)
p_sequencer.cfg.m_type1_error_count++;
...
endtask
endclass
```



```
class my_slave_response_err_seq extends uvm_sequence;
 virtual task seq_body();
                                                  Error-injecting sequence
  forever begin
   p_sequencer.m_request_fifo.get(m_req);
                                                     Wait for request from DUT
   `uvm_create(m_item)
   if (!m_item.randomize() with {
   }) `uvm_fatal("", "randomization failed")
   if (p_sequencer.cfg.m_type1_error_count > 0) begin
    m_item.m_inject_type1_error = 1;
                                                   Set error-injection flag in
    p_sequencer.cfg.m_type1_error_count--;
                                                   sequence item
   end
   `uvm_send(m_item);
  end
 endtask
endclass
```



```
class my_err_test extends uvm_test;
 my_uvc uvc_env;
 function void build_phase(...);
  super.build_phase(phase);
                                                 Make the error sequence be
  uvm_config_db #(uvm_object_wrapper)::set(
                                                 the default sequence
   this,
   "uvc_env.slave_agent.m_sequencer.main_phase",
   "default_sequence",
   my_slave_response_err_seq::type_id::get());
 endfunction
endclass
```

SNUG 2015 37



#### Conclusion



## Conclusionsg



- We have shown how reactive slaves can
  - Take a similar approach as is done with proactive masters
  - Make use of storage to emulate true slave behavior
  - Allow testcases to be in sync with slave activity (e.g. to check, modify, and inject errors in storage)
  - Allow testcases to inject errors into autonomous responses
- This approach is better than using a BFM approach because
  - It leverages the full power of UVM and constrained-random simulators
  - It will achieve coverage closure more efficiently
  - It will most likely uncover more bugs in less time

All code examples available in paper for your own use



# **Thank You**

