# **Checking Typos in Simulation Command Line Plusargs**

Thinh Ngo

Broadcom Corporation Austin, Texas USA

www.broadcom.com

## **ABSTRACT**

Modern tests are configured internally via constrained random configuration objects and externally via simulation command line plusargs. Various test intents and verification effects are realized via this combined approach. Typos in plusargs can completely void the intended test configurations and verification effects resulting in false passes and unverified features. Therefore, it is important to check the plusargs associated with each test and to fail the test if they are mistakenly specified. The following procedure can be used to implement such a checker:

- 1. Store the expected plusargs used inside every test by creating/calling a function to register each expected plusarg
- 2. Retrieve the plusargs used by every test during simulation by calling uvm cmdline processor.get args
- 3. Check that the plusargs used by every test match the expected plusargs stored in step 1 otherwise fail the test.

# **Table of Contents**

| 1 | Introdu | action                                                     | 3 |
|---|---------|------------------------------------------------------------|---|
| 2 | Advers  | se Effects of Plusargs with Typos                          | 3 |
| ( | 3.1 Сн  | ing Typos in Plusargs HECKER FLOW: ETAILED IMPLEMENTATION: | 4 |
| 4 | Examp   | ole Codes                                                  | 4 |
| 2 | 4.1.1   | DDES IN THE BASE_TEST                                      | 4 |
|   | 4.1.3   | Function register_plusarg: Function adjust_plusargs:       | 5 |
|   |         | Function check_plusargs:Function calls:                    | 6 |
| 5 |         | DDES IN A TEST WITH ADDITIONAL PLUSARGS                    |   |
| 6 |         | nces                                                       |   |

## 1 Introduction

There are two types of typos. The first type of typo results in a meaningless word and the second type results in a different meaningful word. In verification, both these types of typos have various effects, depending on their locations; these range from compile errors, simulation errors, false fails, false passes or unverified features. A typo in a comment would result in a trivial consequence; whereas a typo in a plusarg could result in unverified features. In this paper we address typos in plusargs, their adverse effects and how to check them.

## 2 Adverse Effects of Plusargs with Typos

Modern tests are configured via randomized configuration objects within each test which in turn pass down to sequences and transactions. Additionally, plusargs in simulation command lines are used to provide further constraints to the randomization of test configuration objects. Since plusargs are user-defined entities, they cause no compile or simulation errors when they contain typos. However, they can cause false passes and unverified features. Plusargs with typos completely void the verification effects of the intended plusargs. The resulting verification effect is like being without the plusarg or with another plusarg. This can lead to false passes and unverified features (e.g. intended verification of the intended plusargs).

Furthermore, plusargs should be test-specific. Plusargs created for one test would not have any effect on other tests. The result of misused plusargs (e.g. 2<sup>nd</sup> type of typo) would be none of desired verification effects, possibly leading to unverified features. Table 1 summarizes the above discussion.

| Typo<br>Type | Plusarg<br>Consequence | Likelihood | Test Consequence         | Verification Consequences w/o Checker | w/<br>Checker |
|--------------|------------------------|------------|--------------------------|---------------------------------------|---------------|
|              |                        |            |                          | false pass -                          |               |
|              | unlike any plusarg     |            |                          | posible unverified                    |               |
| 1            | of any test            | most       | w/o the intended plusarg | features                              | Failed        |
|              |                        |            |                          | false pass -                          |               |
|              | another plusarg        |            |                          | posible unverified                    |               |
| 2            | of the same test       | often      | w/o the intended plusarg | features                              | Passed        |
|              |                        |            |                          | false pass -                          |               |
|              | another plusarg        |            |                          | posible unverified                    |               |
| 2            | of a different test    | often      | w/o the intended plusarg | features                              | Failed        |

Table 1.

Coverage would help detect unverified features but would likely be determined at a later time during the coverage analysis stage. It would be better to prevent them by immediately failing tests with typos in plusargs. In the next section, we present a flow to fail tests with typos in their plusargs.

## **3 Checking Typos in Plusargs**

A test with typos in its plusargs should be considered as an errornous test - since it does not accomplish what it is intended to do. Consequently, such a test should fail. Below is the flow to implement a checker to fail tests with typos in their plusargs.

#### 3.1 Checker Flow:

- 1. Register expected plusargs used inside every test.
- 2. Retrieve plusargs used by every test during simulation by calling uvm\_cmdline\_processor.get\_args.
- 3. Check that plusargs used by every test match the expected plusargs stored in step 1 otherwise fail the test.

## 3.2 Detailed Implementation:

- 1. Create/Call a function init\_plusargs\_db to store the default arguments (i.e. log file name, incdir) and common plusargs (i.e. in the testbench environment) in plusargs\_db in the build\_ph of the base test.
- 2. Create/Call a function register\_plusarg to store each expected plusarg in a test into plusargs\_db created in Step 1 when adding a new plusarg in the build\_ph of the base test or derived tests.
- 3. Retrieve actual plusargs used by every test on the simulation command lines by calling uvm\_cmdline\_processor.get\_args after calling init\_plusargs\_db in the build\_ph of the base test.
- 4. Create/Call a function adjust\_plusargs to remove the plusarg values (i.e. "+UVM\_TESTNAME=" instead of "+UVM\_TESTNAME=default\_test") after retrieving actual plusargs in the build\_ph of the base test.
- 5. Create/Call a function check\_plusargs to compare the expected plusargs in plusargs\_db with actual plusargs in Step 4 in the end\_of\_elaboration\_ph of the base test.

## 4 Example Codes

## 4.1 Codes in the base\_test

There are four functions to be implemented in the base\_test: init\_plusargs\_db, register\_plusarg, adjust\_plusargs and check\_plusargs. The first three are called in the build\_phase and the last one is called in the end\_of\_elaboration\_phase.

## 4.1.1 Function init\_plusargs\_db:

This function is used to initialize the plusargs database, named plusargs\_db, with default arguments. These arguments are common to all tests, generated by a simulation script and displayed at the top of the simulation log file. They are simulation directives for the simulator (i.e. –assert noposttproc) and plusargs for the testbench environment (i.e. clocks).

```
class base_test extends uvm_test;
string plusargs_db[string];
string plusargs_da[];
string Str, args_que[$];
```

```
uvm cmdline processor cmdline =
  uvm cmdline processor::get inst();
function void init plusargs db();
  `uvm info("init plusargs db", "Entering ...", UVM NONE);
  plusargs db["./simv"] = 1;
  plusargs db["+vcs+lic+wait"] = 1;
  plusargs db["+vmm log nofatal at 1000"] = 1;
  plusargs db["+vmm log nowarn at 200"] = 1;
  plusargs db["-assert"] = 1;
  plusargs db["nopostproc"] = 1;
  plusargs db["+ntb random seed automatic"] = 1;
  plusargs db["+UVM TESTNAME="] = 1;
  plusargs db["+incdir+../sim files"] = 1;
  plusargs db["-l"] = 1;
  plusargs db["logs/runsim.log"] = 1;
endfunction
```

## 4.1.2 Function register\_plusarg:

This function is used to store every test's plusarg in plusargs\_db and is called by every test with additional plusargs.

```
function bit register_runarg(string runarg);
  `uvm_info("register_plusargs", $sformatf("runarg: %s",
        runarg), UVM_NONE)
  plusargs_db[runarg] = 1;
endfunction // register plusargs
```

## 4.1.3 Function adjust\_plusargs:

This function is used to seperate the plusarg strings identity from the pluarg values in plusargs\_db. The application of this function is plusarg-specific – whether misused values should be considered or not.

```
function adjust_plusargs();
  string cpy;
  `uvm_info("adjust_plusargs", "Entering ...", UVM_NONE);

args_da = args_que;
  foreach ( args_da[i] ) begin
    cpy = args_da[i];
    foreach ( cpy[j] )
        if (cpy[j] == "=") begin
            cpy = args_da[i].substr(0, j); //copy upto "="
            break;
        end
        `uvm_info("adjust_plusargs", $sformatf("runarg: %s cpy %s",
```

```
args_da[i], cpy), UVM_NONE)
args_da[i] = cpy;
end
endfunction
```

## 4.1.4 Function check\_plusargs:

This function is used to check plusargs used in every test match the expected plusargs. Test fails if there is any mismatches.

```
function bit check_plusargs();
  `uvm_info("check_plusargs", "Entering ...", UVM_NONE);
  foreach( args_da[j] ) begin
    `uvm_info("check_plusargs", $sformatf("runarg: %s",
        args_da[j]), UVM_NONE)
    if (!plusargs_db.exists(args_da[j]))
        `uvm_error("check_plusargs", $sformatf("runarg: %s does not exist", args_da[j]))
    end
endfunction
```

#### 4.1.5 Function calls:

Function init\_plusargs\_db, adjust\_plusargs and register\_plusarg are called in the build\_phase and function check\_plusargs is called in end\_of\_elaboration\_phase:

```
function void build phase (uvm phase phase);
  super.build phase(phase);
  `uvm info("build phase", "Entering...", UVM LOW)
  init plusargs db();
  register plusarg("+has functional coverage=");
  if (cmdline.get arg value("+has functional coverage=", Str))
  begin
    has functional coverage = Str.atoi();
  end
  cmdline.get args(args que);
  for (int i=0; i<args que.size(); i++)</pre>
     `uvm info("build phase", $sformatf("arg %0d = %0s", i,
        args que[i]), UVM NONE)
  adjust plusargs();
  `uvm info("build phase", "Exiting...", UVM LOW)
  endfunction // build phase
```

```
function void end_of_elaboration_phase(uvm_phase phase);
   `uvm_info(get_type_name(), "In end_of_elaboration_phase",
UVM_NONE)
   check_plusargs();
   uvm_top.print_topology();
   factory.print();
endfunction // end_of_elaboration_phase
...
endclass
```

## 4.2 Codes in a test with additional plusargs

This test is extended from the base\_test with an additional plusarg "sequence\_type". It calls register\_plusarg in the build\_phase.

## 5 Conclusion

This paper addresses a common issue in verification, namely typos in plusargs of simulation command lines. It discusses the possible adverse effect of unverified features.

A solution is presented to check the tests with typos in their plusargs and cause them to fail during simulation as a test error.

#### 6 References

[1] Janick, B., Eduard, C., Alan H.and Andrew N. 2005. Verification Methodology Manual for SystemVerilog.