# **RESSL UVM Sequences to the Mat**

Jeff McNeal, Bryan Morris

Verilab Jeff McNeal (Verilab US), Bryan Morris (Verilab Canada)

www.verilab.com

#### **ABSTRACT**

Read-Evaluate-Start-Sequence-Loop (RESSL -- pronounced "wrestle") is inspired by the Read-Evaluate-Print-Loop (REPL) found in Lisp and Python. The REPL in these languages encourage a rapid, iterative and interactive development process allowing the user to easily develop and test new sequences with a minimum of overhead.

In the context of ASIC verification, RESSL enables the iterative development and debug of UVM sequences. Similar to the Lisp REPL, it includes four phases:

**Read**: A simple interpreter allowing the user to input commands via STDIN.

**Evaluate**: The evaluator takes those commands and executes them. These commands include among others, the ability to clone, alter parameters and start sequences.

**Start-Sequence**: The system starts the sequence (and any sub-sequences) defined.

**Loop**: Clean up and return back to the Read.

This paper provides details on the usage model, implementation and future work planned for the RESSL.

# **Table of Contents**

| Introduction                                                                             | 4  |
|------------------------------------------------------------------------------------------|----|
| Sequences are great, but                                                                 | 4  |
| The Lisp Inspiration                                                                     | 5  |
| RESSL UsageExample Usage Scenario                                                        |    |
| RESSL API                                                                                | 15 |
| Typical Usage Scenarios                                                                  | 16 |
| RESSL Design                                                                             |    |
| Get User Input                                                                           | 17 |
| Tokenizer                                                                                | 17 |
| Verbs                                                                                    | 18 |
| Start Sequence                                                                           | 18 |
| Introspection/Reflection                                                                 | 19 |
| Storage And Retrieval                                                                    | 19 |
| Interesting but how hard is it to add to my existing environment?  Step 1. Add the svlib |    |
| Step 2. Declare and instantiate the RESSL object                                         | 20 |
| Step 3. Disable default sequence                                                         | 20 |
| Step 4. Seed RESSL's sequence registry with the lrmw_seq                                 | 21 |
| Step 5. Start RESSL                                                                      | 21 |
| UVM Library Modifications                                                                |    |
| Modifying UVM Field Macros                                                               | 21 |
| Limitations and Future Work                                                              |    |
| We do not provide a way to add new fields to sequences.                                  | 23 |
| Future Features /Improvements                                                            | 24 |
| Conclusions                                                                              | 24 |
| Acknowledgements                                                                         | 25 |
| References                                                                               |    |

2

# **Table of Figures**

| Figure 1 - RESSL Processing                   | 6  |
|-----------------------------------------------|----|
| Figure 2 - RESSL Class (UML Class Diagram)    |    |
| Figure 3 - RESSL Command (UML Classs Diagram) |    |
| Figure 4 - RESSL External File                | 19 |
|                                               |    |
|                                               |    |
| Table of Tables                               |    |
| Table 1 - Current RESSL Commands              | 15 |

#### Introduction

Dynamic languages such as Python [1], Ruby [2] and Lisp [3] provide ways to develop programs iteratively and interactively. Using a command line interpreter, programmers can create small snippets of functions that they can immediately test for correctness. They can then iteratively build and test these snippets until they have fully defined functions. This system is referred to in Lisp and Python as the REPL (Read-Evaluate-Print-Loop). Unfortunately, providing this kind of functionality is not possible in SystemVerilog as its compile and run model is vastly different from the dynamic languages referred to above.

However, UVM can generate new objects using a factory pattern [4], and UVM sequences can nest sub-sequences within sequences -- thus enabling dynamic creation of progressively more complicated sequences. These sequences can be started dynamically on a compatibly-typed sequencer. Combining the REPL development methodology with UVM's inherent ability to create new sequences using a factory pattern and launch sequences dynamically, we created a solution we call RESSL (Read-Evaluate-Start Sequence-Loop).

RESSL adds a simple parser, interpreter and execution loop that allows the user to interactively create new sequences (from sequences that are already declared, compiled and registered with the uvm\_factory), build new composite sequences from other sequences, and then run these sequences -- all done while the simulation is running.

In addition to providing the means to create and run sequences interactively, we made updates to many of the UVM field macros (uvm\_field\_\*) to allow the user to view a sequence's variables (which have been defined using the field macro) and update its value. While this introspection/reflection capability is quite useful in this context, it is a key limitation for those groups who are not able to patch their UVM library. However, it is possible to add this capability without modifying UVM -- it simply requires more coding than the transparent 'under-the-hood' solution of modifying the UVM field macros.

# Sequences are great, but...

UVM Sequences are a powerful feature of UVM. Using the UVM sequence classes and associated macros, coupled with SystemVerilog random constraints, sequences of interesting scenarios can be created quickly and easily. More importantly, complicated sequences can easily and iteratively be created based on simpler sequences that already exist.

One limitation with this capability is that new sequences must be coded and then compiled before they can be used. Since they are compiled source code, they cannot be modified or expanded while a simulation is running.

There are two principal users of sequences: RTL design engineers and Verification engineers and they each have different use cases. RTL designers want sequences that are easy to create and modify while testing their code. They generally don't want to mess with the testbench or learn UVM in order to do simple testing. Ideally they would like to be able to quickly build and tweak stimulus, in this case a sequence, on their own without waiting for the verification engineer to modify the sequence source code or create a multitude of command line arguments to set different attributes of the sequence. On the other hand, verification engineers want it to be

convenient to be able to change the attributes of the sequence under development without having to recompile the code and then launch the sequence to verify its behaviour. For both use cases, it would be ideal that once you have created an interesting sequence you should be able to save and replay it for subsequent simulations or regressions.

The system we have created, RESSL, provides the ability to dynamically create sequences from existing sequences, tweak any sequence's parameters, and then start the interactively created sequences, all while the simulation is running from a command line prompt using a simple API.

# The Lisp Inspiration

One of the original languages to provide dynamic, interactive development capability was Lisp. It was one of the first languages to introduce a REPL [8]. The four phases of a Lisp REPL are:

- **Read**: accept input from the user (typically Lisp code.)
- **Evaluate**: process the input from the user, ensure it is syntactically correct and meaningful in the current context and then allow it to be executed within the Lisp system.
- **Print**: the results from the Evaluate phase are then presented, allowing the developer to immediately and interactively build their program.
- Loop: returns back to the Read phase enabling the iterative process.

This type of development model would be useful when writing or using a SystemVerilog testbench. However, since SystemVerilog is a compiled, static language, we cannot interactively execute new code during run time. RESSL takes its inspiration from interactive languages and goes as far as it can to provide a way to interactively create, alter, inspect, and start UVM sequences. This provides much of the benefit of a full REPL in an interactive language in SystemVerilog. As the name implies, and similar to above, it comprises four phases as shown in Figure 1 - RESSL Processing on page 6:

- **Read**: a simple interpreter that reads the command line input, tokenizes it and passes it to the Evaluate phase
- **Evaluate**: interprets the command and executes.

This evaluation may include:

- o adding, changing the sequence registry where all sequences are stored.
- o displaying, modifying or randomizing sequence variable values via introspection [5][6]
- o creating new sequences.
- o storing and loading sequences to and from files.
- **Start-Sequence**: starts the sequence specified from the sequence registry. Note that sequences can contain sub-sequences.
- Loop: executes any clean-up and loops back to the Read phase.

**SNUG 2015** 

<sup>&</sup>lt;sup>1</sup> The sequence registry is a structure to hold the sequences known to RESSL. More details are provided in the RESSL design on page 12.



Figure 1 - RESSL Processing

# **RESSL Usage**

General UVM guidelines recommend that sequences be divided into several levels. At the bottom level are atomic or protocol specific sequences. These sequences generally perform a single, well bounded task, such as transferring a word of data, or setting control signals. At the next higher level are sequences that perform a task using the lower layer sequences. These may be register writes and reads, or packet transfers. The third level of sequences use the second (and first) levels to accomplish tasks, such as transfer a block of memory, or configure the DUT.

RESSL requires that at least the lowest level of sequences is already written and working in the verification environment. At that point the user can start up RESSL and interactively build midlevel sequences out of the low level sub-sequences in an interactive manner. RESSL allows the user to string together several sub-sequences in a sequence and execute the sequence, then observe the result.

Then changes can be made to the sequence and it can be run again, all within the same simulation execution. The user can change the values of fields in the sequence to whatever is desired, allowing users to quickly try out different combinations of values without editing the source or re-compiling.

Once the user is happy with the sequences that have been built, they can be saved to a file for later use, or to be coded into the verification environment as tests. In a future simulation the user can load the sequences and use them again.

# Example Usage Scenario

This scenario uses the ubus example provided in the UVM1.2 library. We have integrated RESSL into the testbench using the instructions provided in the section entitled "Interesting... but how hard is it to add to my existing environment?" on page 19. The environment includes several sequences to do a single write (write byte seq), a single read (read byte seq), and another sequence that creates a read-modify-write sequence (lrmw seq).

Here we start up the simulation and once it runs the ressl::go() task it transfers control to the RESSL command line prompt which displays to the Unix stdout:

```
./simv +UVM VERBOSITY=UVM LOW -1 vcs.log +UVM TESTNAME=test 2m 4s
   Chronologic VCS simulator copyright 1991-2013
   Contains Synopsys proprietary information.
   Compiler version H-2013.06-SP1 Full64; Runtime version H-2013.06-
SP1 Full64; May 11 19:29 2015
  UVM INFO ../../../src/base/uvm root.svh(392) @ 0: reporter
[UVM/RELNOTES]
   (C) 2007-2014 Mentor Graphics Corporation
   (C) 2007-2014 Cadence Design Systems, Inc.
   (C) 2006-2014 Synopsys, Inc.
   (C) 2011-2013 Cypress Semiconductor Corp.
   (C) 2013-2014 NVIDIA Corporation
                     IMPORTANT RELEASE NOTES
```

You are using a version of the UVM library that has been compiled with `UVM NO DEPRECATED undefined. See http://www.eda.org/svdb/view.php?id=3313 for more details.

You are using a version of the UVM library that has been compiled with `UVM OBJECT DO NOT NEED CONSTRUCTOR undefined. See http://www.eda.org/svdb/view.php?id=3770 for more details.

(Specify +UVM NO RELNOTES to turn off this notice)

UVM INFO @ 0: reporter [RNTST] Running test test 2m 4s... UVM INFO test lib.sv(67) @ 0: uvm test top [test 2m 4s] Printing the test topology:

| Name                             | Туре                    | Size | Value       |
|----------------------------------|-------------------------|------|-------------|
| uvm test top                     | test 2m 4s              |      | @350        |
| ubus example tb0                 | ubus example tb         | _    | @388        |
| scoreboard0                      | ubus example scoreboard | -    | 0425        |
| <pre>item_collected_export</pre> | uvm_analysis_imp        | -    | 0434        |
| disable_scoreboard               | integral                | 1    | <b>'</b> h0 |
| num_writes                       | integral                | 32   | 'd0         |
| num_init_reads                   | integral                | 32   | 'd0         |
| num_uninit_reads                 | integral                | 32   | 'd0         |
| recording_detail                 | uvm_verbosity           | 32   | UVM_FULL    |
| ubus0                            | ubus env                | -    | @416        |

```
bus_monitorubus_bus_monitor-@449masters[0]ubus_master_agent-@484masters[1]ubus_master_agent-@497slaves[0]ubus_slave_agent-@509slaves[1]ubus_slave_agent-@518slaves[2]ubus_slave_agent-@527slaves[3]ubus_slave_agent-@536has_bus_monitorintegral1'h1num_mastersintegral1'h1num_slavesintegral32'h4intf_checks_enableintegral1'h1intf_coverage_enableintegral1'h1recording_detailuvm_verbosity32UVM_FULLrecording_detailuvm_verbosity32UVM_FULL
```

NOTE: We populate our sequence and sequencer repository with an existing sequence and sequencer from within the testbench itself.

```
seq loop_read_modify_write_seq (type=loop_read_modify_write_seq) added.
seqr sequencer (type=uvm_sequencer) added.
```

#### Waiting for user input.

```
SV-RESSL: Pinning Sequences to the Mat since 2014...
[*] >>>
```

# Simple help

```
[*] >>> help
  --- RESSL Help ---
          add <sequence name> [repeat count]
          attach <seqr> <to seq> [ALL | <seq index>]
          create <SEQ | SEQR> <type> <name>
          describe <sequence name>
          help [verb]
          list.
          load <filename>
          move <from index> <to index>
          quit = exits RESSL and continues the simulation.
          randomize <seq index>
          save <filename>
          select <seq path>
          set <seq index> <field> <value>
          start [repeat count] = Execute the currently selected sequence
[repeat count] times.
```

Let's list the known UVM sequences and sequencers currently defined in the registry.

```
ubus example tb0.ubus0.masters[0].sequencer (type:uvm sequencer)
```

So far in this example, we have one sequence named <code>lrmw\_seq</code> and one sequencer which have been added into the sequence and sequencer repository in the testbench's SystemVerilog code. These are now part of the sequence and sequencer registry holding all the UVM sequences and sequencers known to RESSL.

Create a new UVM sequence of type write\_byte\_seq called wbs, and see that it is automatically added to the sequence repository.

Select one of the existing sequences to work with:

```
[*] >>> select lrmw seq
```

Using RESSL's introspection capabilities, describe the current contents of the fields of the sequence (specifically, the ones defined using uvm\_field\_\* macros).

As can be seen above, the <code>lrmw\_seq</code> has only one existing sequence (also called <code>lrmw\_seq</code>), with only one field called <code>itr</code> that is current set to 0. Set the field to new value:

Now, let's select the previously created write sequence and start it on the default UVM sequencer.

```
[lrmw seq] >>> select wbs
```

#### [wbs] >>> describe

#### [wbs] >>> start

Name Type Size Value

sequencer uvm\_sequencer - @573
rsp\_export uvm\_analysis\_export - @582
recording\_detail uvm\_verbosity 32 UVM\_FULL
seq\_item\_export uvm\_seq\_item\_pull\_imp - @700
recording\_detail uvm\_verbosity 32 UVM\_FULL
recording\_detail uvm\_verbosity 32 UVM\_FULL
arbitration\_queue array 0 lock\_queue array 0 num\_last\_reqs integral 32 'd1
num\_last\_rsps integral 32 'd1

\_\_\_\_\_

\_\_\_\_\_

UVM\_INFO ../sv/ubus\_bus\_monitor.sv(223) @ 3480:
uvm\_test\_top.ubus\_example\_tb0.ubus0.bus\_monitor [ubus\_bus\_monitor] Transfer
collected:

| Name               | Туре                 | Size | Value      |
|--------------------|----------------------|------|------------|
| ubus_transfer_inst | ubus_transfer        | _    | @459       |
| addr               | integral             | 16   | 'h0        |
| read_write         | ubus_read_write_enum | 32   | WRITE      |
| size               | integral             | 32   | 'h1        |
| data               | da(integral)         | 1    | _          |
| [0]                | integral             | 8    | 'h0        |
| wait state         | da(integral)         | 1    | _          |
| error pos          | integral             | 32   | 'h0        |
| transmit delay     | integral             | 32   | 'h0        |
| master             | string               | 10   | masters[0] |
| slave              | string               | 9    | slaves[0]  |
| begin time         | time                 | 64   | 3440       |
| end_time           | time                 | 64   | 3480       |

UVM\_INFO ubus\_example\_scoreboard.sv(89) @ 3480:
uvm\_test\_top.ubus\_example\_tb0.scoreboard0 [ubus\_example\_scoreboard] WRITE to
existing address...Updating address : 0 with data : 0

Create another sequence called rbs (of type read\_byte\_seq), and start it on the default sequencer.

```
sequencer uvm_sequencer - @573
rsp_export uvm_analysis_export - @582
recording_detail uvm_verbosity 32 UVM_FULL
seq_item_export uvm_seq_item_pull_imp - @700
recording_detail uvm_verbosity 32 UVM_FULL
recording_detail uvm_verbosity 32 UVM_FULL
arbitration_queue array 0 -
lock_queue array 0 -
num_last_reqs integral 32 'd1
num_last_rsps integral 32 'd1
```

-----

UVM\_INFO ../sv/ubus\_bus\_monitor.sv(223) @ 3550:
uvm\_test\_top.ubus\_example\_tb0.ubus0.bus\_monitor [ubus\_bus\_monitor] Transfer
collected:

| Name                                                                                                         | Type                                                                                                                                            | Size                                                 | Value       |
|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------|
| ubus_transfer_inst addr read_write size data [0] wait_state error_pos transmit_delay master slave begin time | ubus_transfer integral ubus_read_write_enum integral da(integral) integral da(integral) integral tintegral integral integral string string time | 16<br>32<br>32<br>1<br>8<br>1<br>32<br>32<br>10<br>9 | @459<br>'h0 |
| end_time                                                                                                     | time                                                                                                                                            | 64                                                   | 3550        |

```
UVM_INFO ubus_example_scoreboard.sv(75) @ 3550:
uvm_test_top.ubus_example_tb0.scoreboard0 [ubus_example_scoreboard] READ to
existing address...Checking address: 0 with data: 0
```

Create a NEW sequence that will be an aggregate of these two simpler sequences i.e., this sequence will do a write, followed by a read, and then another write.

First, create the write sequence called wr\_rd\_wr\_seq, and then add the existing read and write sequences.

```
[rbs] >>> create SEQ write_byte_seq wr_rd_wr_seq
seq wr_rd_wr_seq (type=wr_rd_wr_seq) added.

[rbs] >>> select wr_rd_wr_seq

[wr_rd_wr_seq] >>> add rbs

[wr_rd_wr_seq] >>> add wbs
```

Describe the new sequence to see the write (indexed by [0]) followed by a read (index = [1]), and then another write (index = [2]).

```
[wr_rd_wr_seq] >>> describe
```

## Start the sequence and see the write...

[wr rd wr seq] >>> start

| Name              | Туре                  | Size | Value            |
|-------------------|-----------------------|------|------------------|
|                   |                       |      |                  |
| sequencer         | uvm_sequencer         | -    | @573             |
| rsp export        | uvm analysis export   | _    | @582             |
| recording_detail  | uvm_verbosity         | 32   | UVM_FULL         |
| seq item export   | uvm seq item pull imp | _    | @70 <del>0</del> |
| recording_detail  | uvm_verbosity         | 32   | UVM_FULL         |
| recording_detail  | uvm_verbosity         | 32   | UVM_FULL         |
| arbitration_queue | array                 | 0    |                  |
| lock_queue        | array                 | 0    | _                |
| num last reqs     | integral              | 32   | 'd1              |
| num_last_rsps     | integral              | 32   | 'd1              |
|                   |                       |      |                  |

UVM\_INFO ../sv/ubus\_bus\_monitor.sv(223) @ 3620:
uvm test top.ubus example tb0.ubus0.bus monitor [ubus bus monitor] Transfer

collected:

| Name               | Туре                 | Size | Value      |
|--------------------|----------------------|------|------------|
| ubus transfer inst | ubus transfer        |      | @459       |
| addr –             | integral             | 16   | 'h0        |
| read write         | ubus read write enum | 32   | WRITE      |
| size               | integral             | 32   | 'h1        |
| data               | da(integral)         | 1    | _          |
| [0]                | integral             | 8    | 'h0        |
| wait state         | da(integral)         | 1    | _          |
| error pos          | integral             | 32   | 'h0        |
| transmit delay     | integral             | 32   | 'h0        |
| master             | string               | 10   | masters[0] |
| slave              | string               | 9    | slaves[0]  |
| begin time         | time                 | 64   | 3580       |
| end_time           | time                 | 64   | 3620       |

 $\label{local_score_score} $$ UVM_INFO ubus_example_scoreboard.sv(89) @ 3620: uvm_test_top.ubus_example_tb0.scoreboard0 [ubus_example_scoreboard] $$ WRITE to existing address...Updating address: 0 with data: 0$ 

## ... followed by a read...

Name Type Size Value

```
sequencer uvm_sequencer - @573
rsp_export uvm_analysis_export - @582
recording_detail uvm_verbosity 32 UVM_FULL
seq_item_export uvm_seq_item_pull_imp - @700
recording_detail uvm_verbosity 32 UVM_FULL
recording_detail uvm_verbosity 32 UVM_FULL
arbitration_queue array 0 -
lock_queue array 0 -
num_last_reqs integral 32 'd1
num_last_rsps integral 32 'd1
```

UVM INFO ../sv/ubus bus monitor.sv(223) @ 3690: uvm\_test\_top.ubus\_example\_tb0.ubus0.bus\_monitor [ubus\_bus\_monitor] Transfer collected :

| Name               | Туре                 | Size | Value      |
|--------------------|----------------------|------|------------|
| ubus_transfer_inst | ubus_transfer        | _    | @459       |
| addr               | integral             | 16   | 'h0        |
| read write         | ubus read write enum | 32   | READ       |
| size               | integral             | 32   | 'h1        |
| data               | da(integral)         | 1    | _          |
| [0]                | integral             | 8    | 'h0        |
| wait state         | da(integral)         | 1    | _          |
| error pos          | integral             | 32   | 'h0        |
| transmit delay     | integral             | 32   | 'h0        |
| master             | string               | 10   | masters[0] |
| slave              | string               | 9    | slaves[0]  |
| begin time         | time                 | 64   | 3650       |
| end_time           | time                 | 64   | 3690       |

UVM INFO ubus example scoreboard.sv(75) @ 3690: uvm test top.ubus example tb0.scoreboard0 [ubus example scoreboard] READ to existing address...Checking address : 0 with data : 0

#### ... followed by the last write...

| Name                                                                                                                                             | Туре                                                                                                                            | Size                                                 | Value                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------|
| sequencer rsp_export recording_detail seq_item_export recording_detail recording_detail arbitration_queue lock_queue num_last_reqs num_last_rsps | uvm_sequencer uvm_analysis_export uvm_verbosity uvm_seq_item_pull_imp uvm_verbosity uvm_verbosity array array integral integral | -<br>32<br>-<br>32<br>32<br>32<br>0<br>0<br>32<br>32 | @573 @582 UVM_FULL @700 UVM_FULL UVM_FULL 'd1 'd1 |

UVM INFO ../sv/ubus bus monitor.sv(223) @ 3760:

uvm\_test\_top.ubus\_example\_tb0.ubus0.bus\_monitor [ubus\_bus\_monitor] Transfer collected:

```
Name Type Size Value

ubus_transfer_inst ubus_transfer - @459
addr integral 16 'h0
read_write ubus_read_write_enum 32 WRITE
size integral 32 'h1
data da(integral) 1 -
[0] integral 8 'h0
wait_state da(integral) 1 -
error_pos integral 32 'h0
transmit_delay integral 32 'h0
master string 10 masters[0]
slave string 9 slaves[0]
begin_time time 64 3720
end_time time 64 3760
```

```
UVM_INFO ubus_example_scoreboard.sv(89) @ 3760:
uvm_test_top.ubus_example_tb0.scoreboard0 [ubus_example_scoreboard] WRITE to
existing address...Updating address : 0 with data : 0
```

Save the operations from the current session. Save to the file ressl.ex1 that can be reloaded in subsequent sessions.

```
[wr_rd_wr_seq] >>> save ressl.ex1
Saving[0]: create SEQ write_byte_seq wbs
Saving[1]: select wbs
Saving[2]: select lrmw_seq
Saving[7]: set 0 itr 62
Saving[8]: select wbs
Saving[9]: create SEQ read_byte_seq rbs
Saving[10]: select rbs
Saving[11]: create SEQ write_byte_seq wr_rd_wr_seq
Saving[12]: select wr_rd_wr_seq
Saving[13]: add rbs
Saving[14]: add wbs
Got it. Saved session to file
ressl.ex1... and cleared the command history. It's fresh and clean once again.
```

Exit from RESSL, the test continues on from where RESSL was started.

```
[wr_rd_wr_seq] >>> quit
UVM_INFO ../../src/base/uvm_objection.svh(1271) @ 8760: reporter
[TEST DONE] 'run' phase is ready to proceed to the 'extract' phase
```

# **RESSL API**

The current set of commands available in RESSL are:

**Table 1 - Current RESSL Commands** 

| Verb                                                          | Description                                                   |
|---------------------------------------------------------------|---------------------------------------------------------------|
| <pre>load <registry_file></registry_file></pre>               | Load sequence registry from file.                             |
| store <registry_file></registry_file>                         | Store sequence registry to a file.                            |
| select <seq_name></seq_name>                                  | Start recording a new sequence (or open an existing           |
|                                                               | sequence); which is added to the sequence registry            |
| List                                                          | List all the sequence names in the sequence registry          |
| create <seq_type></seq_type>                                  | Using the uvm_factory to create a uvm_sequence_base of        |
| <pre><seq_name></seq_name></pre>                              | type seq_type and assigning it the name seq_name              |
| add <seq_name> <repeat></repeat></seq_name>                   | Adds the sub-sequence named seq name to the current           |
|                                                               | sequence. Optionally added repeat times.                      |
| <pre>copy <seq_name> <copy_name></copy_name></seq_name></pre> | Copies the sequence to a new name: any sub-sequences are      |
|                                                               | also copied. Not currently available.                         |
| delete [ <seq_name>]</seq_name>                               | Delete the sub-sequence indexed by seq_index from the         |
| [ <seq_index>]</seq_index>                                    | sequence named seq name If no seq index is supplied, it       |
|                                                               | deletes the entire seq_name from the sequence registry.       |
| move <src_index></src_index>                                  | Allows you to move a sub-sequence up or down to a new         |
| <dst_index></dst_index>                                       | index position in the sequence.                               |
| describe <seq_name></seq_name>                                | Displays the attributes for named sequence's sub-sequence     |
| [ <index>]</index>                                            | at the index specified. The attributes for all sub-sequences  |
|                                                               | will be provided if the index is not supplied.                |
| set <index> "field" "value"</index>                           | Sets a field of one of the sub-sequences (at index) in the    |
|                                                               | sequence.                                                     |
| start [seq_name] [index]                                      | Starts the sequence.                                          |
|                                                               | With no arguments it starts the currently selected sequence;  |
|                                                               | Supplying only the seq_name starts that sequence.             |
|                                                               | Supplying both arguments starts the sub-sequence indicated    |
|                                                               | by index of the seq_name sequence.                            |
| shuffle <seq_name></seq_name>                                 | In addition to starting the named sequence, it first          |
| [ <shuffled_seq_name>]</shuffled_seq_name>                    | randomizes the order of the sub-sequences defined to create   |
|                                                               | a different sequence. By default, this is a transient shuffle |
|                                                               | where the original order defined remainsunless the user       |
|                                                               | supplies the optional shuffled_seq_name in which case the     |
|                                                               | shuffled sequence is copied to the new name.                  |
| help [cmd]+                                                   | Displays help message. With no arguments it displays all the  |
|                                                               | known commands; otherwise it displays the help message        |
|                                                               | for the <cmd> specified.</cmd>                                |
| randomize <seq_index></seq_index>                             | Randomize the sub-sequence at seq_index                       |
| attach <seqr> <seq></seq></seqr>                              | Attach the specified sequencer seqr to the seq. This enables  |
|                                                               | RESSL to access multiple sequences and sequencers within      |
|                                                               | the same simulation.                                          |

# Typical Usage Scenarios

We envision RESSL being useful to a variety of people in a variety of ways.

- Simple sequences for RTL debug
- Debugging sequences, drivers, monitors.
- Developing and identifying an interesting set of sequences
- Quick way to develop a sequence library.

# **RESSL Design**

The design is conceptually split into four parts:

- *Interpreter*: The 'R' and 'E' of **RESSL**. A simple command execution loop that accepts input from the command line, tokenizes the input, and then creates and executes the appropriate command.
- Sequence Loop: The "SSL" of RESSL. Starts the sequences identified and loops back to the interpreter.
- *Introspection/Reflection*: The silent "I" in RESSL. A necessary part of the design is a crude introspection capability to enable dynamic setting of a sequence's attributes via a command line.
- *Storage*: The ability to record, save and re-load libraries of previously developed sequences.

From the UML class diagram below there are currently two main classes that implement the RESSL functionality. The ressl class derives from uvm\_object and provides the following functionality:

- a sequence registry: a simple database of all the defined uvm\_sequence\_base objects. Sequences are added into the registry using the add\_to\_sequence\_registry() function or using the add command. The current implementation uses a simple associative array of handles to uvm\_sequence objects keyed by the sequence name.
- a sequencer registry: similar to the sequence registry, except it holds handles to all the registered uvm sequencer objects.
- an interpreter that accepts input from a simple command line display, tokenizes the input and then passes processing onto the associated ressl\_cmd that implements the requested command.



Figure 2 - RESSL Class (UML Class Diagram)

#### Interpreter

The interpreter component is split into three parts:

### Get User Input

The ressl::go() function implements a loop that accepts any input (one per input line) until the quit command is received. Each line is passed to the tokenizer for processing.

#### **Tokenizer**

implemented in the ressl::tokenize() function, it uses a simple command line parsing that splits the input into a "verb" followed by a set of "nouns". Where the verb is assumed to be the first word in the command, and the nouns is a collection of all words that remain on the line. The tokenize() function accepts the user's response and outputs the verb as a string, and the nouns as a queue of strings (can be zero). Each valid verb has an entry in the ressl::verbs

associative array of handles to ressl\_cmd objects. The queue of strings (nouns) is passed to the ressl\_cmd::execute() command for processing. For example, the help command has an expected syntax of help <cmd>, so if the user enters help add, ressl passes the add string in a queue to the help\_cmd object (derived from ressl\_cmd) for processing.

#### Verbs

Each verb in the RESSL system corresponds to a class derived from ressl\_cmd. ressl\_cmd implements the "strategy"[7] or policy pattern. The ressl\_cmd is an abstract class that has two pure virtual functions:

- execute: performs the main processing for the command
- help: displays help information specific to the command.

For example, the add command's execute() function accepts a single argument seq\_name which indicates which sequence you want to add as a sub-sequence to the currently selected sequence. The add command does the following processing:

- searches the sequence registry for the seq\_name provided and returns the handle to the associated uvm sequence base.
- using the uvm\_object::clone() function, creates a new copy of the uvm sequence base.
- adds this cloned uvm\_sequence\_base object to the sequence registry as a sub-sequence of the currently selected sequence.

As can be seen from the UML class diagram below, there is a one-to-one correspondence between a verb in the RESSL API and a class that derives from ressl\_cmd.



Figure 3 - RESSL Command (UML Classs Diagram)

### Start Sequence

Once a new sequence has been created and added to the sequence registry it can be started using the normal <code>uvm\_sequence::start()</code> function. The <code>ressl</code> object simply uses the currently selected sequence, finds it in its sequence registry and then executes a SystemVerilog <code>foreach</code> loop on each sub-sequence defined for the sequence. The <code>uvm\_sequencer</code> associated with any sequence defined in the <code>ressl</code> sequence registry must have been previously set. In the body of the <code>foreach</code> loop, this <code>uvm\_sequencer</code> is passed to the <code>uvm\_sequence::start()</code> task.

### Introspection/Reflection

An important functionality for RESSL is the ability to display and set field values for any sequence in the sequence registry. RESSL implements this functionality by extending the <code>uvm\_field</code> macros to add a "set" and "get" capability. This "reflection" capability required code added to the UVM 1.2 library. New functionality created in the <code>`uvm\_field\_\*</code> macros automagically adds the ability to view and change any field defined with these macros from within RESSL.

### Storage And Retrieval

RESSL can record the sequences and sub-sequences being developed, which can then be saved to and reloaded from an external file. This enables creating and defining the sequence; provides a "replay" functionality to restore the sequence registry to the same state when the registry was "stored" to an external file. The storage file could be shared with other users, to facilitate development or to aid in debugging.



Figure 4 - RESSL External File

Once useful sequences are identified using RESSL, it is best to then code a sequence and add it into your verification environment (and to the instance of the RESSL). To be clear, RESSL helps identify useful scenarios by enabling a rapid development cycle that encourages exploration. At some point, the good sequences should be coded as true UVM sequences and selected during regressions.

# Interesting... but how hard is it to add to my existing environment?

To "RESSL-ize" your environment there are three key requirements, but the first two are already part of the normal development process:

• Create a set of UVM sequences that you can optionally seed the sequence registry using the ressl::add\_to\_sequence\_registry() function. Generally, these are sequences of 'atomic' traffic, i.e., sends a stream of transactions of a certain type. These are generally

- going to be the sequences that are developed as a part of normal verification, so do not represent extra work.
- Create a UVM sequencer that can be used to send these sequences. You can optionally attach these sequencers to the sequence using the uvm\_sequence\_base. This sequencer will also usually be developed as part of normal verification work.
- Add the call to the ressl::go() task at the appropriate time in the run\_phase of the simulation.

To demonstrate how straightforward it is to add RESSL to your environment, we'll list the steps we did to add RESL to the ubus example found in the UVM 1.2 library. Adding RESSL required changes to the base ubus\_example\_base\_test and the derived test\_2m\_4s (two masters, two slaves) class.

#### Step 1. Add the svlib

RESSL has been incorporated into svlib [9]. svlib is a open-source utility library for SystemVerilog that provides many useful functions including file and string manipulation, regular expression matching, etc. svlib uses the same open-source license as UVM and so RESSL explicitly uses the same licensing and will be freely available.

In turn, RESSL uses svlib's string manipulation capabilities in the current implementation of its command tokenizer.

In order to access RESSL, we include the svlib\_macros.svh (macro definitions used in svlib), and import svlib pkg::\*.

## Step 2. Declare and instantiate the RESSL object

Add the declaration for the ressl instance as part of the ubus example base test:

```
ressl ubus ressl;
```

Create the ressl instance using the UVM factory:

```
ubus ressl = ressl::type id::create("ubus ressl");
```

# Step 3. Disable default sequence

The ubus example creates a default sequence for the masters called

loop\_read\_modify\_write\_seq and assigns it as a default sequence for the master's sequencer. We need to "turn off" the default sequence because it interferes with the ressl instance's use of the master sequencer. The disabling of this default sequence is by NOT allowing the default sequence to be defined in the uvm\_config\_db. In this case, we simply comment this out, because at some point we'll likely stop using RESSL and we'd like to add this default back in (yes, there are better ways of doing this):

```
lrmw_seq = loop_read_modify_write_seq::type_id::create();
//uvm_config_db#(uvm_sequence_base)::set(this,
// "ubus example tb0.ubus0.masters[1].sequencer.main phase",
```

```
//
      "default_sequence",
//
      lrmw_seq);
```

## Step 4. Seed RESSL's sequence registry with the Irmw\_seq

This is an optional step as this sequence can be created using RESSL's create command. Nevertheless, this step populates the RESSL sequence registry with a useful sequence, and gives the user something to see when doing a list command at startup.

```
ubus ressl.add to sequence registry("lrmw seq", lrmw seq);
```

### Step 5. Start RESSL

In the run phase of the test, we start the RESSL interpreter and pass control to it using the ressl::go() task:

```
ubus_ressl.go();
```

Now we're ready to start the simulation. The go task will block, jump out to the RESSL command line, and the user can begin working interactively as illustrated previously.

# **UVM Library Modifications**

In order to give RESSL users the ability to inspect and modify sequence field values, we have modified the standard UVM library. This section outlines what was added to the library, and which classes or macros are affected by these changes.

# Modifying uvm\_object Class

Specifically, uvm\_field\_{int, string, enum} macros, and the uvm\_object class have been altered from the UVM 1.2 library (added get field members and set field value functions)

# Modifying UVM Field Macros

The uvm\_field\_\* macros already enable the auto-magic creation of many useful functions for each field defined including copy, compare, pack, unpack, print, and record. As discussed, in order to tweak individual elements of a sequence we needed to add the concept of introspection and reflection to RESSL. Briefly, introspection "provides the ability for a program to examine the type or properties of an object at runtime" [5]; while reflection is "the ability of a computer program to examine (see type introspection) and modify the structure and behavior of the program at runtime" [6].

For the purposes of RESSL, we need to be able to retrieve the value of any field in a sequence and display it as a string and vice-versa, accept a string and convert it to the correct type to set the corresponding field value in the sequence. For this we add conversion from and to a string as part of the UVM field macros.

Since the UVM library does not provide this capability natively, we modified the uvm\_field\_\* macros. This section provides an overview of the changes to the UVM library required to add this capability.

21

Two new constants are added into the uvm\_object\_globals to handle the new conversion for each field:

```
parameter UVM_SETFROMSTR = UVM_START_FUNCS+4;
parameter UVM_GETSTR = UVM_START_FUNCS+5;
```

The UVM\_SETFROMSTR enables the creation of method to convert *from* a string into the appropriate type defined by the field macro, e.g., int, string, real, etc. For int variables, it takes into account if a *radix* has been supplied for the field and assumes the incoming string is in the same radix, e.g., if the user sees the variable is displayed as UVM\_HEX, the RESSL set command (to set the field value) is assumed to be supplied with a hex string representation, e.g., set x 1CAFE<sup>2</sup>.

Similarly, UVM\_GETSTR converts the current value of the data member into a string representation. For int variables, it takes into account if a *radix* has been supplied and provides the correct conversion.

At this time, the introspection/reflection for RESSL are limited to int, string, enum, and real values. We did not add this capability to the uvm\_field\_object, and any of the array field macros.

As each field is created via the macros, it creates a new *scope* for that variable. This is contained in a composite object called \_\_m\_uvm\_status\_container. This scoping provides the ability to query which fields have been defined for the class, i.e., which scopes have been defined. So the new UVM\_SETFROMSTR functionality searches the \_\_m\_uvm\_status\_container for the field being queried, and if found converts the string to the appropriate type value, e.g.,for int fields:

```
field = string.atobin() for UVM_BIN
field = string.atoi() for UVM_DEC
field = string.atohex() for UVM_HEX
```

This is done directly in the uvm\_field\_int macro found in uvm\_object\_defines.svh (macro's source).

The astute reader (which included our Verilab colleague Jonathan Bromley) will notice that the use of the atoi<int> functions in the conversion from string to integer has the limitation that these functions return a 32-bit integer value. This means that the setting of any field will be limited to 32-bit values. This limitation may be removed by the time you read this paper.

Similarly, the  ${\tt UVM\_GETSTR}$  returns the string representation, e.g., for  ${\tt int}$  fields:

```
string = $sformatf("'b%0b",field) for UVM_BIN
string = $sformatf("'d%0d",field) for UVM_DEC
```

<sup>&</sup>lt;sup>2</sup> Future update of RESSL will include the use of string radix " $\x"$ " (hex), " $\d"$ " (dec), etc. e.g., set x  $\x"$ 1CAFE to specify the radix of the new values.

```
string = $sformatf("'h%0x",field) for UVM HEX
```

Similar macro additions are then made for uvm\_field\_string, uvm\_field\_enum and uvm\_field\_real.

As discussed, the array based field macros and object macros do not provide this introspection/reflection capability.

#### **Limitations and Future Work**

This section outlines both the current limitations of RESSL, and our plans going forward to mitigate these limitations and add some new functionality.

The key limitation of our RESSL system -- that can potentially prevent some teams from using RESSL to its fullest -- is that in order to get the introspection/reflection capabilities we modified the UVM 1.2 library source code (as discussed above, the uvm\_object and the uvm\_field\_\* macros were altered). The introspection/reflection capabilities are optional, as they are not required to create and execute sequences. However, this ability to see the current values for fields in sequences and be able to update them on the fly is a key feature of the system.

Otherwise, we provide a patch for the two files that are changed to add introspection/reflection. The intent is to donate this into the UVM library for subsequent releases.

### We do not have a way to add new constraints to a sequence.

Any existing constraints will be respected when the sequences are randomized, but we do not support a method similar to the `do\_with() macro. We have some thoughts on how we can provide a crude constraint mechanism, but that is not available at this time. This limitation is mitigated by the fact that the user can inspect a sequence after it has been randomized and then change values for random variables using the set command. Of course this means that constraints involving variables changed by the set command may not be satisfied.

In a practical sense, this means that the user can either set non-random variables, then randomize the sequence and then start it, or randomize the sequence, then modify variables, then start it, but not both. We do not have hooks into pre\_ or post\_randomize() functions so any set commands will take place after randomization.

#### We do not provide a way to add new fields to sequences.

A *current* limitation is that each RESSL instance has access to exactly one sequencer. All sequences in the sequence registry must be compatible with this sequencer. We are currently testing an update to allow RESSL to hold a sequencer registry, and then the user can attach any sequence in the sequence registry to any compatible sequencer in the sequencer registry. This capability might be present in RESSL by the time we present.

## Future Features /Improvements

Future features/improvements include the following:

- redesigning the sequence registry from an associative array to a "tree" structure to allow the creation of a hierarchy of sequences. While the current system does allow nested sequences, the underlying structure to hold the sequences is an associative array -providing only one level of hierarchy. Converting to a tree structure is both a cleaner architecture that matches the abstraction of nested sequences better, and provides opportunities for more interesting commands, e.g., copying an entire branch. This will require some additional commands or changes to existing commands to select, traverse and modify the hierarchy of sequences.
- adding mechanisms to allow constraints (even crude constraints) to be applied during randomization (a topic for a future paper, I'm sure;-). This could include a new verb, e.g., "validate" that validates that the randomization succeeded.
- creating a "recipe" to add introspection to the sequences without altering the UVM code. This alternative requires a minimal amount of extra work while creating the sequences to 'publicize' the tweakable attributes.
- replacing the existing crude user command line with the VCS (Tcl) command line: by either extending the existing VCS command line with the RESSL functionality, or providing a conduit *from* RESSL to the command line. This couples the existing power of the VCS command line with the powerful capabilities of RESSL. For example, from the command line the user can force Verilog nodes during a simulation, run a sequence, evaluate the results and could interleave these activities during debug.

## **Conclusions**

In this paper we describe a new technique inspired by dynamic languages such as Lisp and Python to create an iterative, interactive development environment to create and start sequences on the fly called RESSL (Read-Evaluate-StartSequence-Loop). We describe the underlying design of RESSL and demonstrate that adding this environment requires little additional coding. One of RESSL's key assets is that we have added an introspection/reflection layer to many of the UVM field macros. This allows the user to dynamically inspect and change a variable in the sequence that has been defined by a uvm\_field\_\* macro. However, this introspection/reflection capability is also a key limitation for many users since it requires you to use a modified UVM library.

We also describe some typical user scenarios, existing limitations of the system, and identify some potential future work.

Using the RESSL system enables an interactive development environment that encourages the easy and iterative development of a sequence library without having to recompile the code. Using RESSL provides a platform where RTL designers are given a verification environment where they can drive simple sequences, easily change sequence variables, and create more complex nested sequences to test their design. For verification engineers it allows them to interactively explore and define interesting sequences in an iterative way, and create libraries of interesting scenarios.

RESSL will continue to evolve and develop as we learn more about using such an interactive, dynamic way to develop sequences. We've identified some future improvements such as allowing sequencers to be created and attached to sequences, permitting constraints to be applied, etc. RESSL is freely available with the same open-source licensing as UVM and we would welcome comments, ideas, and patches for inclusion into future revisions.

All in all, using a system like RESSL gives you the ability to tag-team in a cage-match, launch UVM sequences off the turnbuckle and wrestle the DUT into a submission hold with no hope for re-match to help you become known as "The Bug *Crusher*". Stay tuned for more "Smack-Down" action as we continue developing RESSL.

# Acknowledgements

We would like to thank our colleagues at Verilab for their careful and positive review comments. With special thanks to Jonathan Bromley for his development of the svlib, his encouragement of this idea, and the generous gift of his time for the questions that popped up while writing this paper.

#### References

- [1] Python Language Website: https://www.python.org/
- [2] Ruby Language Website: <a href="https://www.ruby-lang.org/en/">https://www.ruby-lang.org/en/</a>
- [3] Wikipedia entry for Lisp: <a href="http://en.wikipedia.org/wiki/Lisp\_%28programming\_language%29">http://en.wikipedia.org/wiki/Lisp\_%28programming\_language%29</a>
- [4] Wikipedia entry describing the software Factory Pattern: <a href="http://en.wikipedia.org/wiki/Factory\_method\_pattern">http://en.wikipedia.org/wiki/Factory\_method\_pattern</a>
- [5] Wikipedia entry describing type introspection: <a href="http://en.wikipedia.org/wiki/Type\_introspection">http://en.wikipedia.org/wiki/Type\_introspection</a>
- [6] Wikipedia entry describing Reflection: http://en.wikipedia.org/wiki/Reflection (computer programming)
- [7] Wikipedia entry described Strategy software pattern: http://en.wikipedia.org/wiki/Strategy\_pattern
- [8] Lisp I Programmer's Manual (1960), References to REPL on page 2, http://history.siam.org/sup/Fox\_1960\_LISP.pdf
- [9] svlib a programmer's utility library for SystemVerilog written by Jonathan Bromley, http://www.verilab.com/resources/svlib/