### CSED311 Lab1: RTL Design

### **Byeongho YU**

bhyu418@postech.ac.kr

Contact the TAs at <a href="mailto:cs311-2025ta@postech.ac.kr">cs311-2025ta@postech.ac.kr</a>



### **Lab Schedule**

■ There will be a lab session in week 3 (although lectures will be rescheduled)

| Week | Date | Topic                              |
|------|------|------------------------------------|
| 1    | 2/18 | Lab 0: Lab intro and Verilog HDL   |
| 2    | 2/25 | Lab 1a: ALU, Vending machine       |
| 3    | 3/4  | Lab 1b:Vending machine             |
| 4    | 3/11 | Lab 2a: Single-Cycle CPU (L1 demo) |
| 5    | 3/18 | Lab 2b: Single-Cycle CPU           |
| 6    | 3/25 | Lab 3a: Multi-Cycle CPU (L2 demo)  |
| 7    | 4/1  | Lab 3b: Multi-Cycle CPU            |
| 8    | 4/8  | MID-TERM EXAM                      |

| •    | <b>,</b>    |                                                       |  |
|------|-------------|-------------------------------------------------------|--|
| Week | Date        | Topic                                                 |  |
| 9    | 4/15        | Lab 4-1a: Pipelined CPU (L3 demo)                     |  |
| 10   | 4/22        | Lab 4-1b: Pipelined CPU                               |  |
| 11   | 4/29        | Lab 4-2a: Pipelined CPU with control flow (L4-1 demo) |  |
| 12   | 5/6<br>(휴일) | Lab 4-2b: Pipelined CPU with control flow             |  |
| 13   | 5/13        | Lab 5a: Cache (L4-2 demo)                             |  |
| 14   | 5/20        | Lab 5b: Cache                                         |  |
| 15   | 5/27        | (L5 demo)                                             |  |
| 16   | 6/3         | FINAL EXAM                                            |  |

### **Lab Schedule**

- The principle is to utilize the entire 1 hour and 40 minutes of lab time.
  - During time A, you will receive an explanation of new lab.
     At this point, you should start designing and coding for the lab.
  - If there is a previous lab, a demo of it will be conducted during time A.
  - During time B, you will work on coding.
  - If all coding, test bench verification, and demo preparation for the lab are completed by time B, you can proceed with the demo at this time.



### **Contents**

- Combinational logic
- Register-Transfer Level
- Finite State Machine
- Assignments
  - Combinational logic (ALU)
  - FSM (vending machine)



### **Combinational logic**

- Represents Boolean function (time(clk)-independent)
- Output is a function of inputs only
- output = f(input)
- Example: 4-to-1 mux



| [3:0]in | sel   | out |
|---------|-------|-----|
| 2'bxxx0 | 2'b00 | 0   |
| 2'bxxx1 | 2'b00 | 1   |
| 2'bxx0x | 2'b01 | 0   |
| 2'bxx1x | 2'b01 | 1   |
| 2'bx0xx | 2'b10 | 0   |
| 2'bx1xx | 2'b10 | 1   |
| 2'b0xxx | 2'b11 | 0   |
| 2'b1xxx | 2'b11 | 1   |
|         |       |     |



### **Combinational logic**

- Implementation with Verilog (mux)
  - If you use "always", simply giving "(\*)" as the sensitivity list is equivalent to the code below

| Using Assign                                                                                                                   | Using Always                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>module mux(in, sel, out);   input [3:0] in;   input [1:0] sel;   output out;  assign out = (sel == 2'b00) ? in[0] :</pre> | <pre>module mux(in, sel, out);     input [3:0] in;     input [1:0] sel;     output out;     reg out;  always @ (sel or in) begin     if (sel == 2'b00)         out = in[0];     else if (sel == 2'b01)         out = in[1];     else if (sel == 2'b10)         out = in[2];     else         out = in[3];     end endmodule</pre> |

# **Combinational logic**

RTL schematic



### Register-Transfer Level

- The design method to implement a synchronous circuit with an HDL (Hardware Description Language)
- Synchronous circuit consists of:
  - Register (e.g., always @(posedge clk) in Verilog)
     : a memory element synchronized by the clock signal
  - Combinational logic (e.g., assign or always @(\*))
    : logical function



### RTL - example

### Toggler example



<Fig 1. "Register transfer level - example toggler" (Register-transfer level, Wikipedia, https://en.wikipedia.org/wiki/Register-transfer\_level)>

```
module toggler(input clk, output out);
    reg state;
    wire comb;

assign comb = ~state;
    assign out = state;

initial begin
        state <= 0;
    end

always @(posedge clk) begin
        state <= comb;
    end
endmodule</pre>
```

Moore Machine

Mealy Machine



#### Moore Machine

Outputs only depend on the current state.





### Mealy Machine

Outputs depend on the current state and the current inputs



- Mealy Machine
  - Mealy Machine can be made synchronous





### **FSM Code Structure**



### **FSM Code Structure**



### **FSM Code Structure**





## **Assignment 1.a**

- Implement ALU (Arithmetic Logic Unit) in Verilog
- A skeleton code and testbench will be provided
  - Lab1/ALU/\*
- Input: (A, B, FuncCode)
  - A: left operand (16-bit signed binary)
  - B: right operand (16-bit signed binary)
  - FuncCode: operator (4-bit binary)
- Output: (C, OverflowFlag)
  - C: operation result (16-bit signed binary)
  - OverflowFlag: overflow flag (1-bit binary)



# Assignment 1.a (cont'd)

### ALU operations

| FuncCode | Operation | Comment            |
|----------|-----------|--------------------|
| 0000     | A + B     | Signed Addition    |
| 0001     | A – B     | Signed Subtraction |
| 0010     | Α         | Identity           |
| 0011     | ~A        | Bitwise NOT        |
| 0100     | A & B     | Bitwise AND        |
| 0101     | A   B     | Bitwise OR         |
| 0110     | ~(A & B)  | Bitwise NAND       |
| 0111     | ~(A   B)  | Bitwise NOR        |

| FuncCode | Operation    | Comment                |
|----------|--------------|------------------------|
| 1000     | $A \oplus B$ | Bitwise XOR            |
| 1001     | ~(A ⊕ B)     | Bitwise XNOR           |
| 1010     | A << 1       | Logical Left Shift     |
| 1011     | A >> 1       | Logical Right Shift    |
| 1100     | A <<< 1      | Arithmetic Left Shift  |
| 1101     | A >>> 1      | Arithmetic Right Shift |
| 1110     | ~A + 1       | Two's Complement       |
| 1111     | 0            | Zero                   |



# Assignment 1.a (cont'd)

- Overflow detection
- For addition and subtraction, you should detect overflow and set the flag.

| Overflow Flag | Singed Addition | Signed Subtraction |
|---------------|-----------------|--------------------|
| 0             | Correct Result  | Correct Result     |
| 1             | Wrong Result    | Wrong Result       |

For other operations, OverflowFlag is always zero.

## **Assignment 1.b**

- Implement a simple vending machine RTL in Verilog
  - A simple Finite State Machine (FSM)
- Your vending machine should cover all use-cases (in the next slides)
- A skeleton code and testbench will be provided
  - Lab1/vending\_machine/\*



# Assignment 1.b (cont'd)

Vending machine interface

| INPUT            |               |                          |  |
|------------------|---------------|--------------------------|--|
| Signal           | Description   | Number of bit(s)         |  |
| i_input_coin     | Insert Coin   | 1 for each type of coins |  |
| i_select_item    | Select Item   | 1 for each type of items |  |
| i_return_trigger | Return change | 1                        |  |
| clk              | clock         | 1                        |  |
| reset_n          | reset         | 1                        |  |

| OUTPUT           |                                |                          |  |
|------------------|--------------------------------|--------------------------|--|
| Signal           | Description                    | Number of bit(s)         |  |
| o_output_item    | Indicate dispensed items       | 1 for each type of items |  |
| o_available_item | Indicate item availability     | 1 for each type of item  |  |
| o_return_coin    | Indicate type of coin (change) | 1 for each type of coins |  |



## Assignment 1.b (cont'd)

### Vending machine use-case

**Assumption**: infinite item, change

#### **Sequence**

- 1. Insert money (available money unit: 100, 500, 1000 won) and initialize waiting time(=100)
- 2. Vending machine shows all available items where (item cost <= current money)
- 2.a. decrease waiting time(-1)
- 3.a. Insert money within the waiting time
- 3.a.1. Go to 2 and initialize waiting time(=100)
- 3.b. Select an item within the waiting time
- 3.b.a. Case1: the item is available
- 3.b.a.1. The item is dispensed
- 3.b.a.2. Go to 2 and initialize waiting time(=100)
- 3.b.b. Case 2: the item is unavailable
- 3.b.b.1. Nothing happens. Waiting time is not reset.
- 3.c. No input within the waiting time
- 3.c.1 Return changes
- a\*. Whenever press the return button
  - a\*.1. Return changes
  - a\*.2. Go to 1



# Assignment 1.b (cont'd)

- If your simulation keeps running,
   the testbench module is waiting for the output signals.
   (o\_output\_item or o\_return\_coin)
- If your vending machine code passes all tests,
   you will get the message "Passed = 23, Failed = 0"
- You can modify input and output ports of each modules if you want.
  - Skeleton code is just a skeleton code.

# **Evaluation Criteria (Source code)**

#### ALU

Number of tests passed from the shared TB

#### Vending machine

- Number of tests passed from the shared TB as well as additional TB not shared
- Modularization
  - Your implementation should include at least two modules
  - Using modules lowers implementation complexity
    - Similar to the functions in other programming languages
  - It would be helpful to practice before implementing CPUs
- Understanding of combinational/sequential logic
  - E.g.) Appropriate use of blocking/non blocking assignment



### **Evaluation Criteria (Report)**

- You can write report in Korean or English
- Report should include
   (1) introduction, (2) design, (3) implementation, (4) discussion, and (5) conclusion

#### ALU

- Report not evaluated, source code only
- Vending machine
  - Combinational logic design and implementation
  - Sequential logic design and implementation
  - FSM type of your design
    - Moore or mealy machine



## **Assignment tips**

- **#1:** When modeling sequential logic, use nonblocking assignments.
- **#2:** When modeling latches, use nonblocking assignments.
- #3: When modeling combinational logic with an always block, use blocking assignments.
- #4: Do not mix blocking and nonblocking assignments in the same always block.
- **#5:** Do not make assignments to the same variable from more than one always block.
- #6: Use \$strobe to display values that have been assigned using nonblocking assignments.
- **#7:** Do not make assignments using #0 delays.



### **Assignment Submission**

#### Submit your assignment to LMS with filename:

- Lab1\_{TeamID}\_{StudentID1}\_{StudentID2}.pdf
  - PDF file of your report
- Lab1\_{TeamID}\_{StudentID1}\_{StudentID2}.zip
  - Zip file of your source code (without testbench)
  - One directory including two subdirectories (ALU, vending\_machine) when unzipped

#### Due date

- ALU (1 week), vending machine (1 week) merged into 2 weeks to help students to distribute time freely
- Code: 2025. 03. 10 / 23:59 p.m.
- Report: 2025. 03. 10 / 23:59 p.m.



### **Announcement**

- Please check your team in PLMS
- If you have any questions, please post them on the Q&A board in PLMS
- Today, we will provide a simple test bench, and on Thursday, we will offer a test bench that includes a wider variety of cases.
   We will grade based on that test bench.



### Reference

- "Register-transfer level", Wikipedia, last modified Jan 24, 2019, accessed Mar 03, 2019, <a href="https://en.wikipedia.org/wiki/Register-transfer\_level">https://en.wikipedia.org/wiki/Register-transfer\_level</a>
- <a href="http://www.sunburst-design.com/papers/CummingsSNUG2000SJ\_NBA.pdf">http://www.sunburst-design.com/papers/CummingsSNUG2000SJ\_NBA.pdf</a>

