## Practice/Sample questions:

## 1. What do you understand by Instruction Set Architecture?

Instruction Set Architecture refers to instruction types, instruction format in low level as well as in machine code and detailed descriptions of operand fields (addressing modes of instructions). Instruction Set Architecture also defines:

- Operations that the processor can execute (add, sub, mult, ..., how is it specified)
- Data Transfer mechanisms
- How to access data
- Number of operands (0, 1, 2, 3)
- Operand storage (where besides memory)
- Memory address (how is memory location specified)
- Type and size of operands (byte, int, float, ...)
- Control Mechanisms (branch, jump, etc)
- 2. Discuss types/classification of processors based on Instruction set architecture.

Processors are divided into following classes based on instruction set architecture

Stack-based: The CPU is designed to read

Accumulator-based Register-Register Register-Memory

3. What is addressing mode? Discuss different types of addressing modes.

Operands in instructions may be indicated differently. For example, operands may be provided directly, operands may be indicated by CPU registers, operands may be indicated by memory addresses, assuming operands are saved in memory, operands may be saved in memory but memory addresses are initially loaded into registers and operands are indicated indirectly by registers in the operand fields.

How the operands are addressed/indicated in the operand fields, called addressing mode of instruction. It is not related to operation or opcode of the instruction.

Addressing modes may be classified in three broad categories:

- Immedicate addressing mode
- Register addressing mode
- Memory addressing mode.

If operands or one of the operands is provided in operands/one of the operand fields, called immedicate addressing mode. Example:

| Opcode | Result field | Data-1 | Data-2   |
|--------|--------------|--------|----------|
|        |              |        |          |
| Opcode | Result field | Data-1 | Register |

If all operands are indicated by CPU registers, called register addressing mode.

|  | Opcode | Result field | Register for Data-1 | Register for Data-2 |
|--|--------|--------------|---------------------|---------------------|
|--|--------|--------------|---------------------|---------------------|

Assume that, all or one of the operands are saved in memory. In an instruction, if operands or one of the operands is indicated by memory address in operand fields/one of the operand fields, called memory addressing mode. Example:

| Opcode | Memory address for | Memory address for | Memory address for |  |
|--------|--------------------|--------------------|--------------------|--|
|        | Result field       | Data-1             | Data-2             |  |
|        |                    |                    |                    |  |
|        | - 1. 6. 1.1        |                    |                    |  |

| Opcode | Result field | Memory address for | Register |
|--------|--------------|--------------------|----------|
|        |              | Data-1             |          |

If memory address is 16 bits or less, the address is directly provided in the operand field, called direct memory addressing mode. Just to differentiate from data in immediate mode, memory address is either enclosed within bracket or different opcode is used.

| Opcode           | Result field | [Memory address for Data-1] | Register |
|------------------|--------------|-----------------------------|----------|
|                  |              |                             |          |
| Different Opcode | Result field | Memory address for          | Register |
|                  |              | Data-1                      |          |

For large memory addresses (20 bits or more), memory addresses are initially loaded into some special registers, called base or pointer or index or special purpose registers. In instructions,

operand or operands are indicated by one of those registers or register instead. This addressing mode is called register indirect memory addressing mode.

| Opcode | Register    | pointing    | Register | pointing    | Register | pointing    |
|--------|-------------|-------------|----------|-------------|----------|-------------|
|        | Memory      | address for | Memory   | address for | Memory   | address for |
|        | Result fiel | ld          | Data-1   |             | Data-2   |             |
|        |             |             |          |             |          |             |

| Opcode | Result field | Register | pointing    | Register |
|--------|--------------|----------|-------------|----------|
|        |              | Memory   | address for |          |
|        |              | Data-1   |             |          |

In such addressing modes, registers pointing memory addresses are marked differently, mostly enclosed within bracket '[]'.

If base register is used in one of the operand fields to point memory address, called indirect base register addressing mode.

If index register is used in one of the operand fields to point memory address, called indirect index register addressing mode.

A number (8 bits/16bits) is also used with base or index register. This number is added to the contents of base or index register to point memory location of operand, called relative base or relative index register addressing mode.

| Opcode | Result field | Number[BaseRegister]  | Register pointing |
|--------|--------------|-----------------------|-------------------|
|        |              | pointing Memory       | Data-2            |
|        |              | address for Data-1    |                   |
|        |              |                       |                   |
| Opcode | Result field | Number[IndexRegister] | Register          |
|        |              | pointing Memory       |                   |
|        |              | address for Data-1    |                   |

To use structured data or arrays, more than one registers are used to point memory location of operand. The contents of these registers are simply added or content of one register is added to a pre-defined multiple (scaled) of the content of another register and memory address is calculated. In instructions, either both the registers are indicated within bracket and separated by comma of plus sign or one is indicated while other remains implicit. Depending on registers used, addressing mode is named. For example, in based-indexed addressing mode, one of the base and one of the index registers are used to point memory address of one of the operands.

| Opcode | Result field                                                | [baseReg+indexReg] pointing Memory address for Data-1 | Register |
|--------|-------------------------------------------------------------|-------------------------------------------------------|----------|
| Opcode | [baseReg+indexReg] pointing Memory address for Result field | Register                                              | Register |

Moreover, in some processor family, a number (8 bits or 16 bits) is also added to the contents of multiple registers (base and index registers for example) and memory address is calculated. In such instructions, number is also indicated with base and index register to indicate one of the operands, called relative base-indexed addressing mode.

| Opcode | p                                           | Number[baseReg+indexReg<br>pointing Memory address<br>or Data-1 | I —      |
|--------|---------------------------------------------|-----------------------------------------------------------------|----------|
| Opcode | Number[baseReg+index<br>pointing Memory add |                                                                 | Register |

Memory address may have following variants

- direct memory addressing mode
- indirect base register addressing mode
- indirect index register addressing mode
- relative base register indirect addressing mode
- relative index register indirect addressing mode

| What do you understand by instruction format? Discuss different types of instruction formats of Instruction set architecture and CPU. Following Instruction formats are used in different instruction set architecture and CPU design.  a) Three address formats: One destination and up to two operand sources per instruction [Opcode   Result field   Operand-1   Operand-2    "Opcode   Operand-1   Operand-2   Result field   b) Two address formats: the destination is same as one of the operand sources   Opcode   Operand-1   Operand-2   Result field   b) Two address formats: the destination is same as one of the operand sources   Opcode   Operand-1   Operand-2   Result field (after operand-2)   Result field (after operand-1)   Operand-2   Result field (after operand-2)   Copcode   Operand-1   Operand-2   Result field (after operand-2)   Result field (after operand-3)   Copcode   Operand-1   Operand-2   Operand-3   Operand-2   Operand-3   Operand-3   Operand-3   Operand-3   Operand-3             |     | <ul> <li>based-indexed indirect register addressing mode</li> <li>relative base-indexed indirect register addressing mode</li> </ul> |               |                    |                   |                |                            |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|-------------------|----------------|----------------------------|--|--|--|
| Opcode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4.  | Instruction set architecture and CPU.                                                                                                |               |                    |                   |                |                            |  |  |  |
| Opcode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| b) Two address formats: the destination is same as one of the operand sources  Opcode  Operand-1 (initially) Result field (after operation)  Operand-2  Operand-2 (initially) Result field (after operation)  c) One address formats: Accumulator machines  Opcode  Perand-1  Operand-2 (initially) Result field (after operation)  d) Zero address formats:  Both operands and result field remain implicit. Example: stack-based ALU instructions where both operands are read from stack and result is also saved to stack. In such case, operands must be stored to stack using special instruction: PUSH and then ALU instruction is used. The result is stored to stack using special instruction: PUSH and then ALU instruction is used. The result is stored to stack by default. However, for further/later uses, results or partial results can be saved to RAM using POP instructions. As pecial register called Stack Pointer (SP) is used to point top location of stack. The SP is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.  Opcode  add M[sp-1] = M[sp] + M[sp-1] load M[sp] = M[M[sp]]  - Stack can be in registers or in memory  - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers:  Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the C           |     |                                                                                                                                      | •             |                    |                   | •              |                            |  |  |  |
| Opcode Operand-1 (initially) Result field (after operation)  C) One address formats: Accumulator machines Opcode O           |     | Opcode                                                                                                                               | Opera         | nd-1               | Operand-2         |                | Result field               |  |  |  |
| Opcode Operand-1 (initially) Result field (after operation)  C) One address formats: Accumulator machines Opcode O           |     | b) Two address fo                                                                                                                    | ormats: the   | e destination is   | same as one of th | ne operano     | d sources                  |  |  |  |
| Opcode  Operand-1  Operand-2 (initially) Result field (after operation)  C) One address formats: Accumulator machines  Opcode  2 <sup>nd</sup> operand  Here, accumulator is always other implicit operand and accumulator is implicit result field.  d) Zero address formats:  Both operands and result field remain implicit. Example: stack-based ALU instructions where both operands are read from stack and result is also saved to stack. In such case, operands must be stored to stack by default. However, for further/later uses, results or partial results can be saved to RAM using POP instructions. A special register called Stack Pointer (SP) is used to point top location of stack. The SP is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.  Opcode  add M[sp-1] = M[sp] + M[sp-1] load M[sp] = M[M[sp]]  - Stack can be in registers or in memory - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  What is Accumulator based CPU (you can used 8085 as reference).  What do you understand by Instruction registers: Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Option unit? What are the approaches to design control unit of CPU?  What do you understand by (in incroprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro- |     |                                                                                                                                      |               | Operand-1 (ini     | tially)           | · ·            |                            |  |  |  |
| c) One address formats: Accumulator machines Opcode  Here, accumulator is always other implicit operand and accumulator is implicit result field.  d) Zero address formats:  Both operands and result field remain implicit. Example: stack-based ALU instructions where both operands are read from stack and result is also saved to stack. In such case, operands must be stored to stack using special instruction: PUSH and then ALU instruction is used. The result is stored to stack by default. However, for further/later uses, results or partial results can be saved to RAM using POP instructions. A special register called Stack Pointer (SP) is used to point top location of stack. The SP is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.  Opcode  add M[sp-1] = M[sp] + M[sp-1] load M[sp] = M[M][sp]  − Stack can be in registers or in memory – usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers: Program Counter (PC), instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow, in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Ontrol unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram? Discuss the steps that the CPU is designed to follow, in processing an instruction.  15. List the important characteristics             |     |                                                                                                                                      |               | ricadi ficia (al   | ter operation,    |                |                            |  |  |  |
| Opcode   2nd operand                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     | Opcode                                                                                                                               |               | Operand-1          |                   |                |                            |  |  |  |
| Here, accumulator is always other implicit operand and accumulator is implicit result field.  d) Zero address formats:  Both operands and result field remain implicit. Example: stack-based ALU instructions where both operands are read from stack and result is also saved to stack. In such case, operands must be stored to stack using special instruction: PUSH and then ALU instruction is used. The result is stored to stack by default. However, for further/later uses, results or partial results can be saved to RAM using POP instructions. A special register called Stack Pointer (SP) is used to point top location of stack. The SP is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.  Opcode  add M[sp-1] = M[sp] + M[sp].  load M[sp] = M[M[sp]]  - Stack can be in registers or in memory  - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers:  Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction feetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining arch           |     | · -                                                                                                                                  | ormats: Ac    | cumulator mach     |                   |                |                            |  |  |  |
| d) Zero address formats:  Both operands and result field remain implicit. Example: stack-based ALU instructions where both operands are read from stack and result is also saved to stack. In such case, operands must be stored to stack using special instruction: PUSH and then ALU instruction is used. The result is stored to stack by default. However, for threfr/later uses, results or partial results can be saved to RAM using POP instructions. A special register called Stack Pointer (SP) is used to point top location of stack. The SP is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.  Opcode  add M[sp-1] = M[sp] + M[sp-1] load M[sp] = M[M[sp]]  - Stack can be in registers or in memory  - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers:  Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List           |     |                                                                                                                                      | lways othe    | er implicit opera  |                   |                | licit result field         |  |  |  |
| Both operands and result field remain implicit. Example: stack-based ALU instructions where both operands are read from stack and result is also saved to stack. In such case, operands must be stored to stack using special instruction: PUSH and then ALU instruction is used. The result is stored to stack by default. However, for further/later uses, results or partial results can be saved to RAM using POP instructions. A special register called Stack Pointer (SP) is used to point top location of stack. The SP is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.    Opcode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     | There, accumulator is a                                                                                                              | ays still     | ar implicate opera | ira arra accamara |                | more result meral          |  |  |  |
| by default. However, for further/later uses, results or partial results can be saved to RAM using POP instructions. A special register called Stack Pointer (SP) is used to point top location of stack. The SP is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.    Opcode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     | Both operands and res                                                                                                                | sult field re |                    |                   |                |                            |  |  |  |
| instructions. A special register called Stack Pointer (SP) is used to point top location of stack. The SP is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.    Opcode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| is designed to auto-increment or auto-decrement following PUSH, POP and ALU instructions.  Opcode  add M[sp-1] = M[sp] + M[sp-1] load M[sp] = M[M[sp]]  - Stack can be in registers or in memory  - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers:  Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.  21. Write CPU performance equation and explain each term.                                                                                                                                                                                                                |     |                                                                                                                                      |               |                    | •                 |                | _                          |  |  |  |
| Opcode add M[sp-1] = M[sp] + M[sp-1] load M[sp] = M[M[sp]]  - Stack can be in registers or in memory - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers: Program Counter (PC). Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipellining architecture? List its benefits and challenges.  18. What do you understand by Qtata dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.                                                                                                                                                                                                                                                                                                            |     | •                                                                                                                                    | _             |                    |                   |                |                            |  |  |  |
| load M[sp] = M[M[sp]]  - Stack can be in registers or in memory  - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers:  Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  19. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.                                                                                                                                                                                                                                                                                                                                                 |     |                                                                                                                                      |               |                    |                   | ,              |                            |  |  |  |
| - Stack can be in registers or in memory - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers: Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.                                                                                                                                                                                                                                                                                                                                                                          |     |                                                                                                                                      | -             |                    |                   |                |                            |  |  |  |
| - usually top of stack cached in registers  In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers: Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| In some processors, zero address format is used to set or reset a particular bit of flag or status register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers: Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.  21. Write CPU performance equation and explain each term.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | _                                                                                                                                    |               | •                  |                   |                |                            |  |  |  |
| register.  5. What do you understand by memory addressing mode? Discuss different variants of memory addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers: Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipellining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     | usually top of stuck t                                                                                                               | acrica iii i  | egisters           |                   |                |                            |  |  |  |
| addressing mode.  6. Show instruction  7. What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers: Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |                                                                                                                                      | ero addres    | ss format is use   | d to set or reset | t a particu    | llar bit of flag or status |  |  |  |
| <ol> <li>Show instruction</li> <li>What is Accumulator-based CPU? Discuss some instructions and addressing modes of a commercial accumulator based CPU (you can used 8085 as reference).</li> <li>What are the functions of following registers:         Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.</li> <li>What do you understand by Instruction fetch?</li> <li>How does the CPU calculate memory address of next instruction to be fetched?</li> <li>How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.</li> <li>How the Program Counter (PC) is updated while the CPU runs a program.</li> <li>What is Control unit? What are the approaches to design control unit of CPU?</li> <li>What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?</li> <li>List the important characteristics of CISC and RISC processors.</li> <li>Discuss addressing modes of CISC and RISC processors.</li> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5.  | What do you understand by memory addressing mode? Discuss different variants of memory                                               |               |                    |                   |                |                            |  |  |  |
| accumulator based CPU (you can used 8085 as reference).  8. What are the functions of following registers: Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.  21. Write CPU performance equation and explain each term.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 6.  |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| 8. What are the functions of following registers: Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.  21. Write CPU performance equation and explain each term.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7.  |                                                                                                                                      |               |                    |                   | ddressing      | modes of a commercial      |  |  |  |
| Program Counter (PC), Instruction register (IR), Memory Address Register (MAR), Accumulator.  9. What do you understand by Instruction fetch?  10. How does the CPU calculate memory address of next instruction to be fetched?  11. How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.  21. Write CPU performance equation and explain each term.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0   |                                                                                                                                      |               |                    | eterence).        |                |                            |  |  |  |
| <ol> <li>What do you understand by Instruction fetch?</li> <li>How does the CPU calculate memory address of next instruction to be fetched?</li> <li>How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.</li> <li>How the Program Counter (PC) is updated while the CPU runs a program.</li> <li>What is Control unit? What are the approaches to design control unit of CPU?</li> <li>What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?</li> <li>List the important characteristics of CISC and RISC processors.</li> <li>Discuss addressing modes of CISC and RISC processors.</li> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0.  |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| <ol> <li>How a CPU is designed to run program? Discuss the steps that the CPU is designed to follow in processing an instruction.</li> <li>How the Program Counter (PC) is updated while the CPU runs a program.</li> <li>What is Control unit? What are the approaches to design control unit of CPU?</li> <li>What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?</li> <li>List the important characteristics of CISC and RISC processors.</li> <li>Discuss addressing modes of CISC and RISC processors.</li> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9.  |                                                                                                                                      |               |                    | •                 |                |                            |  |  |  |
| processing an instruction.  12. How the Program Counter (PC) is updated while the CPU runs a program.  13. What is Control unit? What are the approaches to design control unit of CPU?  14. What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?  15. List the important characteristics of CISC and RISC processors.  16. Discuss addressing modes of CISC and RISC processors.  17. What is pipelining architecture? List its benefits and challenges.  18. What do you understand by data dependency? Show how it affects pipeline architecture.  19. What is Branch Instruction? Show how it affects pipeline architecture.  20. What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.  21. Write CPU performance equation and explain each term.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| <ol> <li>How the Program Counter (PC) is updated while the CPU runs a program.</li> <li>What is Control unit? What are the approaches to design control unit of CPU?</li> <li>What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?</li> <li>List the important characteristics of CISC and RISC processors.</li> <li>Discuss addressing modes of CISC and RISC processors.</li> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 11. | _                                                                                                                                    | -             | program? Discus    | s the steps that  | the CPU i      | is designed to follow in   |  |  |  |
| <ol> <li>What is Control unit? What are the approaches to design control unit of CPU?</li> <li>What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?</li> <li>List the important characteristics of CISC and RISC processors.</li> <li>Discuss addressing modes of CISC and RISC processors.</li> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 12  | ·                                                                                                                                    |               |                    |                   |                |                            |  |  |  |
| <ol> <li>What do you understand by (i) microprogram (ii) microinstruction (iii) microoperation (iv) control memory and (v) micro-programmed control unit?</li> <li>List the important characteristics of CISC and RISC processors.</li> <li>Discuss addressing modes of CISC and RISC processors.</li> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| <ol> <li>List the important characteristics of CISC and RISC processors.</li> <li>Discuss addressing modes of CISC and RISC processors.</li> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| <ol> <li>Discuss addressing modes of CISC and RISC processors.</li> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | memory and (v) micro-programmed control unit?                                                                                        |               |                    |                   |                |                            |  |  |  |
| <ol> <li>What is pipelining architecture? List its benefits and challenges.</li> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| <ol> <li>What do you understand by data dependency? Show how it affects pipeline architecture.</li> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| <ol> <li>What is Branch Instruction? Show how it affects pipeline architecture.</li> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |                                                                                                                                      |               |                    |                   |                |                            |  |  |  |
| <ul> <li>What do you understand by Cycles Per Instruction (CPI) of an instruction? How does pipeline architecture reduces average CPI of a program.</li> <li>Write CPU performance equation and explain each term.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |                                                                                                                                      |               |                    |                   |                | e arcnitecture.            |  |  |  |
| architecture reduces average CPI of a program.  21. Write CPU performance equation and explain each term.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |                                                                                                                                      |               |                    |                   |                | an2 How door ningling      |  |  |  |
| 21. Write CPU performance equation and explain each term.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20. | •                                                                                                                                    |               |                    | Luon (CPI) or an  | i iiisti üCtl( | on: now does pipeline      |  |  |  |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 21. |                                                                                                                                      |               |                    | ch term.          |                |                            |  |  |  |
| The state of the s           | 22. | •                                                                                                                                    | •             | •                  |                   | o commen       | nt on relative values.     |  |  |  |

23. Show the instruction formats of MIPS R2000 processor.

24.

CISC slow

Instruction set simple complex inst CONTROL UNIT plus different types of Inst decoder addressing modes software based Memory Microprogramme addressing modes control unit Add M1, M2, M3 ontrol Add R1, M1, M2 Add R1, M1, R2 Programming-easie

Instruction decoding is very slow! due to microproammed control unit

Intruction locate Microprogram in Control memory Microinstruction read control signal generation

RISC

CONTROL UNIT

Hardware control unit Logic gates Inst decoding is very very fast simple and fewer Instruction

Addressing mode Register mode only Add R1, R2, R3 To read or write from memory LOAD and STORE instructions are used To perform complex tasks, you need to write program using simple inst only Programmingdifficult

In the early 1970s, telephone calls didn't instantly bounce between handheld devices and cell towers. Back then, the connection process required human operators to laboriously plug cords into the holes of a switchboard. Come 1974, a team of IBM researchers led by John Cocke set out in search of ways to automate the process. They envisioned a telephone exchange controller that would connect 300 calls per second (1 million per hour). Hitting that mark would require tripling or even quadrupling the performance of the company's fastest mainframe at the time — which would require fundamentally reimagining high-performance computing.

IBM RISC technology originated in 1974 in a project to design a large telephone-switching network capable of handUng an average of three hundred calls per second. With an approximate 20 000 instructions per call and Stringent real-time response requirements, the performance target was 12 million instructions per second (MIPS) [1]. This specialized apphration required a very fast processor, but did not have to perform compUcated instructions and had little demand for floating-point calculations. Other than moving data between registers and memory, the machine had to be able to add, combine fields extracted from several registers, perform branches, and carry out input/output operations.

- 1) Separate instruction and data caches, allowing a much higher bandwidth between memory and CPU;
- 2) No arithmetic operations to storage, which greatly simplified the pipeline; and
- 3) Uniform instruction length and simplicity of design, making possible a very short cycle time: ten levels of logic. (For example, all register-to-register operations executed in one cycle.)

## 25. RISC

Emer and Clark in 1984 found 20% of the VAX instructions needed 60% of the microcode and represented only 0.2% of the execution time.

First, the RISC instructions were simplified so there was no need for a microcoded interpreter.

The RISC instructions were typically as simple as microinstructions and could be executed directly by the hardware.

Second, the fast memory, formerly used for the microcode interpreter of a CISC ISA, was repurposed to be a cache of RISC instructions. (A cache is a small, fast memory that buffers recently executed instructions, as such instructions are likely to be reused soon.) Third, register allocators based on Gregory Chaitin's graph-coloring scheme made it much easier for compilers to efficiently use registers, which benefited these register-register ISAs.

Finally, Moore's Law meant there were enough transistors in the 1980s to include a full 32-bit datapath, along with instruction and data caches, in a single chip.

Today, 99% of 32-bit and 64-bit processors are RISC.

Emer, J. and Clark, D. A characterization of processor performance in the VAX-11/780. In *Proceedings of the 11th International Symposium on Computer Architecture* (Ann Arbor, MI, June). ACM Press, New York, 1984, 301–310.

DEC engineers showed that the more complicated CISC ISA executed about 75% of the number instructions per program as RISC (the first term), but in a similar

technology CISC executed about five to six more clock cycles per instruction (the second term), making RISC microprocessors approximately 4× faster.

26. Using suitable diagram, show how PC can be incremented?



27. How addresses of Instructions are generated in CPU?

Program Counter (PC) is first loaded with the address of 1<sup>st</sup> instruction of a program; either by operating system or by used. Once an instruction is fetched (read) from RAM, PC is incremented to point to next instruction in RAM.

Memory Address Register is another special register in CPU used to interface address bus. So the contents of PC is loaded to MAR and then it is sent to address bus.



28. How does the CPU get/generate address of DATA?

If the memory address of DATA is provided in the operand field of an instruction, the control unit decode the instruction and will also load the address of DATA from operand field of instruction to MAR.



29. How does the CPU get/generate address of DATA if the operand field contains relative address? If the exact memory address of DATA is not provided in the operand field of an instruction, the control unit decode the instruction and will send the relative address to ALU/special ALU. Contents of base register is added to relative address and memory address of data is generated. This address is loaded to MAR.

