## Lab 4 Evaluation Sheet

| Section:                                                                            |             |       |
|-------------------------------------------------------------------------------------|-------------|-------|
| Student Name:                                                                       |             |       |
| Mg:                                                                                 |             |       |
| Lab Exercises                                                                       | TA Initials | Score |
| Complete VHDL code for all CPU blocks                                               |             | /05   |
| Modular Design                                                                      |             | /05   |
| Student test benches for all CPU blocks (except controller)                         |             | /05   |
| Complete CPU block diagram                                                          |             | /05   |
| Simulation of source CPU passes tests: $test.loadstore.asm$                         |             |       |
| test.rtype.asm                                                                      |             | /10   |
| CPU synthesizes                                                                     |             | /10   |
| Simulation of synthesized CPU passes tests:<br>test.loadstore.asm<br>test.rtype.asm |             | /10   |
| Hardware                                                                            |             | ,     |
| Correct behavior for $test.loadstore.asm$                                           |             | /10   |
| Correct behavior for $test.rtype.asm$                                               |             | /10   |
| Grading of submitted CPU design with TA grading script                              |             | /50   |

use Logic Analyzer to probe one program execution in hardware on top level signals with LAcpu.vhd and LAcpuTest.vhd (provided on course website) as well as explainning the waveform on Logic Analyzer regardless if your Single Cycle is prefect. (note: Logic Analyzer User Manual is under "Links" on course web, it will be required to use Logic Analyzer to probe hardware in next pipeline project)  $\_\_\_$  /10