# designideas

Edited by Bill Travis and Anne Watson Swager

### Low-power PWM circuit is simple, inexpensive

Anthony Smith, Scitech, Biddenham, England

COMMON TECHNIQUE for implementing PWM involves comparing a triangular waveform of fixed amplitude and frequency with a variable dc voltage level. Although this approach results in a PWM signal of precise frequency and with duty cycle variable from 0 to 100%, the need for a reference triangle waveform and a suitable fast comparator can be prohibitively expensive in low-cost applications. Furthermore, if an application requires a high-frequency PWM signal, the power consumption may be unacceptable in power-sensitive applications, such as high-efficiency, lowpower switch-mode regulators.

The circuit in **Figure 1** is a relatively simple alternative to the triangle/comparator approach. Although the frequency of the output waveform is not stable and varies with input voltage, the circuit is inexpensive, requires only a handful of readily available parts, and exhibits a linear relationship between input

ear relationship between input voltage and output duty cycle.

The circuit lends itself to applications that enclose a simple PWM section within a feedback loop. Also, the excellent dynamics—the duty cycle responds to an input step change within one cycle of the output waveform—make the circuit ide-

 ally suited to switch-mode-regulator applications.

In the circuit, the dc input voltage, V<sub>1</sub>, varies the duty cycle of the rectangular signal at the output of Schmitt inverter, IC<sub>1A</sub>. Q<sub>1</sub> and Q<sub>2</sub> function as switched-current sources. These sources charge and discharge timing capacitor C<sub>1</sub> at a rate that their base voltages and, hence, the voltage at the junction of R, and R, determine. When the output of IC, is high, C<sub>1</sub> charges through R<sub>6</sub> and Q<sub>1</sub> (Q<sub>2</sub> is cut off) with a charge current set by R<sub>6</sub> and the emitter voltage of Q<sub>1</sub>. Similarly, when the output of IC<sub>1A</sub> is low, C<sub>1</sub> discharges via Q, and R<sub>6</sub> (Q<sub>1</sub> is cut off) with a discharge current set by R<sub>6</sub> and the emitter potential of Q2. Adjusting the input voltage changes the emitter potentials and thus varies the charge and discharge currents so that the duty cycle of the output waveform varies in direct linear proportion to  $V_1$ .

**Figure 2** shows the relationship between  $V_C$ , which is the voltage on  $C_1$ , and the output waveform.  $V_{TU}$  and  $V_{TL}$  are the upper and lower thresholds of the Schmitt inverter,  $V_H$  is the Schmitt trigger's hysteresis, and  $V_{OH}$  and  $V_{OL}$  are the high and low output levels, respectively, of the inverter.

If you assume that  $V_{OH} = V_{CC}$  and  $V_{OL} = 0V$  and taking the base-emitter voltages of  $Q_1$  and  $Q_2$  to be roughly equal and denoted by  $V_{BE}$ , you can derive the following first-order expressions for  $T_1$  and  $T_2$ , where  $K_1 = R_2/(R_2 + R_3)$ , and  $K_2 = R_4/(R_3 + R_4)$ :

$$T_{1} = \frac{C_{1} \bullet R_{6} \bullet V_{H}}{V_{CC}(1 - K_{1}) + V_{I}(K_{1} - 1) - V_{BE}},$$
and



In this PWM circuit, adjusting the input voltage,  $V_{l'}$  changes the emitter potentials of  $Q_1$  and thus varies the charge and discharge currents of  $C_1$  so that the duty cycle of the output varies in direct linear proportion to  $V_l$ .

## designideas

$$T_2 = \frac{C_1 \bullet R_6 \bullet V_H}{K_2 \bullet V_I - V_{BE}}.$$

Defining the output duty cycle as equal to  $100\% \times T_1(T_1+T_2)$ , you can combine the expression for  $T_1$  and  $T_2$  to yield

DUTYCYCLE =

$$\frac{K_2 \bullet V_I \bullet - V_{BE}}{V_{CC}(1-K_1) + V_I(K_1+K_2-1) - 2V_{BE}} \times 100\%.$$

If the  $R_1$ -to- $R_4$  divider network is symmetrical, or  $R_1 = R_4$  and  $R_2 = R_3$ , this expression simplifies to

$$\label{eq:dutycycle} \text{DUTYCYCLE} = \frac{K_2 \bullet V_\text{I} - V_\text{BE}}{V_\text{CC}(1 - K_1) - 2V_\text{BE}} \times 100\%.$$

Taking the values for R<sub>1</sub> to R<sub>4</sub> in **Figure** 1, the equation reduces to

$$\label{eq:DUTYCYCLE} \begin{split} \text{DUTYCYCLE} = & \frac{0.4\,\text{V}_{\text{I}} \!-\! \text{V}_{\text{BE}}}{0.4\,\text{V}_{\text{CC}} \!-\! 2\text{V}_{\text{BE}}} \!\times\! 100\%. \end{split}$$

This expression shows that the duty cycle is directly proportional to the input voltage and that  $V_{\rm I}$  must be greater than  $V_{\rm BE}/0.4$  for the circuit to work. If  $V_{\rm BE}=0.6$ V, this equation suggests that  $V_{\rm I}$  must be at least 1.5V, although, in breadboard tests, the circuit produced low duty cycles with  $V_{\rm I}$  as low as 1V.

You select  $C_1$  and  $R_6$  according to the required operating-frequency range. **Figure 3** illustrates the results of breadboard tests with  $R_6$ =5.6 k $\Omega$  and  $C_1$ =100 pF. The circuit exhibits linear performance



The changing voltage,  $V_{c'}$  across  $C_1$  and the hysteresis,  $V_{H'}$  of  $IC_{1A}$  determine the duty cycle,  $T_1/(T_1+T_{2)}$ , of the output waveform.  $V_{TU}$  and  $V_{TL}$  are  $IC_{1A}$ 's upper and lower thresholds, respectively.

with  $V_I$  at approximately 1.2 to 3.6V with a corresponding duty-cycle range of approximately 2 to 95%. This **figure** also shows that the output frequency varies by as much as 15 to 1 over this range; the output frequency peaks when  $V_I$  is approximately equal to  $V_{CC}/2$ .

You need to observe a few caveats when selecting  $R_1$  to  $R_4$  and  $IC_{1A}$ . To ensure that the duty cycle is variable from near zero to near 100%, the charge and discharge currents through  $Q_1$  and  $Q_2$  must be able to approach zero. You can meet this requirement simply by ensuring that  $V_{E1}$ , or  $Q_1$ 's emitter potential, can approach  $V_{CC}$  and that  $V_{E2}$ , or  $Q_2$ 's emitter potential, can approach ground.

You can make  $V_{E1}$  approach  $V_{CC}$  when  $V_{I}$  is a maximum by the suitable selection of  $R_{I}$  and  $R_{I}$ , provided that you choose  $R_{I}$ 

and  $R_4$  so that  $V_{E2}$  can go a few hundred millivolts below the minimum lower threshold voltage,  $V_{TL}$  (minimum), of  $IC_{1A}$  when  $V_I$  is a maximum.

necessary to ensure that  $Q_2$  does not saturate when  $V_C$  approaches  $V_{TL}$  (minimum) as  $C_1$  discharges.

Similarly, by suitably selecting  $R_3$  and  $R_4$ , you can make  $V_{\rm E2}$  approach zero when  $V_{\rm I}$  is a mini-

mum, provided that you choose  $R_1$  and  $R_2$  so that  $V_{E1}$  can go a few hundred millivolts above the maximum upper threshold voltage,  $V_{TU}$  (maximum), of  $IC_{1A}$  when  $V_1$  is a minimum. This feature is necessary to ensure that  $Q_1$  does not saturate when  $V_C$  approaches  $V_{TU}$  (maximum) as  $C_1$  charges.

The values  $R_1 = R_4 = 22 \text{ k}\Omega$  and  $R_2 = R_3 = 33\text{k}\Omega$  meet these requirements and provide an optimum range for  $V_1$ . These values should provide reliable operation for  $V_{CC} = 5V \pm 5\%$  and  $IC_{1A}$  and  $IC_{1A} = 74\text{HC}14$ , but you may need to recalculate the values if you use a different supply voltage or a different inverter.

Two possible devices to use for IC $_{1A}$  are the 74HC14 and the 4093. The 74HC14 is preferable because the minimum to maximum variation in its hysteresis voltage is only about 3.3 to 1, whereas the variation in  $V_H$  for the 4093 is approximately 6.7 to 1. However, the 4093 allows operation at supply voltages greater than 5V, but take care to avoid base-emitter breakdown of  $Q_1$  and  $Q_2$  at higher supply voltages.

Power consumption is low. For example, with  $C_1$ =100 pF, the maximum current draw is 570  $\mu$ A at the point of maximum frequency, which is approximately 200 kHz. The maximum practical operating frequency is limited to around 500 kHz ( $C_1$ =10 pF,  $R_6$ =5.6k $\Omega$ ), where the relationship between  $V_1$  and the duty cycle starts to become noticeably nonlinear. (DI #2461)



Although the frequency of the output waveform varies with the input voltage, the PWM circuit exhibits a linear relationship between input voltage and output duty cycle.

To Vote For This Design, Circle No. 458

#### Manchester co-decoder fits into 32-macrocell PLD

Antonio Di Rocco, Siemens ICN Spa, L'Aquila, Italy

ANCHESTER ENCODING is common, and this scheme erases the dc-spectrum component present in an NRZ signal in baseband transmissions. An important application is in Ethernet-interface adapters, in which several kinds of media-attachment units interface with OSI layers. Many commercial transceivers work on all physical layers of the IEEE 802.3 standard. Figure 1 and the corresponding source code realize a customized version of the 10BaseT standard in which the physical layer is a coupled stripline in a backplane. Figure 1 shows the simple schematic of the LAN controller.

With an 80-MHz external clock, the 32-macrocell PLD implements a complete Manchester co-decoder at a 10-MHz bit-speed rate. You can download the VHDL source code from *EDN*'s Web site, www.ednmag.com. Click on "Search Databases" and then enter the Software Center to download the file for Design Idea #2462.

The Manchester coder comprises an XOR gate between the transmitted data from the  $\mu$ C data\_in) and the internal 10-MHz clock. Both the data\_in and coded output lan\_out signals are synchro-

Figure 1

CODER

LAN\_OUT

DATA IN

CLK\_10

TEN

DECODER

LAN\_IN

DATA OUT

CK\_DATA\_OUT

CK\_DATA\_OUT

CK\_MR

CLK\_80

MR

A 32-macrocell PLD implements a complete Manchester co-decoder at a 10-MHz bit-speed rate.

nous with the 10- and 80-MHz clocks, respectively. Asserting a high at the "10" input enables the coder.

The decoder's operation is more complicated than that of the encoder. A behavioral simulation (**Figure 2**) shows the internal signals that are involved in the decoding process. Note that the spike on the "cd" signal is not a true spike; it appears only in the behavioral simulation and disappears in postlayout simulation. The signal "in\_trans" is a short trigger pulse that occurs at every positive and negative "lan\_in" transaction. These puls-

es trigger a filter maker that generates an impulse signal called filter, and each pulse of this filter signal lasts 75% of the bit interval. The end of each filter pulse marks the start of a pulse of a 10-MHz recovered clock. The design generates decoded data by sampling the data stream with the rising edge of the recovered clock. After a bit violation, or when "data\_in" remains a one or a zero for more than 100 nsec, the system deasserts the carrier-detect signal, "cd." Many μC families require that five or six recovered

clock pulses are present after the system deasserts the carrier-detect signal. To conserve space in the PLD, this design roughly multiplexes the recovered clock and the 10-MHz system clock. (The 68360 µP tolerates one pulse with no aspect of duty cycle.) The carrier-detect signal is the multiplexer controller. The 80-MHz clock has no stability requirements, and the system tolerates jitter on 10-MHz Manchester-coded signals. (DI #2462)

To Vote For This Design, Circle No. 459



A behavioral simulation of the decoder's operation shows the internal signals involved in decoding.

### Input-protection scheme tops other approaches

Kannan Natarajan, Mediatronix Private Limited, Kerala, India

Voltage or surge protection at circuit inputs by connecting diodes to the supply rails, connecting zener diodes to ground, or connecting transzorbs to ground. Unfortunately, for high-energy surges at the inputs, connecting diodes to the supply rails results in surges in supply lines and affects other components because of the inductance of supply rails, regulator shutdown, and so on. Zener diodes have limited surge capability, and transzorbs have large capacitance and are therefore suited only for low-bandwidth applications.

The circuit in **Figure 1** has many advantages over these approaches: wide bandwidth and low capacitance; high surge-energy handling because the diodes can carry 50A peak; 1A continuous current; and fast response. Also, the circuit doesn't affect the supply rails and is suitable for protecting multiple I/O lines because the lines can share the bias voltage. You can further improve the response time by using faster diodes; a ground plane; low-inductance, short connections; and close, high-frequency decoupling.

The circuit reverse-biases  $D_1$  and  $D_4$  to bias voltages of  $\pm 1.2$ V, respectively.  $R_1$  and  $R_2$  bias two pairs of diodes,  $D_2/D_3$  and  $D_5/D_6$ , respectively, to generate the  $\pm 1.2$ V.  $R_1$  and  $R_2$  prevent input surges from reaching the supply rails. The surge

shunt path consists of  $D_1$ ,  $D_2$ , and  $D_3$  to ground or  $D_4$ ,  $D_5$ , and  $D_6$  to ground, depending on the surge's polarity. Because of the  $\pm 12V$  bias-voltage settings, the circuit works with maximum input signals of  $\pm 1V$ . Above this

level, D, and D<sub>4</sub> start to leak and distort the signal. The circuit was tested using a 100-µF/50V test capacitor charged to 30V and then discharged to the input. A DSO captured the results (Figure 2). In Figure 2a, with  $R_s =$  $100\Omega$ , the peak is approximately 3.5V, and settling to around 2V occurs within 15 nsec. Figure 2b shows the same response as Figure 2a but with a horizontal scale of 1 msec/div. Figure 2c is also the response under the same conditions but shows the long-term response and the coupling-capacitor recovery. If you let  $R_s = 0$ , the peak rises to 10V and settles within 500 nsec. Thus,

some small resistance, such as  $100\Omega$ , is necessary for R<sub>s</sub>. (DI #2463)

To Vote For This Design, Circle No. 460







Tests with a 30V charged capacitor at the input show the circuit's response with a horizontal scale of 25 nsec/div (a) and 1 msec/div (b). The long-term response shows the recovery of the coupling capacitor (c).

(c)



Two surge shunt paths, consisting of  $D_1$ ,  $D_2$ , and  $D_3$  to ground or  $D_4$ ,  $D_5$ , and  $D_6$  to ground, provide overvoltage protection.

### Level-shifting nixes need for dual power supply

Ron Olmstead, Westcor, Sunnyvale, CA

HE AD736 TRUE-RMS-TO-DC converter is useful for many applications that require precise calculation of the rms value of a waveform. This converter can determine the true rms value, the average rectified value, or the absolute value of a myriad input waveforms. Basically, all applications require both a positive and a negative power supply. According to the data sheet, you can use the device with a single supply by ac-coupling the input signal and biasing the common pin above ground. However, the ability to process only ac signals is a major performance limitation. You can lift this limitation by using a level-shifting approach (Figure 1). This approach requires more circuitry, but it removes the ac-only inputwaveform restriction.

The circuit consists of three sections. The first is a differential amplifier that adds the level-shifting offset,  $V_{REF}$ , to the input waveform. This amplifier's primary function is to level-shift the waveform, but it can also provide gain and filtering if necessary. The output of the op amp needs to swing to the value of  $V_{REF}$  minus the peak negative swing of the input waveform times the gain of the op amp  $(V_{REF} - (A \cdot V_{IN}))$  and to the value of  $V_{REF}$  plus the peak positive swing of the input

voltage times the gain of the op amp  $(V_{REF} + (A \cdot V_{IN}))$ . By adjusting the value of  $V_{REF}$  and the gain of the op amp, you can eliminate the need for an expensive rail-to-rail op amp and can then use any single-supply op amp. All three sections use the same level-shifting offset,  $V_{REF}$ .

The second section is the rms-to-dcconverter stage. The output of this stage is the dc (rms) value of the input waveform plus the offset value ( $V_{REF}$ ). The input voltage divider reduces the amplitude of the input waveform. For successful rms-to-dc conversion, the circuit must keep the voltage going into the AD736 within the specified range, which is 1V rms for a  $V_{CC}$  of  $\pm 5$  to  $\pm 16$ V. If amplitude reduction is unnecessary, you can eliminate these resistors and simply ground Pin 1 of the AD736. The offset voltage needs to connect to the AD736 (Figure 1). This connection provides a reference for the circuit that is above ground. The AD736 cannot provide accurate calculations for inputs that go below or even equal the converter's negative rail,  $-V_s$ . V<sub>REF</sub> should be greater than the peak negative swing of the input waveform. V<sub>CC</sub> should be greater than V<sub>REE</sub> plus the peak positive swing of the input voltage.

The third section of the circuit is a lev-

el-shifting circuit, which subtracts  $V_{\text{REF}}$  from the output of the AD736. The last-stage differential amplifier can provide any necessary gain, and you can use this gain to eliminate the need for a rail-to-rail op amp.

The application of the circuit in **Figure** 1 is to measure the current draw of a power supply and detect overcurrent conditions. For this application, only a positive power supply was available. The input op amp raises the amplitude of the input signal and filters out any noise greater than 5 kHz. The power-supply input is a three-phase 60-Hz signal, so the ripple frequency is 360 Hz. By providing gain in this first stage and a 5V level shift, any single-supply op amp is suitable. Also, a rail-to-rail op amp is unnecessary. The circuit divides down the output of the first stage to be sure not to exceed the input voltage range of the AD736. The output amplifier provides gain to the dc signal and level-shifts the signal back to a ground-referenced signal. Again, the gain of this op amp produces a signal with an amplitude suitable for use with any single-supply op amp. (DI #2466)

> To Vote For This Design, Circle No. 461



Level-shifting the input to an rms-to-dc converter allows you to use the converter with only positive supply voltages.

## design ideas

#### Synchronize asynchronous reset

Willy Tjanaka, Philips Semiconductors, Sunnyvale, CA

SYNCHRONOUS RESET and asynchronous RESET are both common reset mechanisms for state machines, and the reset circuit in Figure 1 combines the advantages of each. Synchronous reset has the advantage of synchronization between clock and reset signals, which prevents race conditions from occurring between the clock and the reset signal. However, synchronous reset does not allow a state machine to operate down to a dc clock because reset does not occur until a clock event occurs. In the meantime, uninitialized I/O ports can ex-

perience severe signal contention.

Asynchronous reset has the advantage of allowing state machines to operate down to dc clock. This operation is possible because asynchronous reset immediately initializes the state machine when a reset signal occurs independently of the clock. Unfortunately, asynchronous reset may cause a race condition between the reset signal and the clock. Race conditions can cause problems, including metastability or wrong-state initialization.

The reset circuit in **Figure 1** asserts the reset signal immediately after detecting the asynchronous reset signal. However, the circuit also synchronizes the reset release with the clock. The circuit uses this synchronized asynchronous-reset signal to drive a state machine that uses flip-



A simple circuit combines the advantages of asynchronous and synchronous resets.

#### LISTING 1-VERILOG DESCRIPTION OF THE SYN-CHRONIZED ASYNCHRONOUS-RESET CIRCUIT

```
module reset (clk, irst_n, orst_n);
// Willy Tjanaka
// Rev. 1.0, 17 October 1999
input clk, irst_n;
output orst n;
      orst_n, mrst_n;
always @ (posedge clk or negedge irst n)
begin
  if (!irst_n)
 begin
   mrst n <= 1'b0;
    orst_n <= 1'b0;
  else
   mrst_n <= irst_n;</pre>
    orst n <= mrst n;
end
endmodule
```

flops and the asynchronous-reset input.

The reset circuit consists of two back-to-back D flipflops that synchronize the asynchronous reset signal. In addition, the asynchronous reset causes the D flip-flop outputs to immediately go low. Figure 1 also shows the corresponding signal names for the Verilog description of the circuit (Listing 1), which you can immediately incorporate into a design or simulation. Figure 2 shows the simulation waveform from the Verilog code in Listing 1 using Altera

Max+PlusII. Observe that the circuit immediately asserts the output-reset signal (orst\_n) when the system asserts the input reset signal, irst\_n. Also notice that the reset release is synchronous with the clock within two cycles. (DI #2465)



The simulation waveform shows that the circuit asserts the output reset signal, orst\_n, immediately after the system asserts the asynchronous input signal, irst\_n, and shows that the reset release is synchronous with the clock signal within two cycles.

To Vote For This Design, Circle No. 462



### Circuit resolves 0.1-fF change from 100 pF

Derek Redmayne, Linear Technology Corp, Milpitas, CA

THE CIRCUIT IN Figure 1 can resolve 0.1-fF changes in a 100-pF bridge element and can accommodate large-scale changes in the bridge without adjustment. You can use changes in capacitance to measure applied pressure, rotation, torque, liquid level, the water content of toast, and a host of other things. Many variants of the circuit are possible.

IC<sub>1</sub>, an analog switch, provides both bridge excitation and synchronous rectification. A chopper-stabilized amplifier,  $IC_2$ , which the circuit configures for a gain of 2, buffers and amplifies the output of the synchronous rectifier,  $IC_{1B}$ . No amplification occurs before the rectification stage.  $IC_1$ 's internal oscillator and an external capacitor determine the frequency of the square-wave excitation signal—in this case, 20 kHz—that the circuit delivers to the bridge via  $IC_{1A}$ .

If, as in this case, the excitation waveform is essentially a square wave, the system is not oversensitive to oscillator frequency and thus not oversensitive to the supply voltage. This circuit reduces the slew rates of the excitation to reduce EMI and to prevent transient load changes from disturbing the reference and buffer, IC<sub>3</sub> and IC<sub>4</sub>, respectively. Further significant reductions in the slew rate cause the frequency of commutation in IC<sub>1</sub> to affect the output. A delta-sigma ADC, IC<sub>5</sub>, resolves the output of amplifier IC<sub>2</sub> to approximately 1 ppm.

You can use a capacitance change of this magnitude to measure subtle changes in dielectric constant, such as



Using an analog switch,  $IC_1$ ; a chopper-stabilized amplifier,  $IC_2$ ; a reference,  $IC_3$ ; a buffer,  $IC_4$ ; and a delta-sigma ADC,  $IC_5$ , this circuit can resolve 0.1-fF changes in a 100-pF bridge element.

130 EDN | JANUARY 6, 2000 www.ednmag.com

### design ideas

those that may occur in oil due to contamination. For example, if you create a capacitor using 5×5-in. plates that are 1/4 in. apart, the dielectric constant, K, of the media between the plates could be resolvable over the range of 1 to 4.5 (22.48 to 101.2 pF). A change in K of as little as 0.000004 would be measurable. The rigidity and separation between these plates would have to be constant and stable because movement of as little as 0.3 μm would produce the same 0.1-fF change. The use of low-thermal-coefficient materials would be necessary to maintain this separation, but this measurement is practical with good mechanical design.

Other capacitor geometries are possible, of course. For example, the plates of the capacitor could be coplanar interleaved fingers etched onto an insulator, and the unknown dielectric could either touch the surface or be distanced with an insulator. Also, many configurations of bridges are possible. For example, you could devise bridges to compare two sub-

stances. You could also construct bridges to deflect the field toward the plates of one capacitor or another, depending on the K of some substance running through channels—for example, to compare the dielectric constant of two liquids. Assuming good sensor design, Efield (ac) measurements can be comparatively free of the effects, including drift, hysteresis, creep, nonlinearities, thermocouple effects, self-heating, leakage, and electromigration that compromise dc measurements.

The circuit in **Figure 1** is usable, but you can improve the circuit's long-term drift and temperature stability by deriving a timing signal from a quartz oscillator. Note that resolving small capacitance changes requires diligent attention to parasitics. If a single variable capacitor, as in this example, sits remotely from the other bridge elements, it is recommended that you use shielded cable with the shield driven from either the other bridge arm or even a third arm (see the dashed line in **Figure 1**). If this situation occurs,

you should route the lower end of the bridge separately to the external capacitor. If you plan to bundle these cables, you should use the upper arm of the excitation to shield the excitation to the lower end of the unknown capacitor. This cable capacitance loads and hence attenuates the bridge drive, and you should perhaps use a separate synchronized analog switch to sense these loads to provide a reference signal for ratiometric operation.

Alternatively, you can ground the shield if the bridge is symmetrical about the midpoint. If the bridge is asymmetrical, the inputs to  $IC_1$  see a substantial ac component. You can potentially drive an asymmetrical bridge with a transformer and ground the midpoint of the third arm to reduce the common mode seen in the taps. (DI #2464)

To Vote For This Design, Circle No. 463