

# Delivering Parallel Programmability to the Masses via the Intel MIC Ecosystem: A Case Study

Kaixi Hou, Hao Wang, and Wu-chun Feng

Department of Computer Science, Virginia Tech





### Intel Xeon Phi in HPC



\* Released in June 2014

- In the Top500 list\* of supercomputers ...
  - 27% of accelerator-based systems use Intel Xeon Phi (17/62)
  - Top 10:







### Intel Xeon vs. Intel Xeon Phi



- ► Less than 12 cores/socket
- ► Cores @ ~3GHz
- ► 256-bit vector units
- ▶ DDR3 80~100GB/s BW



- ▶ Up to 61 cores
- ► Cores @ ~1 GHz
- ▶ 512-bit vector units
- ▶ GDDR5 150GB/s BW



### Intel Xeon vs. Intel Xeon Phi





x86 architecture and programming models

So, is it easy to write programs for the Xeon Phi?

Yes. it's easy to write and run programs on Phi.

... but optimizing performance on Phi is not easy!







### **Architecture-Specific Solutions**

Transposition in FFT

[Park13]

- Reduce memory accesses via cross-lane intrinsics
- Swendsen-Wang multi-cluster algorithm

[Wende13]

- Maneuver the elements in registers via the data-reordering intrinsics
- Linpack benchmark

[Heinecke13]

Reorganize the computation patterns and instructions via assembly code

If the optimizations are Xeon Phi-specific, the codes are not easy to write and portable.





### Performance, Programmability, and Portability

- It's more than performance ...
  - ... programmability and portability.
- Solution: directive-based optimizations + "simple" algorithmic changes.
  - @Cache
    - Blocking to create better memory access
  - @Vector Units
    - Pragmas + loop structure changes
  - @Many-cores
    - Pragmas
  - Find the optimal combination of parameters.





### Outline

- Introduction
  - Intel Xeon Phi
  - Architecture-Specific Solutions
- Case Study: Floyd-Warshall Algorithm
  - Algorithmic Overview
  - Optimizations for Xeon Phi
    - Cache Blocking
    - Vectorization via Data-Level Parallelism
    - Many Cores via Thread-Level Parallelism
  - Performance Evaluation on Xeon Phi
- Conclusion





### Case Study: Floyd-Warshall Algorithm

- All-pairs shortest paths (APSP) problem
- Algorithmic complexity: O(n<sup>3</sup>)
- Algorithmic Overview Keep an increasing subset of intermediate vertices for each iteration → dynamic programming problem





### A Quick Example

k means the newly added intermediate vertex in current iteration.











|       | _ |   |   |   |   |            |
|-------|---|---|---|---|---|------------|
| k = 4 |   |   |   |   |   |            |
|       |   | a | b | C | d |            |
|       | a | 0 | 4 | 5 | 4 |            |
|       | b | 6 | O | 4 | 3 |            |
|       | C | 2 | 6 | O | 6 |            |
|       | d | 3 | 7 | 1 | 0 | <b>)</b> 9 |



b

C

d



# Issue in Caching: Lack of Data Locality







# Issue in Caching: Lack of Data Locality







### Issue in Caching: Lack of Data Locality



































































### Vectorization: Data-Level Parallelism



**Core computation** 





### Vectorization: Data-Level Parallelism



#### **Bottom-right block**

#### **Core computation**

- Pragmas to guide the compiler to vectorize the loop:
  - #pragma vector always: vectorize the loop regardless of the efficiency
  - #pragma ivdep: ignore vector dependencies





### Vectorization: Data-Level Parallelism



#### **Bottom-right block**

#### **Core computation**

- Pragmas to guide the compiler to vectorize the loop:
  - #pragma vector always: vectorize the loop regardless of the efficiency
  - #pragma ivdep: ignore vector dependencies





### Vectorization: Data-Level Parallelism (Cont'd)



#### **Bottom-right block**

#### SIMD-friendly codes

- Modify the boundary check conditions (u-loop & v-loop)
  - Extra computations but regular loop forms
- Keep boundary check condition (k-loop)
  - Where to fetch data





### Many Cores: Thread-Level Parallelism (TLP)

- OpenMP pragmas
  - A portable way to parallelize serial programs
  - Run-time specifications: thread number, thread affinity, etc.
- Utilize thread-level parallelism (TLP) in Xeon Phi
  - Apply OpenMP pragmas on loops of step 2 and step 3: most parallelism opportunities.





### Optimization Challenges in Thread-Level Parallelism

- Many configurable parameters
  - Ex: block size, thread number, runtime scheduling policy, etc.
- Difficulty in finding an appropriate combination of parameters
  - Inter-dependency between parameters
  - Huge search space





### Optimization Approach to Thread-Level Parallelism

 Starchart: Tree-based partitioning [Jia13] **V** = Performance Variance Select parameter value which A pool of samples creates max(V-V<sub>i</sub>) Format:  $(p_1, p_2, ..., p_n)$ -> performance **V**<sub>i</sub>=Performance Variance + Performance Variance





# **Applying Starchart**

**200** samples mean = **1.47** s







# **Applying Starchart**

**200** samples mean = **1.47** s













# Applying Starchart

**200** samples mean = **1.47** s





Parameters (small):

balanced/threadAffinity

32 /blockSize,

244/threadNum,

block/taskAlloc,



### Outline

- Introduction
  - Intel Xeon Phi
  - Architecture-Specific Solutions
- Case Study: Floyd-Warshall Algorithm
  - Algorithmic Overview
  - Optimizations for Xeon Phi
    - Cache Blocking
    - Vectorization via Data-Level Parallelism
    - Many Cores via Thread-Level Parallelism
  - Performance Evaluation for Xeon Phi
- Conclusion





### Performance Evaluation: Step-by-Step



(2,000 vertices)

- Cache blocking:
  14% performance loss
  - Redundant computations induced in step 2 and step 3.
  - Boundary check conditions in the loop structures
- Cache blocking with changes to loop structure: 1.76x
  - Vectorization via SIMD pragmas: 4.09x
  - Thread-level parallelism via OpenMP pragmas: 38.98x
- Overall: 281.67x





### Performance Evaluation: Scalability



- Baseline: OpenMP version of default algorithm
- Optimized (MIC) vs. Baseline: up to 6.39x
- Optimized (MIC) vs.
  Optimized (CPU): up to 3.2x
  - Peak performance ratio of MIC and CPU: 3.23x (2148 Gflops and 665.6 Gflops)





# Performance Evaluation: Strong Scaling



- Balanced thread affinity:
  - 2x from 1 thread/core to 4 threads/core
- Other affinities:
  - Scatter: 2.6x
  - Compact: 3.8x









### Conclusion

- CPU programs can be recompiled and directly run on Intel Xeon Phi, but achieving optimized performance requires a considerable effort.
  - Considerations: Performance, programmability, and portability
- We use directive-based optimizations and certain algorithmic changes to achieve significant performance gains for the Floyd-Warshall algorithm as a case study.
  - 6.4x speedup over a default OpenMP version of Floyd-Warshall on Xeon Phi.
  - 3.2x speedup over a 12-core multicore CPU (Sandy Bridge).





