......Seal Line.....

WARNING: MISBEHAVIOR AT EXAM TIME WILL LEAD TO SERIOUS CONSEQUENCE.

## **SCUT Final Exam**

## Electric Circuits and Electronics Exam Paper B (2020-2021-1)

Notice:

- 1. Make sure that you have filled the form on the left side of seal line.
- 2. Write your answers on the exam paper.
- 3. This is a close-book exam.
- 4. The exam with full score of 100 points lasts 120 minutes.

| Question No. | I | II | III | IV | V | VI | VII | VIII | Sum |
|--------------|---|----|-----|----|---|----|-----|------|-----|
| Score        |   |    |     |    |   |    |     |      |     |

## INSTRUCTIONS TO CANDIDATES

Using calculator is allowed during the examination.

$$e \approx 2.72$$

For Bipolar Junction Transistors:

At room temperature,  $V_T \cong 0.026 \text{V}$ 

For MOSFETs:

$$K = \left(\frac{W}{L}\right) \frac{KP}{2}$$
 and  $g_m = 2\sqrt{KI_{DQ}}$ 

 $v_s$ 

2V

I. Consider the circuit shown in the following figure, find the values of v and  $i_x$ .

 $R_1 2\Omega$ 

 $\stackrel{+}{\geq} v \qquad \stackrel{i_s}{\Leftrightarrow} 2i_x$ 

10

1Ω

II. Find the Thévenin and Norton equivalent circuit of the following circuit and calculate the maximal output power  $P_{\text{max}}$  of the terminal.



III. The following circuit is operating in steady state with the switch close prior to t = 0. Find the expression for  $v_c(t)$  when t < 0 and  $t \ge 0$ . Calculate the voltage  $i_L(t)$  when t = 2s.



IV. Consider the circuit shown in the following figure. Find the maximal power output  $P_{\text{max}}$ .

10



Electric Circuits and Electronics Final Exam B Page 2 of 8



The BJT transistor has  $\beta = 100$  and  $V_{BEQ} = 0.7V$ .

a) Draw the bias circuit to determine the Q point and calculate the values of  $I_{CQ}$ , find the value of  $r_{\pi}$ .

10

**b**) Draw the small signal equivalent circuit and calculate the voltage gain  $A_v$ , input impedance  $Z_{\rm in}$ , output impedance  $Z_o$ , and power gain G, assuming that the coupling capacitors are short circuits for the ac signal.

10

Total 20



The NMOS transistor in the above figure has  $KP = 50 \mu A/V^2$ ,  $L = 2 \mu m$ ,  $W = 160 \mu m$ ,  $V_{to} = 1 V$ , and  $r_d = \infty$ .

**a)** Find the value required for  $R_S$  to achieve  $I_{DQ} = 10$ mA.

10

**b**) Draw the small signal equivalent circuit and compute the voltage gain  $A_v$ , input impedance  $Z_{\rm in}$ , and power gain G, assuming that the coupling capacitors are short circuits for the ac signal.

10

VII. Design a PID controller using Op-amp based on the following equation:

10

$$v_o = 5v_{\rm in}(t) - 4\int_0^t v_{\rm in}(t)dt - 10\frac{dv_{\rm in}(t)}{dt}$$

VIII. Construct a Karnaugh map for the logic function:

$$F = \bar{A}\bar{B}\bar{C}D + \bar{A}\bar{B}CD + A\bar{B}\bar{C}D + A\bar{B}CD + \bar{A}BC\bar{D} + ABC\bar{D}$$

Find the minimal sum of product expression, and implement the logic circuit.

10

.....Seal Line......Seal Line

WARNING: MISBEHAVIOR AT EXAM TIME WILL LEAD TO SERIOUS CONSEQUENCE.

## **SCUT Final Exam**

| Question No. | I | II | III | IV | V | VI | VII | VIII | Sum |
|--------------|---|----|-----|----|---|----|-----|------|-----|
| Score        |   |    |     |    |   |    |     |      |     |

I.

II.

III.

V.

VI.

VII.

VIII.