# 74LVC1G99

# Ultra-configurable multiple function gate; 3-state

Rev. 8 — 5 April 2013

**Product data sheet** 

### 1. General description

The 74LVC1G99 provides a low voltage, ultra-configurable, multiple function gate with 3-state output. The device can be configured as one of several logic functions including, AND, OR, NAND, NOR, XOR, XNOR, inverter, buffer and MUX. No external components are required to configure the device as all inputs can be connected directly to  $V_{CC}$  or GND. The 3-state output is controlled by the output enable input  $(\overline{OE})$ . A HIGH level at  $\overline{OE}$  causes the output (Y) to assume a high-impedance OFF-state. When  $\overline{OE}$  is LOW, the output state is determined by the signals applied to the Schmitt trigger inputs (A, B, C and D).

Due to the use of Schmitt trigger inputs the device is tolerant of slowly changing input signals, transforming them into sharply defined, jitter free output signals. By eliminating leakage current paths to  $V_{CC}$  and GND, the inputs and disabled output are also over-voltage tolerant, making the device suitable for mixed-voltage applications.

This device is fully specified for partial power-down applications using  $I_{OFF}$ . The  $I_{OFF}$  circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

The 74LVC1G99 is fully specified over the supply range from 1.65 V to 5.5 V.

#### 2. Features and benefits

- Wide supply voltage range from 1.65 V to 5.5 V
- 5 V tolerant inputs for interfacing with 5 V logic
- High noise immunity
- Complies with JEDEC standard:
  - ◆ JESD8-7 (1.65 V to 1.95 V)
  - ◆ JESD8-5 (2.3 V to 2.7 V)
  - JESD8-B/JESD36 (2.7 V to 3.6 V)
- ESD protection:
  - ◆ HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- $\pm$  24 mA output drive (V<sub>CC</sub> = 3.0 V)
- CMOS low power consumption
- Latch-up performance exceeds 250 mA
- Direct interface with TTL levels
- Inputs accept voltages up to 5 V
- Multiple package options
- Specified from -40 °C to +85 °C and -40 °C to +125 °C.



## Ultra-configurable multiple function gate; 3-state

# 3. Ordering information

Table 1. Ordering information

| Type number | Package                            | Package |                                                                                                           |          |  |  |  |  |  |
|-------------|------------------------------------|---------|-----------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Temperature range Name Description |         |                                                                                                           | Version  |  |  |  |  |  |
| 74LVC1G99DP | –40 °C to +125 °C                  | TSSOP8  | plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm                   | SOT505-2 |  |  |  |  |  |
| 74LVC1G99GT | –40 °C to +125 °C                  | XSON8   | plastic extremely thin small outline package; no leads; 8 terminals; body 1 $\times$ 1.95 $\times$ 0.5 mm | SOT833-1 |  |  |  |  |  |
| 74LVC1G99GF | –40 °C to +125 °C                  | XSON8   | extremely thin small outline package; no leads; 8 terminals; body 1.35 $\times$ 1 $\times$ 0.5 mm         | SOT1089  |  |  |  |  |  |
| 74LVC1G99GD | –40 °C to +125 °C                  | XSON8   | plastic extremely thin small outline package; no leads; 8 terminals; body 3 $\times$ 2 $\times$ 0.5 mm    | SOT996-2 |  |  |  |  |  |
| 74LVC1G99GM | –40 °C to +125 °C                  | XQFN8   | plastic, extremely thin quad flat package; no leads; 8 terminals; body 1.6 $\times$ 1.6 $\times$ 0.5 mm   | SOT902-2 |  |  |  |  |  |
| 74LVC1G99GN | –40 °C to +125 °C                  | XSON8   | extremely thin small outline package; no leads; 8 terminals; body 1.2 $\times$ 1.0 $\times$ 0.35 mm       | SOT1116  |  |  |  |  |  |
| 74LVC1G99GS | –40 °C to +125 °C                  | XSON8   | extremely thin small outline package; no leads; 8 terminals; body $1.35 \times 1.0 \times 0.35$ mm        | SOT1203  |  |  |  |  |  |

# 4. Marking

Table 2. Marking codes

| Type number | Marking code <sup>[1]</sup> |
|-------------|-----------------------------|
| 74LVC1G99DP | V99                         |
| 74LVC1G99GT | V99                         |
| 74LVC1G99GF | YF                          |
| 74LVC1G99GD | V99                         |
| 74LVC1G99GM | V99                         |
| 74LVC1G99GN | YF                          |
| 74LVC1G99GS | YF                          |

<sup>[1]</sup> The pin 1 indicator is located on the lower left corner of the device, below the marking code.

Ultra-configurable multiple function gate; 3-state

# 5. Functional diagram



# 6. Pinning information

### 6.1 Pinning



#### Ultra-configurable multiple function gate; 3-state



## 6.2 Pin description

Table 3. Pin description

| Symbol          | Pin                                                           | Pin      |                                     |  |
|-----------------|---------------------------------------------------------------|----------|-------------------------------------|--|
|                 | SOT505-2, SOT833-1, SOT1089,<br>SOT1116, SOT1203 and SOT996-2 | SOT902-2 |                                     |  |
| ŌĒ              | 1                                                             | 7        | output enable input OE (active LOW) |  |
| Α               | 2                                                             | 6        | data input                          |  |
| В               | 3                                                             | 5        | data input                          |  |
| GND             | 4                                                             | 4        | ground (0 V)                        |  |
| С               | 5                                                             | 3        | data input                          |  |
| D               | 6                                                             | 2        | data input                          |  |
| Υ               | 7                                                             | 1        | data output                         |  |
| V <sub>CC</sub> | 8                                                             | 8        | supply voltage                      |  |

Ultra-configurable multiple function gate; 3-state

# 7. Functional description

Table 4. Function table [1]

| Input |   |   |   |   | Output |
|-------|---|---|---|---|--------|
| OE    | D | С | В | A | Υ      |
| L     | L | L | L | L | L      |
| L     | L | L | L | Н | Н      |
| L     | L | L | Н | L | L      |
| L     | L | L | Н | Н | Н      |
| L     | L | Н | L | L | L      |
| L     | L | Н | L | Н | L      |
| L     | L | Н | Н | L | Н      |
| L     | L | Н | Н | Н | Н      |
| L     | Н | L | L | L | Н      |
| L     | Н | L | L | Н | L      |
| L     | Н | L | Н | L | Н      |
| L     | Н | L | Н | Н | L      |
| L     | Н | Н | L | L | Н      |
| L     | Н | Н | L | Н | Н      |
| L     | Н | Н | Н | L | L      |
| L     | Н | Н | Н | Н | L      |
| Н     | X | X | Χ | Χ | Z      |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.

#### Ultra-configurable multiple function gate; 3-state

# 7.1 Logic configurations

Table 5. Function selection table

| Primary function                                  | Complementary function                        |
|---------------------------------------------------|-----------------------------------------------|
| 3-state buffer                                    |                                               |
| 3-state inverter                                  |                                               |
| 3-state 2-input multiplexer                       |                                               |
| 3-state 2-input multiplexer with inverting output |                                               |
| 3-state 2-input AND                               | 3-state 2-input NOR with two inverting inputs |
| 3-state 2-input AND with one inverting input      | 3-state 2-input NOR with one inverting input  |
| 3-state 2-input AND with two inverting inputs     | 3-state 2-input NOR                           |
| 3-state 2-input NAND                              | 3-state 2-input OR with two inverting inputs  |
| 3-state 2-input NAND with one inverting input     | 3-state 2-input OR with one inverting input   |
| 3-state 2-input NAND with two inverting inputs    | 3-state 2-input OR                            |
| 3-state 2-input XOR                               |                                               |
| 3-state 2-input XNOR                              | 3-state 2-input XOR with one inverting input  |

#### 7.2 3-state buffer functions available

Table 6. Function table[1]

See Figure 6.

| Function       | Input | Input  |        |        |       |  |  |  |
|----------------|-------|--------|--------|--------|-------|--|--|--|
|                | OE    | A      | В      | С      | D     |  |  |  |
| 3-state buffer | L     | input  | H or L | L      | L     |  |  |  |
|                | L     | H or L | input  | Н      | L     |  |  |  |
|                | L     | L      | Н      | input  | L     |  |  |  |
|                | L     | Н      | L      | input  | Н     |  |  |  |
|                | L     | Н      | H or L | L      | input |  |  |  |
|                | L     | H or L | L      | Н      | input |  |  |  |
|                | L     | L      | L      | H or L | input |  |  |  |

[1] H = HIGH voltage level;

L = LOW voltage level.



Fig 6. 3-state buffer function

#### Ultra-configurable multiple function gate; 3-state

#### 7.3 3-state inverter functions available

Table 7. Function table [1]

See Figure 7.

| Function         | Input | Input  |        |        |       |  |  |  |  |
|------------------|-------|--------|--------|--------|-------|--|--|--|--|
|                  | OE    | A      | В      | С      | D     |  |  |  |  |
| 3-state inverter | L     | input  | H or L | L      | Н     |  |  |  |  |
|                  | L     | Χ      | input  | Н      | Н     |  |  |  |  |
|                  | L     | L      | Н      | input  | Н     |  |  |  |  |
|                  | L     | Н      | L      | input  | L     |  |  |  |  |
|                  | L     | Н      | H or L | L      | input |  |  |  |  |
|                  | L     | H or L | Н      | Н      | input |  |  |  |  |
|                  | L     | Н      | Н      | H or L | input |  |  |  |  |

[1] H = HIGH voltage level;

L = LOW voltage level.

X = don't care.



Fig 7. 3-state inverter function

## 7.4 3-state multiplexer functions available

Table 8. Function table [1]

See Figure 8.

| Function        | Input | Input   |         |                    |   |  |  |  |  |
|-----------------|-------|---------|---------|--------------------|---|--|--|--|--|
|                 | OE    | A       | В       | С                  | D |  |  |  |  |
| 3-state 2-input | L     | input 1 | input 2 | input 1 or input 2 | L |  |  |  |  |
| multiplexer     | L     | input 2 | input 1 | input 2 or input 1 | L |  |  |  |  |
|                 | L     | input 1 | input 2 | input 1 or input 2 | Н |  |  |  |  |
|                 | L     | input 2 | input 1 | input 2 or input 1 | Н |  |  |  |  |

[1] H = HIGH voltage level;

L = LOW voltage level.



74LVC1G99

#### Ultra-configurable multiple function gate; 3-state

#### 7.5 3-state AND/NOR functions available

Table 9. Function table[1]

See Figure 9.

| Number of inputs | Function    |             | Input |   |         |         |   |
|------------------|-------------|-------------|-------|---|---------|---------|---|
|                  | AND/NAND    | OR/NOR      | OE    | Α | В       | С       | D |
| 2                | 3-state AND | 3-state NOR | L     | L | input 1 | input 2 | L |
| 2                | 3-state AND | 3-state NOR | L     | L | input 2 | input 1 | L |

[1] H = HIGH voltage level;L = LOW voltage level.



Table 10. Function table [1]

See Figure 10.

| Number of inputs | Function    |             | Input |         |         |         |   |
|------------------|-------------|-------------|-------|---------|---------|---------|---|
|                  | AND/NAND    | OR/NOR      | OE    | Α       | В       | С       | D |
| 2                | 3-state AND | 3-state NOR | L     | input 2 | L       | input 1 | L |
| 2                | 3-state AND | 3-state NOR | L     | Н       | input 1 | input 2 | Н |



#### Ultra-configurable multiple function gate; 3-state

Table 11. Function table [1]

See Figure 11.

| Number of inputs | Function    |             | Input |         |         |         |   |
|------------------|-------------|-------------|-------|---------|---------|---------|---|
|                  | AND/NAND    | OR/NOR      | OE    | A       | В       | С       | D |
| 2                | 3-state AND | 3-state NOR | L     | input 1 | L       | input 2 | L |
| 2                | 3-state AND | 3-state NOR | L     | Н       | input 2 | input 1 | Н |

[1] H = HIGH voltage level;L = LOW voltage level.



Table 12. Function table [1]

See Figure 12.

| Number of inputs | Function    |             | Input |         |   |         |   |
|------------------|-------------|-------------|-------|---------|---|---------|---|
|                  | AND/NAND    | OR/NOR      | OE    | A       | В | С       | D |
| 2                | 3-state AND | 3-state NOR | L     | input 1 | Н | input 2 | L |
| 2                | 3-state AND | 3-state NOR | L     | input 2 | Н | input 1 | L |



#### Ultra-configurable multiple function gate; 3-state

#### 7.6 3-state NAND/OR functions available

Table 13. Function table [1]

See Figure 13.

| Number of inputs | Function     |            | Input |   |         |         |   |  |
|------------------|--------------|------------|-------|---|---------|---------|---|--|
|                  | AND/NAND     | OR/NOR     | OE    | A | В       | С       | D |  |
| 2                | 3-state NAND | 3-state OR | L     | L | input 1 | input 2 | Н |  |
| 2                | 3-state NAND | 3-state OR | L     | L | input 2 | input 1 | Н |  |

[1] H = HIGH voltage level;L = LOW voltage level.



Table 14. Function table [1]

See <u>Figure 14</u>.

| Number of inputs | Function     |            | Input |         |         |         |   |  |
|------------------|--------------|------------|-------|---------|---------|---------|---|--|
|                  | AND/NAND     | OR/NOR     | OE    | Α       | В       | С       | D |  |
| 2                | 3-state NAND | 3-state OR | L     | input 2 | L       | input 1 | Н |  |
| 2                | 3-state NAND | 3-state OR | L     | Н       | input 1 | input 2 | L |  |



#### Ultra-configurable multiple function gate; 3-state

Table 15. Function table 11. See Figure 15.

| Number of inputs | Function     |            | Input |         |         |         |   |
|------------------|--------------|------------|-------|---------|---------|---------|---|
|                  | AND/NAND     | OR/NOR     | OE    | Α       | В       | С       | D |
| 2                | 3-state NAND | 3-state OR | L     | input 1 | L       | input 2 | Н |
| 2                | 3-state NAND | 3-state OR | L     | Н       | input 2 | input 1 | L |

[1] H = HIGH voltage level;L = LOW voltage level.



Table 16. Function table 11. See Figure 16.

| Number of inputs | Function     |            | Input | nput    |   |         |   |  |
|------------------|--------------|------------|-------|---------|---|---------|---|--|
|                  | AND/NAND     | OR/NOR     | OE    | Α       | В | С       | D |  |
| 2                | 3-state NAND | 3-state OR | L     | input 1 | Н | input 2 | L |  |
| 2                | 3-state NAND | 3-state OR | L     | input 2 | Н | input 1 | L |  |



#### Ultra-configurable multiple function gate; 3-state

#### 7.7 3-state XOR/XNOR functions available

Table 17. Function table [1]

See Figure 17.

|             | Input |         |         |         |         |  |  |  |  |
|-------------|-------|---------|---------|---------|---------|--|--|--|--|
|             | OE    | A       | В       | С       | D       |  |  |  |  |
| 3-state XOR | L     | input 1 | H or L  | L       | input 2 |  |  |  |  |
|             | L     | input 2 | H or L  | L       | input 1 |  |  |  |  |
|             | L     | H or L  | input 1 | Н       | input 2 |  |  |  |  |
|             | L     | H or L  | input 2 | Н       | input 1 |  |  |  |  |
|             | L     | L       | Н       | input 1 | input 2 |  |  |  |  |
|             | L     | L       | Н       | input 2 | input 1 |  |  |  |  |

[1] H = HIGH voltage level;

L = LOW voltage level.



Table 18. Function table[1]

See Figure 18.

| Function    | Input |   |   |         |         |  |  |  |
|-------------|-------|---|---|---------|---------|--|--|--|
|             | OE    | Α | В | С       | D       |  |  |  |
| 3-state XOR | L     | Н | L | input 1 | input 2 |  |  |  |

[1] H = HIGH voltage level;

L = LOW voltage level.



#### Ultra-configurable multiple function gate; 3-state

Table 19. Function table [1]

See Figure 19.

| Function    | Input |   |   |         |         |  |  |  |
|-------------|-------|---|---|---------|---------|--|--|--|
|             | OE    | Α | В | С       | D       |  |  |  |
| 3-state XOR | L     | Н | L | input 1 | input 2 |  |  |  |

[1] H = HIGH voltage level;L = LOW voltage level.



Fig 19. 3-state XOR function

#### Table 20. Function table [1]

See Figure 20.

| Function     | nction Input |   |   |         |         |  |  |  |
|--------------|--------------|---|---|---------|---------|--|--|--|
|              | OE           | Α | В | С       | D       |  |  |  |
| 3-state XNOR | L            | Н | L | input 1 | input 2 |  |  |  |
|              | L            | Н | L | input 2 | input 1 |  |  |  |



Fig 20. 3-state XNOR function

Ultra-configurable multiple function gate; 3-state

## 8. Limiting values

Table 21. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                           | Min                 | Max            | Unit |
|------------------|-------------------------|----------------------------------------------------------------------|---------------------|----------------|------|
| $V_{CC}$         | supply voltage          |                                                                      | -0.5                | +6.5           | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>I</sub> < 0 V                                                 | -50                 | -              | mA   |
| $V_{I}$          | input voltage           |                                                                      | <u>[1]</u> -0.5     | +6.5           | V    |
| I <sub>OK</sub>  | output clamping current | $V_O > V_{CC}$ or $V_O < 0 V$                                        | -                   | ±50            | mA   |
| Vo               | output voltage          | Active mode                                                          | [ <u>1][2]</u> -0.5 | $V_{CC} + 0.5$ | V    |
|                  |                         | Power-down mode                                                      | [ <u>1][2]</u> -0.5 | +6.5           | V    |
| Io               | output current          | $V_O = 0 V \text{ to } V_{CC}$                                       | -                   | ±50            | mA   |
| I <sub>CC</sub>  | supply current          |                                                                      | -                   | 100            | mA   |
| $I_{GND}$        | ground current          |                                                                      | -100                | -              | mA   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ | <u>[3]</u> _        | 250            | mW   |
| T <sub>stg</sub> | storage temperature     |                                                                      | -65                 | +150           | °C   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 9. Recommended operating conditions

Table 22. Operating conditions

| Symbol           | Parameter                           | Conditions                                  | Min  | Max      | Unit |
|------------------|-------------------------------------|---------------------------------------------|------|----------|------|
| $V_{CC}$         | supply voltage                      |                                             | 1.65 | 5.5      | V    |
| VI               | input voltage                       |                                             | 0    | 5.5      | V    |
| Vo               | output voltage                      | Active mode                                 | 0    | $V_{CC}$ | V    |
|                  |                                     | Power-down mode; $V_{CC} = 0 \text{ V}$     | 0    | 5.5 V    | V    |
| T <sub>amb</sub> | ambient temperature                 |                                             | -40  | +125     | °C   |
| Δt/ΔV            | input transition rise and fall rate | $V_{CC} = 1.65 \text{ V to } 2.7 \text{ V}$ | -    | 20       | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.7 V to 4.5 V            | -    | 10       | ns/V |
|                  |                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$  | -    | 5        | ns/V |

<sup>[2]</sup> When  $V_{CC} = 0 \text{ V}$  (Power-down mode), the output voltage can be 5.5 V in normal operation.

<sup>[3]</sup> For TSSOP8 package: above 110 °C the value of P<sub>tot</sub> derates linearly with 8.0 mW/K.
For XSON8 and XQFN8 packages: above 118 °C the value of P<sub>tot</sub> derates linearly with 7.8 mW/K.

## Ultra-configurable multiple function gate; 3-state

# 10. Static characteristics

Table 23. Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol               | Parameter                                     | Conditions                                                                                                  | Min                   | Typ[1] | Max              | Unit               |
|----------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------|--------|------------------|--------------------|
| T <sub>amb</sub> = - | 40 °C to +85 °C                               |                                                                                                             |                       |        |                  |                    |
| $V_{OH}$             | HIGH-level output voltage                     | $V_I = V_{T+}$ or $V_{T-}$                                                                                  |                       |        |                  |                    |
|                      |                                               | $I_O = -100~\mu A;~V_{CC} = 1.65~V$ to 5.5 $V$                                                              | $V_{CC}-0.1$          | -      | -                | V                  |
|                      |                                               | $I_O = -4 \text{ mA}; V_{CC} = 1.65 \text{ V}$                                                              | 1.2                   | -      | -                | V                  |
|                      |                                               | $I_{O} = -8 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                             | 1.9                   | -      | -                | V                  |
|                      |                                               | $I_{O} = -12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                                                            | 2.2                   | -      | -                | V                  |
|                      |                                               | $I_{O} = -24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                            | 2.3                   | -      | -                | V                  |
|                      |                                               | $I_{O} = -32 \text{ mA}; V_{CC} = 4.5 \text{ V}$                                                            | 3.8                   | -      | -                | V                  |
| V <sub>OL</sub>      | LOW-level output voltage                      | $V_I = V_{T+}$ or $V_{T-}$                                                                                  |                       |        |                  |                    |
|                      |                                               | $I_O = 100 \mu A$ ; $V_{CC} = 1.65 \text{ V to } 5.5 \text{ V}$                                             | -                     | -      | 0.1              | V                  |
|                      | $I_O = 4 \text{ mA}; V_{CC} = 1.65 \text{ V}$ | -                                                                                                           | -                     | 0.45   | V                |                    |
|                      |                                               | $I_{O} = 8 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                              | -                     | -      | 0.3              | V                  |
|                      |                                               | $I_O = 12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                                                               | -                     | -      | 0.4              | V                  |
|                      |                                               | $I_O = 24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                               | -                     | -      | 0.55             | V                  |
|                      |                                               | $I_O = 32 \text{ mA}; V_{CC} = 4.5 \text{ V}$                                                               | -                     | -      | 0.55             | V                  |
| l <sub>l</sub>       | input leakage current                         | $V_{CC} = 0 \text{ V to } 5.5 \text{ V}; V_{I} = 5.5 \text{ V or GND}$                                      | -                     | ±0.1   | ±5               | μΑ                 |
| l <sub>OZ</sub>      | OFF-state output current                      | $V_{CC} = 3.6 \text{ V}; V_I = V_{IH} \text{ or } V_{IL};$<br>$V_O = 5.5 \text{ V or GND}$                  | -                     | ±0.1   | ±10              | μΑ                 |
| I <sub>OFF</sub>     | power-off leakage current                     | $V_{CC} = 0 \text{ V}; V_{I} \text{ or } V_{O} = 5.5 \text{ V}$                                             | -                     | ±0.1   | ±10              | μΑ                 |
| I <sub>CC</sub>      | supply current                                | $V_{CC} = 1.65 \text{ V to } 5.5 \text{ V};$<br>$V_{I} = 5.5 \text{ V or GND}; I_{O} = 0 \text{ A}$         | -                     | 0.1    | 10               | μΑ                 |
| Δl <sub>CC</sub>     | additional supply current                     | per pin; $V_{CC} = 2.3 \text{ V to } 5.5 \text{ V};$<br>$V_1 = V_{CC} - 0.6 \text{ V};$ $I_O = 0 \text{ A}$ | -                     | 5      | 500              | μΑ                 |
| Cı                   | input capacitance                             | $V_{CC} = 3.3 \text{ V}; V_I = \text{GND to } V_{CC}$                                                       | -                     | 2.5    | -                | pF                 |
| T <sub>amb</sub> = - | 40 °C to +125 °C                              |                                                                                                             |                       |        |                  |                    |
| V <sub>OH</sub>      | HIGH-level output voltage                     | $V_I = V_{T+}$ or $V_{T-}$                                                                                  |                       |        |                  |                    |
|                      |                                               | $I_{O} = -100 \mu A$ ; $V_{CC} = 1.65 \text{ V to } 5.5 \text{ V}$                                          | V <sub>CC</sub> - 0.1 | -      | -                | V                  |
|                      |                                               | $I_{O} = -4 \text{ mA}; V_{CC} = 1.65 \text{ V}$                                                            | 0.95                  | -      | -                | V                  |
|                      |                                               | $I_{O} = -8 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                             | 1.7                   | -      | -                | V                  |
|                      |                                               | $I_{O} = -12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                                                            | 1.9                   | -      | -                | V                  |
|                      |                                               | $I_{O} = -24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                            | 2.0                   | -      | -                | V                  |
|                      |                                               | $I_{O} = -32 \text{ mA}; V_{CC} = 4.5 \text{ V}$                                                            | 3.4                   | -      | -                | V                  |
| V <sub>OL</sub>      | LOW-level output voltage                      | $V_I = V_{T+}$ or $V_{T-}$                                                                                  |                       |        |                  |                    |
|                      |                                               | $I_O = 100 \mu A$ ; $V_{CC} = 1.65 \text{ V to } 5.5 \text{ V}$                                             | -                     | -      | 0.1              | V                  |
|                      |                                               | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 1.65 V                                                             | -                     | -      | 0.70             | ٧                  |
|                      |                                               | $I_{O} = 8 \text{ mA}; V_{CC} = 2.3 \text{ V}$                                                              | -                     | -      | 0.45             | ٧                  |
|                      |                                               | $I_{O} = 12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                                                             | -                     | -      | 0.60             | V                  |
|                      |                                               | $I_O = 24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                               | -                     | -      | 0.80             | ٧                  |
|                      |                                               | $I_{O} = 32 \text{ mA}; V_{CC} = 4.5 \text{ V}$                                                             | -                     | -      | 0.80             | V                  |
| 4LVC1G99             |                                               | All information provided in this document is subject to legal disclaim                                      | ers.                  |        | © NXP B.V. 2013. | All rights reserve |

#### Ultra-configurable multiple function gate; 3-state

 Table 23.
 Static characteristics ...continued

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                 | Conditions                                                                                      | Min | Typ[1] | Max  | Unit |
|------------------|---------------------------|-------------------------------------------------------------------------------------------------|-----|--------|------|------|
| I <sub>I</sub>   | input leakage current     | $V_{CC}$ = 0 V to 5.5 V; $V_I$ = 5.5 V or GND                                                   | -   | -      | ±100 | μΑ   |
| I <sub>OZ</sub>  | OFF-state output current  | $V_{CC} = 3.6 \text{ V}; V_I = V_{IH} \text{ or } V_{IL};$<br>$V_O = 5.5 \text{ V or GND}$      | -   | -      | ±200 | μΑ   |
| I <sub>OFF</sub> | power-off leakage current | $V_{CC} = 0 \text{ V}; V_{I} \text{ or } V_{O} = 5.5 \text{ V}$                                 | -   | -      | ±200 | μΑ   |
| I <sub>CC</sub>  | supply current            | $V_{CC} = 1.65 \text{ V to } 5.5 \text{ V};$<br>$V_I = 5.5 \text{ V or GND}; I_O = 0 \text{ A}$ | -   | -      | 200  | μΑ   |
| $\Delta I_{CC}$  | additional supply current | per pin; $V_{CC}$ = 2.3 V to 5.5 V;<br>$V_I$ = $V_{CC}$ - 0.6 V; $I_O$ = 0 A                    | -   | -      | 5000 | μΑ   |

<sup>[1]</sup> All typical values are measured at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C.

# 11. Dynamic characteristics

Table 24. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V; for test circuit see Figure 23.

| Symbol          | Parameter         | Conditions                                   |     |     | 25 °C  |     |     | -40 °C to +125 °C |                 |    |
|-----------------|-------------------|----------------------------------------------|-----|-----|--------|-----|-----|-------------------|-----------------|----|
|                 |                   |                                              |     | Min | Typ[1] | Max | Min | Max<br>(85 °C)    | Max<br>(125 °C) |    |
| t <sub>pd</sub> | propagation delay | A to Y; see Figure 21                        | [2] |     | '      |     |     |                   |                 |    |
|                 |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | 7.5    | -   | 2.8 | 30.8              | 38.5            | ns |
|                 |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | 5.0    | -   | 2.0 | 11.7              | 14.6            | ns |
|                 |                   | V <sub>CC</sub> = 2.7 V                      |     | -   | 5.4    | -   | 2.0 | 9.0               | 11.3            | ns |
|                 |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | 4.5    | -   | 1.8 | 8.4               | 10.5            | ns |
|                 |                   | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$   |     | -   | 3.8    | -   | 1.8 | 5.5               | 6.9             | ns |
|                 |                   | B to Y; see Figure 21                        | [2] |     |        |     |     |                   |                 |    |
|                 |                   | $V_{CC}$ = 1.65 V to 1.95 V                  |     | -   | 7.5    | -   | 2.8 | 28.9              | 36.2            | ns |
|                 |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | 5.0    | -   | 2.0 | 11.3              | 14.2            | ns |
|                 |                   | $V_{CC} = 2.7 \text{ V}$                     |     | -   | 5.4    | -   | 2.0 | 9.0               | 11.3            | ns |
|                 |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | 4.5    | -   | 1.8 | 8.2               | 10.3            | ns |
|                 |                   | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$   |     | -   | 3.8    | -   | 1.8 | 5.4               | 6.8             | ns |
|                 |                   | C to Y; see Figure 21                        | [2] |     |        |     |     |                   |                 |    |
|                 |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | 7.8    | -   | 3.2 | 29.8              | 37.3            | ns |
|                 |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | 5.2    | -   | 2.3 | 12.3              | 15.4            | ns |
|                 |                   | V <sub>CC</sub> = 2.7 V                      |     | -   | 5.3    | -   | 2.3 | 9.6               | 12.0            | ns |
|                 |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | 4.6    | -   | 2.3 | 8.6               | 10.8            | ns |
|                 |                   | V <sub>CC</sub> = 4.5 V to 5.5 V             |     | -   | 3.8    | -   | 1.8 | 5.7               | 7.2             | ns |
|                 |                   | D to Y; see Figure 21                        | [2] |     |        |     |     |                   |                 |    |
|                 |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | 7.0    | -   | 2.8 | 25.7              | 32.2            | ns |
|                 |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | 4.6    | -   | 2.0 | 10.7              | 13.4            | ns |
|                 |                   | $V_{CC} = 2.7 \text{ V}$                     |     | -   | 4.8    | -   | 2.0 | 9.2               | 11.5            | ns |
|                 |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | 4.1    | -   | 1.8 | 7.6               | 9.5             | ns |
|                 |                   | V <sub>CC</sub> = 4.5 V to 5.5 V             |     | -   | 3.4    | -   | 1.6 | 5.2               | 6.5             | ns |

#### Ultra-configurable multiple function gate; 3-state

 Table 24.
 Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V; for test circuit see Figure 23.

| Symbol                                        | Parameter    | Conditions                                                                                                        |            | 25 °C |        |     | -40 °C to +125 °C |                |                 | Unit |
|-----------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------|------------|-------|--------|-----|-------------------|----------------|-----------------|------|
|                                               |              |                                                                                                                   |            | Min   | Typ[1] | Max | Min               | Max<br>(85 °C) | Max<br>(125 °C) |      |
| t <sub>en</sub>                               | enable time  | OE to Y; see Figure 22                                                                                            | [3]        |       |        |     |                   |                | •               |      |
|                                               |              | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$                                                                      |            | -     | 5.7    | -   | 2.0               | 25.2           | 32.0            | ns   |
|                                               |              | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                        |            | -     | 3.8    | -   | 1.4               | 11.3           | 14.0            | ns   |
|                                               |              | $V_{CC} = 2.7 \text{ V}$                                                                                          |            | -     | 4.2    | -   | 1.4               | 8.6            | 11.0            | ns   |
|                                               |              | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                        |            | -     | 3.5    | -   | 1.4               | 7.0            | 9.0             | ns   |
|                                               |              | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                        |            | -     | 2.7    | -   | 1.4               | 4.7            | 6.0             | ns   |
| t <sub>dis</sub>                              | disable time | OE to Y; see Figure 22                                                                                            | [4]        |       |        |     |                   |                |                 |      |
|                                               |              | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$                                                                      |            | -     | 5.7    | -   | 3.0               | 15.0           | 19.0            | ns   |
|                                               |              | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                        |            | -     | 3.6    | -   | 2.0               | 5.8            | 7.3             | ns   |
|                                               |              | $V_{CC} = 2.7 \text{ V}$                                                                                          |            | -     | 4.5    | -   | 2.0               | 6.6            | 8.2             | ns   |
|                                               |              | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                        |            | -     | 4.5    | -   | 2.1               | 5.9            | 7.4             | ns   |
|                                               |              | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                        |            | -     | 3.4    | -   | 1.0               | 4.5            | 5.6             | ns   |
| C <sub>PD</sub> power dissipation capacitance |              | per buffer (output enabled);<br>$f_i = 10 \text{ MHz}$ ; $C_L = 50 \text{ pF}$ ;<br>$V_I = \text{GND to } V_{CC}$ | <u>[5]</u> |       |        |     |                   |                |                 |      |
|                                               |              | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$                                                                      |            | -     | 14     | -   | -                 | -              | -               | pF   |
|                                               |              | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                        |            | -     | 16     | -   | -                 | -              | -               | pF   |
|                                               |              | $V_{CC} = 2.7 \text{ V}$                                                                                          |            | -     | 18     | -   | -                 | -              | -               | pF   |
|                                               |              | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                        |            | -     | 25     | -   | -                 | -              | -               | pF   |
|                                               |              | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                        |            | -     | 30     | -   | -                 | -              | -               | pF   |

<sup>[1]</sup> All typical values are measured at nominal V<sub>CC</sub>.

$$P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

 $f_o$  = output frequency in MHz;

 $C_L$  = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in V;

N = number of inputs switching;

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.

<sup>[2]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

<sup>[3]</sup>  $t_{en}$  is the same as  $t_{PZH}$  and  $t_{PZL}$ .

<sup>[4]</sup>  $t_{dis}$  is the same as  $t_{PHZ}$  and  $t_{PLZ}$ .

<sup>[5]</sup>  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

#### Ultra-configurable multiple function gate; 3-state

#### 12. Waveforms



Measurement points are given in Table 25.

Logic levels: V<sub>OL</sub> and V<sub>OH</sub> are typical output voltage levels that occur with the output load.

Fig 21. The data input (A, B, C, D) to output (Y) propagation delays



Fig 22. 3-state enable and disable times

Table 25. Measurement points

| Supply voltage   | Input              | Output             |                          |                          |
|------------------|--------------------|--------------------|--------------------------|--------------------------|
| V <sub>CC</sub>  | V <sub>M</sub>     | V <sub>M</sub>     | V <sub>X</sub>           | V <sub>Y</sub>           |
| 1.65 V to 1.95 V | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | V <sub>OL</sub> + 0.15 V | $V_{OH} - 0.15 V$        |
| 2.3 V to 2.7 V   | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | V <sub>OL</sub> + 0.15 V | V <sub>OH</sub> – 0.15 V |
| 2.7 V            | 1.5 V              | 1.5 V              | $V_{OL} + 0.3 V$         | $V_{OH} - 0.3 V$         |
| 3.0 V to 3.6 V   | 1.5 V              | 1.5 V              | $V_{OL} + 0.3 V$         | $V_{OH} - 0.3 V$         |
| 4.5 V to 5.5 V   | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | $V_{OL} + 0.3 V$         | $V_{OH} - 0.3 V$         |

74LVC1G99 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.

### Ultra-configurable multiple function gate; 3-state



Test data is given in Table 26.

Definitions for test circuit:

R<sub>L</sub> = Load resistance.

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to the output impedance  $Z_o$  of the pulse generator.

 $V_{\text{EXT}}$  = External voltage for measuring switching times.

Fig 23. Test circuit for measuring switching times

Table 26. Test data

| Supply voltage   | Input    |             | Load  | Load           |                                     | V <sub>EXT</sub>                    |                                     |  |  |
|------------------|----------|-------------|-------|----------------|-------------------------------------|-------------------------------------|-------------------------------------|--|--|
|                  | VI       | $t_r = t_f$ | CL    | R <sub>L</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |  |  |
| 1.65 V to 1.95 V | $V_{CC}$ | ≤ 2.0 ns    | 30 pF | 1 k $\Omega$   | open                                | GND                                 | 2V <sub>CC</sub>                    |  |  |
| 2.3 V to 2.7 V   | $V_{CC}$ | ≤ 2.0 ns    | 30 pF | $500 \Omega$   | open                                | GND                                 | 2V <sub>CC</sub>                    |  |  |
| 2.7 V            | 2.7 V    | ≤ 2.5 ns    | 50 pF | $500 \Omega$   | open                                | GND                                 | 6 V                                 |  |  |
| 3.0 V to 3.6 V   | 2.7 V    | ≤ 2.5 ns    | 50 pF | $500 \Omega$   | open                                | GND                                 | 6 V                                 |  |  |
| 4.5 V to 5.5 V   | $V_{CC}$ | ≤ 2.5 ns    | 50 pF | 500 Ω          | open                                | GND                                 | 2V <sub>CC</sub>                    |  |  |

## 13. Transfer characteristics

Table 27. Transfer characteristics

Voltages are referenced to GND (ground = 0 V; for test circuit see Figure 23

| Ū                                                |                                                                    | ,                        |        |                  |      |      |                   |   |  |
|--------------------------------------------------|--------------------------------------------------------------------|--------------------------|--------|------------------|------|------|-------------------|---|--|
| Symbol                                           | Parameter                                                          | Conditions               | -4     | -40 °C to +85 °C |      |      | -40 °C to +125 °C |   |  |
|                                                  |                                                                    | Min                      | Typ[1] | Max              | Min  | Max  |                   |   |  |
| V <sub>T+</sub> positive-going threshold voltage | see Figure 24, Figure 25,<br>Figure 26, Figure 27 and<br>Figure 28 |                          |        |                  |      |      |                   |   |  |
|                                                  | V <sub>CC</sub> = 1.8 V                                            | 0.70                     | 1.02   | 1.20             | 0.67 | 1.20 | V                 |   |  |
|                                                  | $V_{CC} = 2.3 \text{ V}$                                           | 1.11                     | 1.42   | 1.60             | 1.08 | 1.60 | V                 |   |  |
|                                                  | $V_{CC} = 3.0 \text{ V}$                                           | 1.50                     | 1.79   | 2.00             | 1.47 | 2.00 | V                 |   |  |
|                                                  | $V_{CC} = 4.5 \text{ V}$                                           | 2.16                     | 2.52   | 2.74             | 2.13 | 2.74 | V                 |   |  |
|                                                  |                                                                    | $V_{CC} = 5.5 \text{ V}$ | 2.61   | 2.99             | 3.33 | 2.58 | 3.33              | V |  |

#### Ultra-configurable multiple function gate; 3-state

 Table 27.
 Transfer characteristics ...continued

Voltages are referenced to GND (ground = 0 V; for test circuit see Figure 23

| Symbol                                           | Parameter          | Conditions                                                                                                                                     | -4   | -40 °C to +85 °C |      |      | -40 °C to +125 °C |   |  |
|--------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|------|------|-------------------|---|--|
|                                                  |                    |                                                                                                                                                | Min  | Typ[1]           | Max  | Min  | Max               |   |  |
| V <sub>T-</sub> negative-going threshold voltage |                    | see Figure 24, Figure 25,<br>Figure 26, Figure 27 and<br>Figure 28                                                                             |      | '                |      |      |                   |   |  |
|                                                  |                    | V <sub>CC</sub> = 1.8 V                                                                                                                        | 0.30 | 0.53             | 0.72 | 0.30 | 0.75              | V |  |
|                                                  |                    | $V_{CC} = 2.3 \text{ V}$                                                                                                                       | 0.58 | 0.77             | 1.00 | 0.58 | 1.03              | V |  |
|                                                  |                    | $V_{CC} = 3.0 \text{ V}$                                                                                                                       | 0.80 | 1.04             | 1.30 | 0.80 | 1.33              | V |  |
|                                                  |                    | V <sub>CC</sub> = 4.5 V                                                                                                                        | 1.21 | 1.55             | 1.90 | 1.21 | 1.93              | V |  |
|                                                  |                    | V <sub>CC</sub> = 5.5 V                                                                                                                        | 1.45 | 1.86             | 2.29 | 1.45 | 2.32              | V |  |
| V <sub>H</sub> hysteresis voltage                | hysteresis voltage | (V <sub>T+</sub> − V <sub>T−</sub> ); see <u>Figure 24</u> ,<br><u>Figure 25</u> , <u>Figure 26</u> ,<br><u>Figure 27</u> and <u>Figure 28</u> |      |                  |      |      |                   |   |  |
|                                                  |                    | V <sub>CC</sub> = 1.8 V                                                                                                                        | 0.30 | 0.48             | 0.62 | 0.23 | 0.62              | V |  |
|                                                  |                    | $V_{CC} = 2.3 \text{ V}$                                                                                                                       | 0.40 | 0.64             | 0.80 | 0.34 | 0.80              | V |  |
|                                                  |                    | $V_{CC} = 3.0 \text{ V}$                                                                                                                       | 0.50 | 0.75             | 1.00 | 0.44 | 1.00              | V |  |
|                                                  |                    | $V_{CC} = 4.5 \text{ V}$                                                                                                                       | 0.71 | 0.97             | 1.20 | 0.65 | 1.20              | V |  |
|                                                  |                    | V <sub>CC</sub> = 5.5 V                                                                                                                        | 0.71 | 1.13             | 1.40 | 0.65 | 1.40              | V |  |

<sup>[1]</sup> All typical values are measured at  $T_{amb} = 25 \, ^{\circ}C$ 

#### 14. Waveforms transfer characteristics



## Ultra-configurable multiple function gate; 3-state





#### Ultra-configurable multiple function gate; 3-state

# 15. Package outline

TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm SOT505-2



Fig 29. Package outline SOT505-2 (TSSOP8)

74LVC1G99 All information provided in this document is subject to legal disclaimers.

Ultra-configurable multiple function gate; 3-state



Fig 30. Package outline SOT833-1 (XSON8)

74LVC1G99 All information provided in this document is subject to legal disclaimers.

#### Ultra-configurable multiple function gate; 3-state



Fig 31. Package outline SOT1089 (XSON8)

74LVC1G99 All information provided in this document is subject to legal disclaimers.

#### Ultra-configurable multiple function gate; 3-state



Fig 32. Package outline SOT996-2 (XSON8)

74LVC1G99 All information provided in this document is subject to legal disclaimers.

#### Ultra-configurable multiple function gate; 3-state



Fig 33. Package outline SOT902-2 (XQFN8)

74LVC1G99 All information provided in this document is subject to legal disclaimers.

#### Ultra-configurable multiple function gate; 3-state



Fig 34. Package outline SOT1116 (XSON8)

74LVC1G99 All information provided in this document is subject to legal disclaimers.

#### Ultra-configurable multiple function gate; 3-state



Fig 35. Package outline SOT1203 (XSON8)

74LVC1G99 All information provided in this document is subject to legal disclaimers.

Ultra-configurable multiple function gate; 3-state

# 16. Abbreviations

#### Table 28. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal-Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

# 17. Revision history

#### Table 29. Revision history

| Document ID    | Release date                    | Data sheet status      | Change notice         | Supersedes    |
|----------------|---------------------------------|------------------------|-----------------------|---------------|
| 74LVC1G99 v.8  | 20130405                        | Product data sheet     | -                     | 74LVC1G99 v.7 |
| Modifications: | <ul> <li>For type nu</li> </ul> | mber 74LVC1G99GD XSO   | N8U has changed to XS | SON8.         |
| 74LVC1G99 v.7  | 20120622                        | Product data sheet     | -                     | 74LVC1G99 v.6 |
| Modifications: | <ul> <li>For type nu</li> </ul> | mber 74LVC1G99GM the S | SOT code has changed  | to SOT902-2.  |
| 74LVC1G99 v.6  | 20111201                        | Product data sheet     | -                     | 74LVC1G99 v.5 |
| Modifications: | <ul> <li>Legal pages</li> </ul> | s updated.             |                       |               |
| 74LVC1G99 v.5  | 20101021                        | Product data sheet     | -                     | 74LVC1G99 v.4 |
| 74LVC1G99 v.4  | 20100416                        | Product data sheet     | -                     | 74LVC1G99 v.3 |
| 74LVC1G99 v.3  | 20091203                        | Product data sheet     | -                     | 74LVC1G99 v.2 |
| 74LVC1G99 v.2  | 20080208                        | Product data sheet     | -                     | 74LVC1G99 v.1 |
| 74LVC1G99 v.1  | 20080103                        | Product data sheet     | -                     | -             |
|                |                                 |                        |                       |               |

#### Ultra-configurable multiple function gate; 3-state

### 18. Legal information

#### 18.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 18.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74LVC1G99

All information provided in this document is subject to legal disclaimers.

#### Ultra-configurable multiple function gate; 3-state

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the

product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 19. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

74LVC1G99 **NXP Semiconductors** 

## Ultra-configurable multiple function gate; 3-state

## 20. Contents

| 1               | General description                                                            |
|-----------------|--------------------------------------------------------------------------------|
| 2               | Features and benefits                                                          |
| 3               | Ordering information 2                                                         |
| 4               | Marking 2                                                                      |
| 5               | Functional diagram 3                                                           |
| 6               | Pinning information                                                            |
| 6.1             | Pinning                                                                        |
| 6.2             | Pin description                                                                |
| 7               | Functional description 5                                                       |
| 7.1             | Logic configurations 6                                                         |
| 7.2             | 3-state buffer functions available 6                                           |
| 7.3             | 3-state inverter functions available                                           |
| 7.4             | 3-state multiplexer functions available                                        |
| 7.5             | 3-state AND/NOR functions available                                            |
| 7.6<br>7.7      | 3-state NAND/OR functions available 10 3-state XOR/XNOR functions available 12 |
| 7.7<br><b>8</b> |                                                                                |
| -               |                                                                                |
| 9               | Recommended operating conditions 14                                            |
| 10              | Static characteristics                                                         |
| 11              | Dynamic characteristics                                                        |
| 12              | Waveforms                                                                      |
| 13              | Transfer characteristics 19                                                    |
| 14              | Waveforms transfer characteristics 20                                          |
| 15              | Package outline 22                                                             |
| 16              | Abbreviations                                                                  |
| 17              | Revision history                                                               |
| 18              | Legal information 30                                                           |
| 18.1            | Data sheet status                                                              |
| 18.2            | Definitions 30                                                                 |
| 18.3            | Disclaimers                                                                    |
| 18.4            | Trademarks 31                                                                  |
| 19              | Contact information 31                                                         |
| 20              | Contents                                                                       |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.