## Energy Optimization - power is usually a hard constraint: exceeding will damage circuit e.g. TDP texthermal design power power consumption under max theoretical band - optimize for energy: E= Pt Caches - power consumption of size? - essereaution time decreases non-linearly with size t [ - see Hardouts > energy MPEG energy vs cache size diagram Dynamic Voltage and Frequency Scaling - most effective when dynamic power consumption dominates - bygote delay & V => f & V - running at a lower voltage increases energy efficiency - generally OSs monotor workload and adjust V and f - we focus on picking V and f for an embedded applicationing - PE cycles to execute application - execution time, $t = \frac{K - nPE}{F}$ eycles to execute application - goal: find best Vard & such that P < Pmax and t < T max execution time

## MPEG: energy consumption vs cache size





R Pellizzoni (publication unknown)

$$W = R + 46.9V + 14.4f + 3.7V^{4.9}f$$
  
system static dynamic-sc dynamic-st



|                                                                                                                                                                                                                                                                       | $\frac{3}{2}$ |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| CMOS power model                                                                                                                                                                                                                                                      |               |
| -dynamic power consumption  (a) signal transition: Wsr = \fraction \( \infty \text{SW} \times V^2 \times f \)  Switching rate:  due to output capacitance of change of logic outputs  b) short circuit: \( \infty \text{SC} = \text{Esc} \times \text{SW} \times f \) |               |
| -dynamic sower, consumption                                                                                                                                                                                                                                           |               |
| a) signal transition: Wsr = \( \frac{1}{2} C \times SW \times V \times F                                                                                                                                                                                              | *1            |
| Eswitching rate:                                                                                                                                                                                                                                                      | rate          |
| due to oright capacitance of change of logic                                                                                                                                                                                                                          | gate          |
| ontputs                                                                                                                                                                                                                                                               | <b>,</b>      |
| b) short arount: Wsc = Esc x SW x f                                                                                                                                                                                                                                   |               |
| CMUS Invertor                                                                                                                                                                                                                                                         |               |
| Vad                                                                                                                                                                                                                                                                   |               |
| due to ren-zero rise/fall times                                                                                                                                                                                                                                       |               |
| times                                                                                                                                                                                                                                                                 | - t           |
| II Mil C                                                                                                                                                                                                                                                              | 0001          |
|                                                                                                                                                                                                                                                                       |               |
| = 1                                                                                                                                                                                                                                                                   |               |
| - state power consumption                                                                                                                                                                                                                                             | 0             |
| leakage current - becomes more important as                                                                                                                                                                                                                           | dente         |
| sizes decrease                                                                                                                                                                                                                                                        |               |
| eg. subthreshold leakage through transistor                                                                                                                                                                                                                           |               |
| - state power consumption leakage current - becomes more important as sizes decrease eg. subthreshold leakage through transistor independent of f                                                                                                                     |               |
|                                                                                                                                                                                                                                                                       |               |

- system power loses from other components such as power supply, Ilo (generally state)

- see clarkspeed us power diagram

| 01100 |       | 1/     |
|-------|-------|--------|
| (MOS  | nower | mode ( |
|       |       |        |

-dynamic power consumption

(a) signal transition: Wsr = \( \frac{1}{2} \cdot \cdot

due to ordent capacitance of change of bogic gate onlymits

b) short arount: Wsc = Esc x SW x f

due to non-zero rise/fall
times



- state power consumption
leakage current - becomes more important as denice
sizes decrease
es. subthreshold leakage through transistor
independent of f

- system power loses from other components such as power supply, I/O (generally static)

- see clockspeed vs power diagram (page 2)

Example: Buttery Powered CMOS Penze

-assume WsT = Wreakage and Wsc and Wsys are negligible

dynamic static

- assume Wreakage € X V

- Etask = (WsT + Wieakage) x t = 2wt

- options: scale frequency only (Vremains unchanged)

f' = f/2 Wsr' = Wsr/2, Wleakage unchanged, t' = 2t

E task = (W/2+W) x 2t = 3wt > 2wt

-option 2! scale voltage (requires scaling frequency)

V'' = V/2, f'' = f/2

Wsr= 2 C×SW×V2×f

Wsr = \( \frac{1}{2} \cdot \times \frac{1}{2}

W'leakage = Wieakage /2 , t'' = 2t

E"task = (W/8 + W/2) x 2t = 1.25 wt < 2nt

- need to scale both Vand & to save energy

DVFS for PE+ memory core (PE) cycles (mem. standby) (6) - execution time, t= K/fc + M/fm

fc = core frequency, fm = memory frequency

- assume that bus and memory

- assume that - assume that bus and memory share a clock and are active standby at the same time - core (PE) states Active - processing instructions Standby - waiting for memory Idle - low power mode (independent of V and f)

- use same kind of model for memory + bus

- ignore Wsc. (dynamic-short circuit) and

Wienkige (statte) power consumption Task Set Power Model
- task set super perrod, T, (= LCM of periods)
- constraint t 2 T core dynamic cure power active consumption standby mem/bus men/hus active core/mem/hus standy system power consumption > time tnew = M/fm tidle

## power mode continued

Exy: X = C (cure) or m (memory)

Y = a (active) or s (stardby)

\* the same voltage is used for all components

$$E_{\text{taskset}} = E_{\text{ca/ms}} + E_{\text{cs/ma}} + E_{\text{idle}}$$

$$= \left( C_{\text{ca}} \times V^{2} \times f_{c} + C_{\text{ms}} \times V^{2} \times f_{m} + R \right) \times F_{c} + \left( E_{\text{ca/ms}} \right)$$

$$+ \left( C_{\text{cs}} \times V^{2} \times f_{c} + C_{\text{ma}} \times V^{2} \times f_{m} + R \right) \times F_{m} + \left( E_{\text{cs/ma}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + R_{\text{cs}} - I_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} \right) \left( I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} - I_{\text{cs}} \right)$$

$$+ \left( I_{\text{cs}} + I_{\text{cs}} - I_{\text{cs}} -$$

- see ARM926EJ-S data + graph (page 3)