# QIJING JENNY HUANG

♦ Soda Hall #565 ADEPT Lab, Berkeley, CA94720
 ♦ Email: qijing.huang@eecs.berkeley.edu
 ♦ Cell: +1 510 542 7788

## RESEARCH INTERESTS

Hardware Acceleration, Compiler Optimizations, Design Methodology with High-Level Synthesis (HLS), Machine Learning for Design Automation

#### **EDUCATION**

University of California, Berkeley

Sep 2015 - Now

PhD, Electrical Engineering and Computer Science

University of Toronto

Sep 2010 - May 2015

Bachelor of Applied Science, Electrical & Computer Engineering Graduated with High Honours

#### TECHNICAL SKILLS

Programming
 C/C++, OpenCL, CUDA, Go, OpenMP/MPI, Python, Perl, Java, Scala,
 Tools
 Verilog, Chisel, Tcl, Git, Tensorflow, Pytorch, Spark, Quartus, Vivado

# PROFESSONAL EXPERIENCE

| Google, Sunnyvale, | CA  | Aug 2020 - Now |
|--------------------|-----|----------------|
|                    | C11 | 1149 2020 1104 |

· Student Researcher

Google, Sunnyvale, CA

May 2020 - Aug 2019

· Hardware Engineer Intern

Facebook, Menlo Park, CA

May 2019 - Aug 2019

· AI Infrastructure Research Intern

Intel Labs, Santa Clara, CA

June 2016 - Aug 2016

· Parallel Computing Graduate Lab Technician

Altera (Intel FPGA) Toronto, ON May 2013 - Aug 2014

· Software Engineer

University of Toronto, Toronto, ON Summer 2013

· Research Assistant

University of Toronto, Toronto, ON

Summer 2012

· Research Assistant

## **HONORS**

University of Toronto Excellence Award

University of Toronto Scholar

- 1. Farshchi, F., Huang, Q., & Yun, H. (2020). Bru: Bandwidth regulation unit for real-time multicore processors. In 2020 ieee real-time and embedded technology and applications symposium (rtas) (pp. 364–375). (Paper)
- 2. Huang, Q., Wang, D., Gao, Y., Cai, Y., Dong, Z., Wu, B., ... Wawrzynek, J. (2019). Algorithm-hardware co-design for deformable convolution. In *The 5th workshop on energy efficient machine learning and cognitive computing co-located with the 33rd conference on neural information processing systems neurips 2019 (EMC<sup>2</sup>).* (Paper)
- 3. Huang, Q., Yarp, C., Karandikar, S., Pemberton, N., Brock, B., Ma, L., ... Wawrzynek, J. (2019). Centrifuge: Evaluating full-system HLS-generated heterogeneous-accelerator SoCs using FPGA-Acceleration. In *Proceedings of the 38th international conference on computer-aided design (IC-CAD)*. (Paper, Slides, Github)
- 4. Huang, Q., Haj-Ali, A., Moses, W., Xiang, J., Stoica, I., Asanovic, K., & Wawrzynek, J. (2019). AutoPhase: Compiler Phase-Ordering for HLS with Deep Reinforcement Learning. In 2019 ieee 27th annual international symposium on field-programmable custom computing machines (FCCM) (pp. 308–308). (Paper, To be appear in 2020 MLSys)
- 5. Settaluri, K., Haj-Ali, A., Huang, Q., Hakhamaneshi, K., & Nikolic, B. (n.d.). AutoCkt: Deep Reinforcement Learning of Analog Circuit Designs.. (Paper, To be appear in 2020 DATE)
- 6. Yang, Y., Huang, Q., Wu, B., Zhang, T., Ma, L., Gambardella, G., . . . others (2019). Synetgy: Algorithm-hardware co-design for convnet accelerators on embedded FPGAs. In *Proceedings of the 2019 acm/sigda international symposium on field-programmable gate arrays (FPGA)* (pp. 23–32). (Paper)
- 7. Wu, L., Bruns-Smith, D., Nothaft, F. A., Huang, Q., Karandikar, S., Le, J., ... others (2019). FPGA Accelerated INDEL Realignment in the Cloud. In 2019 ieee international symposium on high performance computer architecture (HPCA) (pp. 277–290). (Paper)
- 8. Farshchi, F., Huang, Q., & Yun, H. (2019). Integrating nvidia deep learning accelerator (nvdla) with risc-v soc on firesim. In 2019 2nd workshop on energy efficient machine learning and cognitive computing for embedded applications (emc2) (pp. 21–25). (Paper)
- 9. Karandikar, S., Mao, H., Kim, D., Biancolin, D., Amid, A., Lee, D., ... others (2018). FireSim: FPGA-accelerated cycle-exact scale-out system simulation in the public cloud. In *Proceedings of the 45th annual international symposium on computer architecture (ISCA)* (pp. 29–42). (Paper)
- 10. Cheng, S., Huang, Q., & Wawrzynek, J. (2017). Synthesis of program binaries into FPGA accelerators with runtime dependence validation. In 2017 international conference on field programmable technology (FPT) (pp. 96–103). (Paper, Best Paper Award)
- 11. Huang, Q., Lian, R., Canis, A., Choi, J., Xi, R., Calagar, N., ... Anderson, J. (2015). The effect of compiler optimizations on high-level synthesis-generated hardware. *ACM Transactions on Reconfigurable Technology and Systems (TRETS)*, 8(3), 14. (Paper)
- 12. Huang, Q., Lian, R., Canis, A., Choi, J., Xi, R., Brown, S., & Anderson, J. (2013). The effect of compiler optimizations on high-level synthesis for FPGAs. In 2013 ieee 21st annual international symposium on field-programmable custom computing machines (FCCM) (pp. 89–96). (Paper)

13. Canis, A., Choi, J., Fort, B., Lian, R., Huang, Q., Calagar, N., ... others (2013). From software to accelerators with LegUp high-level synthesis. In *Proceedings of the 2013 international conference on compilers, architectures and synthesis for embedded systems* (p. 18). (Paper)

## OTHER RESEARCH PROJECTS

| Golang HLS (Github)                               |      |
|---------------------------------------------------|------|
| JCGAN Car Image Synthesis with GAN (Github)       |      |
| Spark Twitter Language Classifier on GPU (Github) | 2016 |
| Garp Accelerator in Chisel (Github)               |      |
| TELACITING ACCIOTANTECHING                        |      |

#### TEACHING ASSISTANTSHIPS

CS267 Applications of Parallel Computers

CS61C Great Ideas in Computer Architecture

# INVITED TALKS AND LECTURES

ML for Computer Architecture and Systems Workshop at ISCA (MLArchSys)

2020

· Algorithm-Hardware Co-Design for Edge DNN Deployment and ML for Hardware Design

EECS151/251 Introduction to Digital Design and Integrated Circuits (Slides) 2019, 2020

· Deep Learning Accelerators and High-level Synthesis

# PROFESSIONAL SERVICE

## Conference Review

- · 2020 FPGA
- · 2019 FPGA, FPL
- · 2018 FPGA, FCCM
- · 2016 FPGA

## **Artifact Evaluation**

· 2020 ASPLOS

# **Student Organization**

· 2017 Women in Computer Science and Electrical Engineering (WICSE) Treasurer