

# **PowerFactory 2021**

**Technical Reference** 

Register ElmReg

#### Publisher:

DIgSILENT GmbH Heinrich-Hertz-Straße 9 72810 Gomaringen / Germany Tel.: +49 (0) 7072-9168-0 Fax: +49 (0) 7072-9168-88

info@digsilent.de

Please visit our homepage at: https://www.digsilent.de

### Copyright © 2020 DIgSILENT GmbH

All rights reserved. No part of this publication may be reproduced or distributed in any form without written permission of DIgSILENT GmbH.

December 1, 2020 PowerFactory 2021 Revision 1

# Contents

| 1  | General Description   | 1 |
|----|-----------------------|---|
| 2  | Dynamic Simulation    | 2 |
| 3  | Example Configuration | 2 |
| Α  | Parameter Definitions | 5 |
| В  | Signal Definitions    | 5 |
| Li | st of Figures         | 6 |
| Li | st of Tables          | 7 |

i

### 1 General Description

The *Register* model in *PowerFactory* is a digital shifting register. With every rising edge of the clock signal the values are shifted by one, then the output is set and the input is read and stored in the register. Therefore there is a delay of at least one clock pulse at the output. The output of the register depends on the setting *Type of Model* (*iopt\_mod*). The possible settings are listed in the following:

**Register** The input value is written to the output with a delay of n pulses.

Moving Average Filter The output value is the average of the last n values read.

**Maximum** The output is the maximum of the values in the register.

**Minimum** The output is the minimum of the values in the register.

where n equals the size of the register.



Figure 1.1: Plot register size 1

**Note:** For a register size of one the output is the input delayed by one pulse. This applies for all types of models.

Like for digital hardware the input of digital models must be digitized first. Therefore the register is working fine for signals already digitized. An analog value should not be input to the register directly. There is no error message if the input signal of a register was not digitized before but the register might not work properly. The *Sample and Hold* (S & H) model is to be used for sampling the analog signal first. The input of the S & H block is the analog signal, the output is connected to the input of the register. It is recommended to use the same clock source for the S & H and the register. Apart from the parameter *Number of Phases (nphase)* there is no input parameter to be specified in the S & H.



Figure 1.2: Typical block diagram

#### **Dynamic Simulation** 2



Figure 2.1: Input/Output Definitions

The input signals *input* and *cl* must always be connected for using the model in the simulation. *input\_A*, *input\_B* and *input\_C* need not to be connected. Input values not connected are set to 0.

#### **Example Configuration** 3

There are four registers in the example configuration. Each of the registers is set to a different model type. The clock and input signal are identical for every register. All plots, one for every register, display the input and output of the register model.



Figure 3.1: Block Diagram

Table 3.1: Example Settings

| Element            | Class name | Variable                                          | Value                                                                            |
|--------------------|------------|---------------------------------------------------|----------------------------------------------------------------------------------|
| Initial Conditions | ComInc     | iopt_sim<br>iopt_net<br>dtgrd and dtout<br>tstart | RMS values (Electromechanical Transients) Balanced, Positive Sequence 0.01 s 0 s |
| Clock              | ElmClock   | cFreq<br>Tp<br>tonTp                              | 0.01 kHz<br>0.1 s<br>0.5                                                         |
| Register           | ElmFft     | iopt_mod<br>nphase<br>nsamp                       | Register 1 8                                                                     |
| Average            | ElmFft     | iopt_mod<br>nphase<br>nsamp                       | Moving Average Filter 1 8                                                        |
| Minimum            | ElmFft     | iopt_mod<br>nphase<br>nsamp                       | Minimum<br>1<br>8                                                                |
| Maximum            | ElmFft     | iopt_mod<br>nphase<br>nsamp                       | Maximum<br>1<br>8                                                                |



Figure 3.2: Plots of different register models

## **A** Parameter Definitions

Table A.1: Trigger Parameters

| Parameter                                          | Description                                                    | Unit |
|----------------------------------------------------|----------------------------------------------------------------|------|
| loc_name<br>outserv<br>iopt_mod<br>nphase<br>nsamp | Name Out of service Type of model Number of phases Buffer size |      |

# **B** Signal Definitions

Table B.1: Input/Output signals

| Name   | Description  | Unit | Туре | Model    |
|--------|--------------|------|------|----------|
| input  | Input signal |      | IN   | RMS, EMT |
| cl     | Clock signal |      | IN   | RMS, EMT |
| output | Output       |      | OUT  | RMS, EMT |

# **List of Figures**

| 1.1 | Plot register size 1               | . 1 | l |
|-----|------------------------------------|-----|---|
| 1.2 | Typical block diagram              | . 2 | 2 |
| 2.1 | Input/Output Definitions           | . 2 | 2 |
| 3.1 | Block Diagram                      | . 3 | 3 |
| 3.2 | Plots of different register models | . 4 | 1 |

## **List of Tables**

| 3.1 | Example Settings     | 3 |
|-----|----------------------|---|
| A.1 | Trigger Parameters   | 5 |
| B.1 | Input/Output signals | 5 |