



# Universität Siegen Naturwissenschaftlich-Technische Fakultät Department Elektrotechnik und Informatik Lehrstuhl für Digital Integrated Systems

# Masterarbeit

# Evaluation model of a parametrizable ReRAM core in a FPGA architecture

by Hrishikesh Balkrishna Karande Matriculation number 1701995

Examiner
Prof. Dr.-Ing. Michael Wahl
2nd Examiner
Prof. Dr.-Ing. Bing Li

Date of delivery 30.10.2025

# 1. reram\_cell.sv - ReRAM Cell Behavioral Model



This module models the basic electrical and endurance characteristics of a single ReRAM cell. It's a behavioral model, meaning it describes what the cell does, not how it's implemented at the transistor level.

#### **Module Declaration and Parameters**

```
`timescale 1ns / 1ps
module reram_cell #( /*Parameters*/
    parameter LRS_STATE = 1'b0,
                                   // Low Resistance State (e.g., programmed '0')
                                   // High Resistance State (e.g., erased '1') - This is our default
    parameter HRS_STATE = 1'b1,
state
    parameter SET_DELAY_CYCLES = 10, // Requires 10 clock cycles for SET operation (changing to LRS)
    parameter RESET_DELAY_CYCLES = 10, // Requires 10 clock cycles for RESET operation (changing to
HRS)
    parameter ENDURANCE_LIMIT = 1000 // Can work for 1000 write cycles
) ( /*Port Defs*/
    input wire clk,
    input wire rst_n,
    input wire write_en,
                                    // Asserts to initiate a write operation
   input wire target_state,
or HRS_STATE)
   output wire read_data,
    output wire busy,
                                     // Tells us that the cell is undergoing a write operation
    output wire failed
                                     // Tells us that the cell has reached the endurance limit
```

- timescale 1ns / 1ps: Defines the simulation time unit (1ns) and precision (1ps).
- module reram\_cell #(...) (...): Standard Verilog/SystemVerilog module definition with parameters and ports.
  - Parameters (#(...)): These allow you to customize the cell's behavior without changing the code directly.
    - LRS\_STATE and HRS\_STATE: Define the logical values representing the Low Resistance State (LRS) and High Resistance State (HRS). Here, LRS is '0' and HRS is '1'. HRS is also the default reset state.
    - SET\_DELAY\_CYCLES / RESET\_DELAY\_CYCLES: Number of clock cycles required for a write operation (SET or RESET). This models the time it takes for the resistive switching to occur.

- ENDURANCE\_LIMIT: The maximum number of write cycles (SET or RESET) the cell can reliably perform before it "fails."
- o Ports ((...)): The inputs and outputs of the module.
  - clk: Clock signal, synchronizes all sequential logic.
  - rst n: Active-low reset.
  - write\_en: When asserted, it initiates a write.
  - target\_state: Specifies whether to SET (to LRS) or RESET (to HRS) the cell.
  - read data: Outputs the current stored state of the ReRAM cell.
  - busy: Indicates if a write operation is in progress.
  - failed: Indicates if the cell has exceeded its ENDURANCE LIMIT.

# **Internal Signals**

```
/*Internal Signals*/
reg current_state;
//Assignment from internal state to output, This is combinational assignment
assign read_data = current_state;
//Counter for SET/RESET delays
reg [31:0] delay_counter;
//State machine for write operations (IDLE, SETTING, RESETTING)
localparam IDLE = 2'b00;
localparam SETTING = 2'b01;
localparam RESETTING = 2'b10;
reg [1:0] write_fsm_state;
//Endurance Counter
reg [31:0] endurance_counter;
reg cell_failed_flag;
assign busy = (write_fsm_state != IDLE);
assign failed = cell_failed_flag;
```

- reg current\_state;: A register holding the actual data/state of the ReRAM cell. This is the "memory" element.
- **assign read\_data = current\_state;**: A continuous assignment. The read\_data output simply reflects the current\_state combinatorially (immediately).
- reg [31:0] delay\_counter;: A counter to track the progress of the SET/RESET delay cycles. 32 bits is a generous size for typical delays.
- **localparam IDLE = 2'b00; ...**: Defines the states for the write operation's Finite State Machine (FSM). localparam means these are local to the module and cannot be overridden by external parameters.
  - o IDLE: The cell is not performing a write operation.
  - SETTING: The cell is currently undergoing a SET operation.
  - RESETTING: The cell is currently undergoing a RESET operation.
- reg [1:0] write\_fsm\_state;: The register that holds the current state of the write FSM. It's 2 bits because there are 3 states, requiring at least 2 bits (2^2 = 4 possible states).
- reg [31:0] endurance\_counter;: Counts the number of successful write operations.

- reg cell failed flag;: A flag that becomes '1' once the endurance counter reaches ENDURANCE LIMIT.
- assign busy = (write\_fsm\_state != IDLE);: Continuous assignment. The busy output is '1' whenever the FSM is not in the IDLE state (i.e., it's SETTING or RESETTING).
- assign failed = cell failed flag;: Continuous assignment. The failed output simply reflects the cell failed flag.

# Behavioral Modeling (The always Block)

```
/*Behavior Modelling*/
    always @(posedge clk or negedge rst_n) begin
        if (!rst_n) begin // Asynchronous Active-Low Reset
            current_state <= HRS_STATE;</pre>
            delay counter <= 0;
            write_fsm_state <= IDLE;</pre>
            endurance counter <= 0;</pre>
            cell_failed_flag <= 1'b0;</pre>
            $display("Time %0t: Cell RESET! Initial State: %b, Endurance: %0d", $time, HRS_STATE, 0);
        end else begin
            // Check for cell failure due to endurance. This check happens every cycle.
            // If already failed, remain failed. If not failed and limit reached, set flag.
            if (!cell_failed_flag && endurance_counter >= ENDURANCE_LIMIT) begin
                cell failed flag <= 1'b1;</pre>
                $display("Time %0t: Cell FAILED! Endurance Limit (%0d) reached. Current endurance:
%0d", $time, ENDURANCE_LIMIT, endurance_counter);
            end
            // Main Write FSM
            case (write_fsm_state)
                IDLE: begin
                    // Only start a write if write_en is asserted AND cell has not failed
                    if (write en && !cell_failed_flag) begin
                         if (target_state == LRS_STATE) begin
                             write_fsm_state <= SETTING;</pre>
                             delay_counter <= 0;</pre>
                             $display("Time %0t: Cell (IDLE->SETTING) for target %b. Current: %b",
$time, target_state, current_state);
                         end else if (target_state == HRS_STATE) begin
                             write_fsm_state <= RESETTING;</pre>
                             delay counter <= 0;</pre>
                             $display("Time %0t: Cell (IDLE->RESETTING) for target %b. Current: %b",
$time, target_state, current_state);
                    end else if (write_en && cell_failed_flag) begin
                        $display("Time %0t: Cell (IDLE) Write attempt to FAILED cell. Current: %b,
Endurance: %0d", $time, current_state, endurance_counter);
                        // Cell remains in IDLE, state does not change, endurance_counter does not
increment.
                    end
                end // end IDLE
                SETTING: begin
                    if (delay_counter < SET_DELAY_CYCLES - 1) begin // Counting up to DELAY-1, so DELAY
cycles in total
```

```
delay_counter <= delay_counter + 1;</pre>
                         $display("Time %0t: Cell (SETTING) Delay: %0d/%0d. Current State: %b", $time,
delay_counter, SET_DELAY_CYCLES, current state);
                     end else begin // Delay is complete
                         current_state <= LRS_STATE; // State change happens here</pre>
                         endurance_counter <= endurance_counter + 1; // Increment on successful write</pre>
operation
                         write_fsm_state <= IDLE; // Changing state back to IDLE</pre>
                         $display("Time %0t: Cell (SETTING->IDLE) COMPLETE. New State: %b, Endurance:
%0d", $time, LRS_STATE, endurance_counter + 1);
                     end
                end // end SETTING
                RESETTING: begin
                     if (delay_counter < RESET_DELAY_CYCLES - 1) begin // Counting up to DELAY-1
                         delay_counter <= delay_counter + 1;</pre>
                         $display("Time %0t: Cell (RESETTING) Delay: %0d/%0d. Current State: %b", $time,
delay_counter, RESET_DELAY_CYCLES, current_state);
                     end else begin // Delay is complete
                         current_state <= HRS_STATE; // State change happens here</pre>
                         endurance_counter <= endurance_counter + 1; // Increment on successful write</pre>
operation
                         write_fsm_state <= IDLE; // Changing state back to IDLE</pre>
                         $display("Time %0t: Cell (RESETTING->IDLE) COMPLETE. New State: %b, Endurance:
%0d", $time, HRS_STATE, endurance_counter + 1);
                default: begin // This state should never be reached, if ever reached then take the
machine to IDLE
                    write_fsm_state <= IDLE;</pre>
            endcase
        end // end else (not reset)
    end // end always
```

- always @(posedge clk or negedge rst\_n) begin ... end: This is a sequential block, meaning its contents are executed on the positive edge of clk or the negative edge of rst\_n. All assignments within this block use non-blocking assignments (<=), which is crucial for synchronous logic.
- Reset Logic (if (!rst n)):
  - When rst n is low (active-low reset), all internal registers are initialized to their default values.
  - o current state is set to HRS STATE.
  - Counters and FSM state are cleared.
  - o cell failed flag is reset to 0.
  - A \$display message confirms the reset.
- Endurance Check (else if (!cell\_failed\_flag && endurance\_counter >= ENDURANCE\_LIMIT)):
  - This logic runs on every positive clock edge (when not in reset).
  - It continuously checks if the endurance\_counter has reached or exceeded the ENDURANCE\_LIMIT and if the cell failed flag isn't already set.
  - o If the limit is reached, cell failed flag is set to 1'b1, and a \$display message announces the cell failure.
  - o Crucially, once cell failed flag is set, it stays set (!cell failed flag becomes false, so this if condition won't trigger again

for the same cell).

• Main Write FSM (case (write\_fsm\_state)): This case statement defines the behavior of the cell based on its current write fsm state.

#### o IDLE State:

■ Condition to start write: Checks if (write\_en && !cell\_failed\_flag). A write can only start if write\_en is asserted and the cell has not failed.

## ■ Determine target:

- If target\_state is LRS\_STATE, the FSM transitions to SETTING. delay counter is reset.
- If target\_state is HRS\_STATE, the FSM transitions to RESETTING. delay counter is reset.
- Attempt to write failed cell: else if (write\_en && cell\_failed\_flag): If write\_en is asserted but the cell has already failed, a message is displayed, but the cell remains in IDLE. No state change occurs, and endurance\_counter is not incremented, modeling a failed write attempt.

#### SETTING State:

- Delay countdown: if (delay\_counter < SET\_DELAY\_CYCLES 1): The FSM stays in SETTING for SET\_DELAY\_CYCLES. The delay\_counter increments each cycle. The comparison SET\_DELAY\_CYCLES 1 ensures that it counts from 0 up to SET\_DELAY\_CYCLES 1, covering exactly SET\_DELAY\_CYCLES clock cycles (e.g., for 10 cycles, it counts 0, 1, ..., 9).
- **Completion:** else: When the delay is complete (delay\_counter is SET\_DELAY\_CYCLES 1 and the next clock edge arrives):
  - current\_state <= LRS\_STATE;: The actual ReRAM cell state is updated to LRS.</li>
  - endurance\_counter <= endurance\_counter + 1;: The endurance counter is incremented, as a successful write occurred.
  - write fsm state <= IDLE;: The FSM returns to the IDLE state.
  - A \$display message confirms the completion.

#### RESETTING State:

- Similar to SETTING, but the delay is governed by RESET\_DELAY\_CYCLES.
- Upon completion, current state <= HRS STATE;, endurance counter increments, and the FSM returns to IDLE.
- default State: A safety net. If the FSM somehow enters an undefined state, it immediately transitions back to IDLE to prevent unpredictable behavior.

# 2. reram\_cell\_tb.sv - ReRAM Cell Testbench

This module is solely for verifying the behavior of reram\_cell. It provides inputs, generates a clock, and checks outputs. It does not get synthesized into hardware.

## **Module Declaration and Testbench Parameters**

```
`timescale 1ns / 1ps

module reram_cell_tb;

// Parameters for the testbench (should match or be compatible with DUT)

localparam LRS_STATE_TB = 1'b0;

localparam HRS_STATE_TB = 1'b1;

localparam SET_DELAY_CYCLES_TB = 10;

localparam RESET_DELAY_CYCLES_TB = 10;

localparam ENDURANCE_LIMIT_TB = 1000;

localparam CLOCK_PERIOD = 10; // 10ns clock period (100 MHz clock)
```

- **module reram\_cell\_tb;**: Standard module declaration. Testbenches typically don't have ports because they are the top-level entity in simulation.
- **localparam ...\_TB**: These parameters are defined locally in the testbench. It's good practice to mirror the DUT's parameters here, sometimes with different names (e.g., \_TB suffix) to avoid confusion. This allows the testbench to easily adapt if the DUT's parameters change.
- CLOCK\_PERIOD: Defines the clock period for the testbench's clock generator.

# Testbench Signals and DUT Instantiation

```
// Testbench Signals (wires and regs)
reg clk;
reg rst_n;
reg write_en;
reg target_state;
wire read_data;
wire busy;
wire failed;
reg [31:0] i; // Loop counter, declared at module level for XSim compatibility
// Instantiate the Device Under Test (DUT)
reram_cell #(
    .LRS_STATE(LRS_STATE_TB),
    .HRS_STATE(HRS_STATE_TB),
    .SET_DELAY_CYCLES(SET_DELAY_CYCLES_TB),
    .RESET_DELAY_CYCLES(RESET_DELAY_CYCLES_TB),
    .ENDURANCE_LIMIT(ENDURANCE_LIMIT_TB)
) dut (
    .clk(clk),
    .rst_n(rst_n),
    .write_en(write_en),
    .target_state(target_state),
    .read_data(read_data),
```

```
.busy(busy),
.failed(failed)
);
```

- reg ...;: Signals that will drive inputs to the DUT (clk, rst\_n, write\_en, target\_state) must be declared as reg.
- wire ...;: Signals that receive outputs from the DUT (read\_data, busy, failed) must be declared as wire.
- reg [31:0] i;: This is the loop counter variable. It was moved to the module scope as reg to resolve the Vivado XSim syntax errors, ensuring compatibility.
- reram\_cell #(...) dut (...): Instantiates your reram\_cell module.
  - #(...): Parameter overrides. The testbench's \_TB parameters are passed to the DUT.
  - o dut: The instance name (arbitrary).
  - o (...): Port connections. Signals declared in the testbench are connected to the corresponding ports of the dut.

## **Clock Generation**

```
// Clock Generation
initial begin
  clk = 0;
  forever #(CLOCK_PERIOD / 2) clk = ~clk; // Toggle clock every half period
end
```

- initial begin ... end: This block executes only once at the beginning of the simulation.
- clk = 0;: Initializes the clock to low.
- forever #(CLOCK\_PERIOD / 2) clk = ~clk;: This creates a continuous clock signal.
  - #(CLOCK\_PERIOD / 2): Delays for half a clock period.
  - o clk = ~clk;: Toggles the clk signal. This results in a square wave with the specified CLOCK\_PERIOD.

# Test Scenario (initial block)

This is the heart of the testbench, defining the sequence of operations to test the reram\_cell.

```
initial begin
   $display("-----");
   $display(" ReRAM Cell Testbench Started
   $display("-----");
   // Initialize signals
   rst_n = 0; // Assert reset
   write_en = 0;
   target_state = HRS_STATE_TB;
   // Apply reset for a few clock cycles
   #(CLOCK_PERIOD * 5); // Hold reset for 5 clock cycles (50ns in this case)
   rst_n = 1; // De-assert reset
   $display("Time %0t: Reset Released. Initializing test sequence.", $time);
   #(CLOCK_PERIOD); // Wait one cycle after reset for signals to settle
   // --- Test Case 2: SET Operation (HRS -> LRS) ---
   $display("Time %0t: Starting SET operation (HRS -> LRS).", $time);
   write_en = 1;
   target_state = LRS_STATE_TB;
```

```
#(CLOCK_PERIOD); // Assert write_en for one full clock cycle
        write_en = 0; // De-assert write_en; DUT should now be busy setting
        // Wait for SET operation to complete
        wait (dut.write_fsm_state == dut.IDLE); // Waits until DUT's FSM returns to IDLE
        #(CLOCK_PERIOD); // Give an extra cycle for read_data to update after FSM transitions
        // ... (assertions/checks) ...
        // --- Test Case 3: RESET Operation (LRS -> HRS) ---
        $display("Time %0t: Starting RESET operation (LRS -> HRS).", $time);
        write_en = 1;
        target_state = HRS_STATE_TB;
        #(CLOCK_PERIOD);
        write_en = 0;
        // Wait for RESET operation to complete
        wait (dut.write_fsm_state == dut.IDLE);
        #(CLOCK_PERIOD);
        // ... (assertions/checks) ...
        // --- Test Case 4: Repeated Writes to hit Endurance Limit ---
        $display("Time %0t: Starting repeated write operations to test endurance limit (%0d).",
                 $time, ENDURANCE LIMIT TB);
        for (i = 0; i < ENDURANCE_LIMIT_TB + 5; i++) begin // Iterate slightly more than limit
            if (!failed) begin // Only attempt write if cell hasn't failed yet
                write en = 1;
                target_state = (read_data == HRS_STATE_TB) ? LRS_STATE_TB : HRS_STATE_TB; // Alternate
state
                #(CLOCK_PERIOD);
                write_en = 0;
                wait (dut.write_fsm_state == dut.IDLE);
                #(CLOCK_PERIOD);
                $display("Time %0t: Write Cycle %0d. Current State: %b, Busy: %b, Failed: %b",
                         $time, i + 1, read_data, busy, failed);
                // Basic check after each write
                if (!failed && (read_data !== ((target_state == LRS_STATE_TB) ? LRS_STATE_TB :
HRS_STATE_TB))) begin
                    $error("Write cycle %0d FAILED! State mismatch.", i + 1);
            end else begin
                $display("Time %0t: Cell FAILED at cycle %0d. Remaining cycles will attempt writes to a
failed cell.", $time, i);
                break; // Exit loop if cell fails
            end
        end
        // --- Test Case 5: Attempt Write to Failed Cell ---
        $display("Time %0t: Attempting write to a FAILED cell.", $time);
```

```
if (failed) begin
          write_en = 1;
          target_state = (read_data == HRS_STATE_TB) ? LRS_STATE_TB : HRS_STATE_TB;
          #(CLOCK_PERIOD * (SET_DELAY_CYCLES_TB + 5)); // Provide ample time to see if busy
          write_en = 0;
          $display("Time %0t: Write attempt on failed cell completed. Busy: %b, Failed: %b, Read
Data: %b",
                  $time, busy, failed, read_data);
          if (busy !== 0) begin
             $error("Failed cell should not be busy after write attempt.");
          end
       end else begin
          $warning("Cell did not fail during endurance test, skipping 'write to failed cell' test.");
      $display("-----");
                        ReRAM Cell Testbench Finished
      $display("
      $display("-----");
       $finish; // End simulation
   end
```

- Sequential Execution: The initial block executes its statements sequentially.
- **Signal Initialization:** Sets all inputs to known, safe values at the beginning.
- Reset Sequence: It brings rst\_n low for 5 clock cycles, then raises it, modeling a proper reset.
- #(delay): This is a Verilog time delay. #(CLOCK\_PERIOD) waits for one clock cycle's duration. This is important for synchronous logic where inputs need to be stable before the clock edge.
- write\_en pulse: For write operations, write\_en is asserted for exactly one clock cycle (write\_en = 1; #(CLOCK\_PERIOD); write en = 0;). The DUT's FSM should then take over and manage the delay.
- wait (condition);: This statement pauses the execution of the initial block until the specified condition becomes true. This is crucial for synchronizing the testbench with the DUT's internal state, ensuring the testbench doesn't try to send a new command while the DUT is still busy.
- \$display(...): Prints messages to the simulation console, showing the progress of the test and key values.
- \$error(...): Prints an error message and increments an internal error count in the simulator. Good for automated checking.
- **\$warning(...)**: Prints a warning message.
- **Endurance Test Loop:** The for loop repeatedly issues write commands, alternating the target\_state to stress the cell's endurance. It checks the failed flag to ensure no new writes are attempted on a failed cell.
- **Post-Failure Test:** After the endurance limit is theoretically hit, it attempts one more write to a "failed" cell to confirm that the busy signal remains low and the state doesn't change, as per the DUT's specification.
- \$finish;: Terminates the simulation.

```
launch_simulation
INFO: [Vivado 12-5682] Launching behavioral simulation in
'C:/Users/hrish/Downloads/ReRAM_Thesis/Project Folder/Sim/Sim.sim/sim_1/behav/xsim'
INFO: [SIM-utils-51] Simulation object is 'sim_1'
INFO: [SIM-utils-54] Inspecting design source files for 'reram_cell_tb' in fileset 'sim_1'...
INFO: [USF-XSim-97] Finding global include files...
INFO: [USF-XSim-98] Fetching design files from 'sim_1'...
INFO: [USF-XSim-2] XSim::Compile design
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in
```

```
'C:/Users/hrish/Downloads/ReRAM Thesis/Project Folder/Sim/Sim.sim/sim 1/behav/xsim'
"xvlog --incr --relax -L xil_defaultlib -prj reram_cell_tb_vlog.prj"
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "C:/Users/hrish/Downloads/ReRAM_Thesis/Project
Folder/Sim/Sim.srcs/sources 1/new/reram cell.sv" into library xil defaultlib
INFO: [VRFC 10-311] analyzing module reram cell
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "C:/Users/hrish/Downloads/ReRAM_Thesis/Project
Folder/Sim/Sim.srcs/sim_1/new/reram_cell_tb.sv" into library xil_defaultlib
INFO: [VRFC 10-311] analyzing module reram_cell_tb
INFO: [USF-XSim-69] 'compile' step finished in '1' seconds
INFO: [USF-XSim-3] XSim::Elaborate design
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/hrish/Downloads/ReRAM_Thesis/Project
Folder/Sim/Sim.sim/sim 1/behav/xsim'
Vivado Simulator 2018.1
Copyright 1986-1999, 2001-2017 Xilinx, Inc. All Rights Reserved.
Running: C:/Xilinx/Vivado/2018.1/bin/unwrapped/win64.o/xelab.exe -wto 45fd118e296e4cf9908420759dbb98b6
--incr --debug typical --relax --mt 2 -L xilinx_vip -L xil_defaultlib -L unisims_ver -L unimacro_ver -L
secureip --snapshot reram_cell_tb_behav xil_defaultlib.reram_cell_tb xil_defaultlib.glbl -log
elaborate.log
Using 2 slave threads.
Starting static elaboration
Completed static elaboration
Starting simulation data flow analysis
Completed simulation data flow analysis
Time Resolution for simulation is 1ps
Compiling module xil defaultlib.reram cell(SET DELAY CYCLES=5,RE...
Compiling module xil_defaultlib.reram_cell_tb
Compiling module xil_defaultlib.glbl
Built simulation snapshot reram_cell_tb_behav
INFO: [USF-XSim-69] 'elaborate' step finished in '2' seconds
INFO: [USF-XSim-4] XSim::Simulate design
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/hrish/Downloads/ReRAM_Thesis/Project
Folder/Sim/Sim.sim/sim 1/behav/xsim'
INFO: [USF-XSim-98] *** Running xsim
   with args "reram_cell_tb_behav -key {Behavioral:sim_1:Functional:reram_cell_tb} -tclbatch
{reram_cell_tb.tcl} -log {simulate.log}"
INFO: [USF-XSim-8] Loading simulator feature
Vivado Simulator 2018.1
Time resolution is 1 ps
source reram cell tb.tcl
# set curr_wave [current_wave_config]
# if { [string length $curr_wave] == 0 } {
  if { [llength [get_objects]] > 0} {
#
     add wave /
#
     set_property needs_save false [current_wave_config]
#
   } else {
       send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave
window. If you want to open a wave window go to 'File->New Waveform Configuration' or type
'create_wave_config' in the TCL console."
# }
# run 1000ms
```

-----

#### ReRAM Cell Testbench Started

```
Time 0: Cell RESET! Initial State: 1, Endurance: 0
Time 5000: Cell RESET! Initial State: 1, Endurance: 0
Time 15000: Cell RESET! Initial State: 1, Endurance: 0
Time 25000: Cell RESET! Initial State: 1, Endurance: 0
Time 35000: Cell RESET! Initial State: 1, Endurance: 0
Time 45000: Cell RESET! Initial State: 1, Endurance: 0
Time 50000: Reset Released. Initializing test sequence.
Time 60000: Initial state check. Expected: 1, Actual: 1. Failed: 0
Time 60000: Starting SET operation (HRS -> LRS).
Time 65000: Cell (IDLE->SETTING) for target 0. Current: 1
Time 75000: Cell (SETTING) Delay: 0/5. Current State: 1
Time 85000: Cell (SETTING) Delay: 1/5. Current State: 1
Time 95000: Cell (SETTING) Delay: 2/5. Current State: 1
Time 105000: Cell (SETTING) Delay: 3/5. Current State: 1
Time 115000: Cell (SETTING->IDLE) COMPLETE. New State: 0, Endurance: 1
Time 125000: SET operation completed. Expected: 0, Actual: 0. Busy: 0, Failed: 0
Time 125000: Starting RESET operation (LRS -> HRS).
Time 125000: Cell (IDLE->RESETTING) for target 1. Current: 0
Time 135000: Cell (RESETTING) Delay: 0/5. Current State: 0
Time 145000: Cell (RESETTING) Delay: 1/5. Current State: 0
Time 155000: Cell (RESETTING) Delay: 2/5. Current State: 0
Time 165000: Cell (RESETTING) Delay: 3/5. Current State: 0
Time 175000: Cell (RESETTING->IDLE) COMPLETE. New State: 1, Endurance: 2
Time 185000: RESET operation completed. Expected: 1, Actual: 1. Busy: 0, Failed: 0
Time 185000: Starting repeated write operations to test endurance limit (7).
Time 185000: Cell (IDLE->SETTING) for target 0. Current: 1
Time 195000: Cell (SETTING) Delay: 0/5. Current State: 1
Time 205000: Cell (SETTING) Delay: 1/5. Current State: 1
Time 215000: Cell (SETTING) Delay: 2/5. Current State: 1
Time 225000: Cell (SETTING) Delay: 3/5. Current State: 1
Time 235000: Cell (SETTING->IDLE) COMPLETE. New State: 0, Endurance: 3
Time 245000: Write Cycle 1. Current State: 0, Busy: 0, Failed: 0
Time 245000: Cell (IDLE->RESETTING) for target 1. Current: 0
Time 255000: Cell (RESETTING) Delay: 0/5. Current State: 0
Time 265000: Cell (RESETTING) Delay: 1/5. Current State: 0
Time 275000: Cell (RESETTING) Delay: 2/5. Current State: 0
Time 285000: Cell (RESETTING) Delay: 3/5. Current State: 0
Time 295000: Cell (RESETTING->IDLE) COMPLETE. New State: 1, Endurance: 4
Time 305000: Write Cycle 2. Current State: 1, Busy: 0, Failed: 0
Time 305000: Cell (IDLE->SETTING) for target 0. Current: 1
Time 315000: Cell (SETTING) Delay: 0/5. Current State: 1
Time 325000: Cell (SETTING) Delay: 1/5. Current State: 1
Time 335000: Cell (SETTING) Delay: 2/5. Current State: 1
Time 345000: Cell (SETTING) Delay: 3/5. Current State: 1
Time 355000: Cell (SETTING->IDLE) COMPLETE. New State: 0, Endurance: 5
Time 365000: Write Cycle 3. Current State: 0, Busy: 0, Failed: 0
Time 365000: Cell (IDLE->RESETTING) for target 1. Current: 0
Time 375000: Cell (RESETTING) Delay: 0/5. Current State: 0
```

```
Time 385000: Cell (RESETTING) Delay: 1/5. Current State: 0
Time 395000: Cell (RESETTING) Delay: 2/5. Current State: 0
Time 405000: Cell (RESETTING) Delay: 3/5. Current State: 0
Time 415000: Cell (RESETTING->IDLE) COMPLETE. New State: 1, Endurance: 6
Time 425000: Write Cycle 4. Current State: 1, Busy: 0, Failed: 0
Time 425000: Cell (IDLE->SETTING) for target 0. Current: 1
Time 435000: Cell (SETTING) Delay: 0/5. Current State: 1
Time 445000: Cell (SETTING) Delay: 1/5. Current State: 1
Time 455000: Cell (SETTING) Delay: 2/5. Current State: 1
Time 465000: Cell (SETTING) Delay: 3/5. Current State: 1
Time 475000: Cell (SETTING->IDLE) COMPLETE. New State: 0, Endurance: 7
Time 485000: Write Cycle 5. Current State: 0, Busy: 0, Failed: 0
Time 485000: Cell FAILED! Endurance Limit (7) reached. Current endurance: 7
Time 485000: Cell (IDLE->RESETTING) for target 1. Current: 0
Time 495000: Cell (RESETTING) Delay: 0/5. Current State: 0
Time 505000: Cell (RESETTING) Delay: 1/5. Current State: 0
Time 515000: Cell (RESETTING) Delay: 2/5. Current State: 0
Time 525000: Cell (RESETTING) Delay: 3/5. Current State: 0
Time 535000: Cell (RESETTING->IDLE) COMPLETE. New State: 1, Endurance: 8
Time 545000: Write Cycle 6. Current State: 1, Busy: 0, Failed: 1
Time 545000: Cell FAILED at cycle 6. Remaining cycles will attempt writes to a failed cell.
Time 545000: Attempting write to a FAILED cell.
Time 545000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 555000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 565000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 575000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 585000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 595000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 605000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 615000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 625000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 635000: Cell (IDLE) Write attempt to FAILED cell. Current: 1, Endurance: 8
Time 645000: Write attempt on failed cell completed. Busy: 0, Failed: 1, Read Data: 1
          ReRAM Cell Testbench Finished
$finish called at time : 645 ns : File "C:/Users/hrish/Downloads/ReRAM_Thesis/Project
Folder/Sim/Sim.srcs/sim_1/new/reram_cell_tb.sv" Line 177
INFO: [USF-XSim-96] XSim completed. Design snapshot 'reram_cell_tb_behav' loaded.
INFO: [USF-XSim-97] XSim simulation ran for 1000ms
launch_simulation: Time (s): cpu = 00:00:04 ; elapsed = 00:00:07 . Memory (MB): peak = 1342.566 ; gain
= 0.000
```



clk, rst\_n, current=HRS,delay=0,endurance=0

