

## 8086 16-BIT HMOS MICROPROCESSOR 8086/8086-2/8086-1

- Direct Addressing Capability 1 MByte of Memory
- Architecture Designed for Powerful Assembly Language and Efficient High Level Languages
- 14 Word, by 16-Bit Register Set with Symmetrical Operations
- 24 Operand Addressing Modes
- Bit, Byte, Word, and Block Operations
- 8 and 16-Bit Signed and Unsigned Arithmetic in Binary or Decimal Including Multiply and Divide

- Range of Clock Rates:
  5 MHz for 8086,
  8 MHz for 8086-2,
  10 MHz for 8086-1
- MULTIBUS System Compatible Interface
- Available in EXPRESS
  - Standard Temperature Range
  - Extended Temperature Range
- Available in 40-Lead Cerdip and Plastic Package

(See Packaging Spec. Order #231369)

The Intel 8086 high performance 16-bit CPU is available in three clock rates: 5, 8 and 10 MHz. The CPU is implemented in N-Channel, depletion load, silicon gate technology (HMOS-III), and packaged in a 40-pin CERDIP or plastic package. The 8086 operates in both single processor and multiple processor configurations to achieve high performance levels.



Figure 1. 8086 CPU Block Diagram

231455-1

September 1990 Order Number: 231455-005



### **Table 1. Pin Description**

The following pin function descriptions are for 8086 systems in either minimum or maximum mode. The "Local Bus" in these descriptions is the direct multiplexed bus interface connection to the 8086 (without regard to additional bus buffers).

| Symbol                                                                                                                                         | Pin No.  | Туре |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Name an                         | d Function                                                                     |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------|--|--|--|
| AD <sub>15</sub> -AD <sub>0</sub>                                                                                                              | 2–16, 39 | 1/0  | <b>ADDRESS DATA BUS:</b> These lines constitute the time multiplexed memory/IO address ( $T_1$ ), and data ( $T_2$ , $T_3$ , $T_W$ , $T_4$ ) bus. $A_0$ is analogous to BHE for the lower byte of the data bus, pins $D_7 - D_0$ . It is LOW during $T_1$ when a byte is to be transferred on the lower portion of the bus in memory or I/O operations. Eight-bit oriented devices tied to the lower half would normally use $A_0$ to condition chip select functions. (See BHE.) These lines are active HIGH and float to 3-state OFF during interrupt acknowledge and local bus "hold acknowledge".                                                                                                 |                                 |                                                                                |  |  |  |
| A <sub>19</sub> /S <sub>6</sub> ,<br>A <sub>18</sub> /S <sub>5</sub> ,<br>A <sub>17</sub> /S <sub>4</sub> ,<br>A <sub>16</sub> /S <sub>3</sub> | 35–38    | 0    | ADDRESS/STATUS: During T <sub>1</sub> these are the four most significant address lines for memory operations. During I/O operations these lines are LOW. During memory and I/O operations, status information is available on these lines during T <sub>2</sub> , T <sub>3</sub> , T <sub>W</sub> , T <sub>4</sub> . The status of the interrupt enable FLAG bit (S <sub>5</sub> ) is updated at the beginning of each CLK cycle. A <sub>17</sub> /S <sub>4</sub> and A <sub>16</sub> /S <sub>3</sub> are encoded as shown.  This information indicates which relocation register is presently being used for data accessing.  These lines float to 3-state OFF during local bus "hold acknowledge." |                                 |                                                                                |  |  |  |
|                                                                                                                                                |          |      | A <sub>17</sub> /S <sub>4</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | A <sub>16</sub> /S <sub>3</sub> | Characteristics                                                                |  |  |  |
|                                                                                                                                                |          |      | 0 (LOW)<br>0<br>1 (HIGH)<br>1<br>S <sub>6</sub> is 0<br>(LOW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0<br>1<br>0<br>1                | Alternate Data<br>Stack<br>Code or None<br>Data                                |  |  |  |
| BHE/S <sub>7</sub>                                                                                                                             | 34       | 0    | <b>BUS HIGH ENABLE/STATUS:</b> During $T_1$ the bus high enable signal (BHE) should be used to enable data onto the most significant half of the data bus, pins $D_{15}-D_8$ . Eight-bit oriented devices tied to the upper half of the bus would normally use $\overline{BHE}$ to condition chip select functions. $\overline{BHE}$ is LOW during $T_1$ for read, write, and interrupt acknowledge cycles when a byte is to be transferred on the high portion of the bus. The $S_7$ status information is available during $T_2$ , $T_3$ , and $T_4$ . The signal is active LOW, and floats to 3-state OFF in "hold". It is LOW during $T_1$ for the first interrupt acknowledge cycle.             |                                 |                                                                                |  |  |  |
|                                                                                                                                                |          |      | BHE A <sub>0</sub> Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                 |                                                                                |  |  |  |
|                                                                                                                                                |          |      | 0<br>0<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0<br>1<br>0<br>1                | Whole word Upper byte from/to odd address Lower byte from/to even address None |  |  |  |
| RD                                                                                                                                             | 32       | 0    | <b>READ:</b> Read strobe indicates that the processor is performing a memory or I/O read cycle, depending on the state of the S $_2$ pin. This signal is used to read devices which reside on the 8086 local bus. $\overline{\text{RD}}$ is active LOW during T $_2$ , T $_3$ and T $_W$ of any read cycle, and is guaranteed to remain HIGH in T $_2$ until the 8086 local bus has floated. This signal floats to 3-state OFF in "hold acknowledge".                                                                                                                                                                                                                                                 |                                 |                                                                                |  |  |  |



Table 1. Pin Description (Continued)

| Symbol          | Pin No. | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| READY           | 22      | I    | <b>READY:</b> is the acknowledgement from the addressed memory or I/O device that it will complete the data transfer. The READY signal from memory/IO is synchronized by the 8284A Clock Generator to form READY. This signal is active HIGH. The 8086 READY input is not synchronized. Correct operation is not guaranteed if the setup and hold times are not met.                                                                   |
| INTR            | 18      | I    | INTERRUPT REQUEST: is a level triggered input which is sampled during the last clock cycle of each instruction to determine if the processor should enter into an interrupt acknowledge operation. A subroutine is vectored to via an interrupt vector lookup table located in system memory. It can be internally masked by software resetting the interrupt enable bit. INTR is internally synchronized. This signal is active HIGH. |
| TEST            | 23      | I    | <b>TEST:</b> input is examined by the "Wait" instruction. If the TEST input is LOW execution continues, otherwise the processor waits in an "Idle" state. This input is synchronized internally during each clock cycle on the leading edge of CLK.                                                                                                                                                                                    |
| NMI             | 17      | I    | NON-MASKABLE INTERRUPT: an edge triggered input which causes a type 2 interrupt. A subroutine is vectored to via an interrupt vector lookup table located in system memory. NMI is not maskable internally by software. A transition from LOW to HIGH initiates the interrupt at the end of the current instruction. This input is internally synchronized.                                                                            |
| RESET           | 21      | I    | <b>RESET:</b> causes the processor to immediately terminate its present activity. The signal must be active HIGH for at least four clock cycles. It restarts execution, as described in the Instruction Set description, when RESET returns LOW. RESET is internally synchronized.                                                                                                                                                     |
| CLK             | 19      | I    | <b>CLOCK:</b> provides the basic timing for the processor and bus controller. It is asymmetric with a 33% duty cycle to provide optimized internal timing.                                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> | 40      |      | V <sub>CC</sub> : +5V power supply pin.                                                                                                                                                                                                                                                                                                                                                                                                |
| GND             | 1, 20   |      | GROUND                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| MN/MX           | 33      | I    | MINIMUM/MAXIMUM: indicates what mode the processor is to operate in. The two modes are discussed in the following sections.                                                                                                                                                                                                                                                                                                            |

The following pin function descriptions are for the 8086/8288 system in maximum mode (i.e.,  $MN/\overline{MX} = V_{SS}$ ). Only the pin functions which are unique to maximum mode are described; all other pin functions are as described above.

| $\overline{S_2}$ , $\overline{S_1}$ , $\overline{S_0}$ | 26-28 | 0 | <b>STATUS:</b> active during $T_4$ , $T_1$ , and $T_2$ and is returned to the passive state (1, 1, 1) during $T_3$ or during $T_W$ when READY is HIGH. This status is used by the 8288 Bus Controller to generate all memory and I/O access control signals. Any change by $\overline{S_2}$ , $\overline{S_1}$ , or $\overline{S_0}$ during $T_4$ is used to indicate the beginning of a bus cycle, and the return to the passive state in $T_3$ or $T_W$ is used to indicate the end of a bus cycle. |
|--------------------------------------------------------|-------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------------------|-------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|



Table 1. Pin Description (Continued)

| Symbol                                                       | Pin No. | Туре |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ı              | Name and       | I Function                       |  |
|--------------------------------------------------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------------------------|--|
| $\overline{S_2}, \overline{S_1}, \overline{S_0}$ (Continued) | 26-28   | 0    | These signals fl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |                | "hold acknowledge". These status |  |
|                                                              |         |      | S <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | S <sub>1</sub> | S <sub>0</sub> | Characteristics                  |  |
|                                                              |         |      | 0 (LOW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0              | 0              | Interrupt Acknowledge            |  |
|                                                              |         |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0              | 1              | Read I/O Port                    |  |
|                                                              |         |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | 0              | Write I/O Port                   |  |
|                                                              |         |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | 1              | Halt Code Assess                 |  |
|                                                              |         |      | 1 (HIGH)<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0              | 0              | Code Access Read Memory          |  |
|                                                              |         |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1              | 0              | Write Memory                     |  |
|                                                              |         |      | i i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1              | 1              | Passive                          |  |
| RQ/GT <sub>0</sub> ,<br>RQ/GT <sub>1</sub>                   | 30, 31  | 1/0  | REQUEST/GRANT: pins are used by other local bus masters to force the processor to release the local bus at the end of the processor's current bus cycle. Each pin is bidirectional with RQ/GT <sub>0</sub> having higher priority than RQ/GT <sub>1</sub> . RQ/GT pins have internal pull-up resistors and may be left unconnected. The request/grant sequence is as follows (see Page 2-24):  1. A pulse of 1 CLK wide from another local bus master indicates a local bus request ("hold") to the 8086 (pulse 1).  2. During a T <sub>4</sub> or T <sub>1</sub> clock cycle, a pulse 1 CLK wide from the 8086 to the requesting master (pulse 2), indicates that the 8086 has allowed the local bus to float and that it will enter the "hold acknowledge" state at the next CLK. The CPU's bus interface unit is disconnected logically from the local bus during "hold acknowledge".  3. A pulse 1 CLK wide from the requesting master indicates to the 8086 (pulse 3) that the "hold" request is about to end and that the 8086 can reclaim the local bus at the next CLK.  Each master-master exchange of the local bus is a sequence of 3 pulses. There must be one dead CLK cycle after each bus exchange. Pulses are active LOW.  If the request is made while the CPU is performing a memory cycle, it will release the local bus during T <sub>4</sub> of the cycle when all the following conditions are met:  1. Request occurs on or before T <sub>2</sub> .  2. Current cycle is not the low byte of a word (on an odd address).  3. Current cycle is not the first acknowledge of an interrupt acknowledge sequence.  4. A locked instruction is not currently executing.  If the local bus will be released during the next clock.  2. A memory cycle will start within 3 clocks. Now the four rules for a currently active memory cycle apply with condition number 1 already |                |                |                                  |  |
| LOCK                                                         | 29      | 0    | satisfied.  LOCK: output indicates that other system bus masters are not to gain control of the system bus while LOCK is active LOW. The LOCK signal is activated by the "LOCK" prefix instruction and remains active until the completion of the next instruction. This signal is active LOW, and floats to 3-state OFF in "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                |                                  |  |



Table 1. Pin Description (Continued)

| Symbol                            | Pin No. | Туре | Name and Function                                                                                                                                                                                                                |   |                            |  |  |
|-----------------------------------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------|--|--|
| QS <sub>1</sub> , QS <sub>0</sub> | 24, 25  | 0    | QUEUE STATUS: The queue status is valid during the CLK cycle after which the queue operation is performed. QS <sub>1</sub> and QS <sub>0</sub> provide status to allow external tracking of the internal 8086 instruction queue. |   |                            |  |  |
|                                   |         |      | QS <sub>1</sub> QS <sub>0</sub> Characteristics                                                                                                                                                                                  |   |                            |  |  |
|                                   |         |      | 0 (LOW) 0 No Operation                                                                                                                                                                                                           |   |                            |  |  |
|                                   |         |      | 0 1 First Byte of Op Code from Queue                                                                                                                                                                                             |   |                            |  |  |
|                                   |         |      | 1 (HIGH) 0 Empty the Queue                                                                                                                                                                                                       |   |                            |  |  |
|                                   |         |      | 1                                                                                                                                                                                                                                | 1 | Subsequent Byte from Queue |  |  |

The following pin function descriptions are for the 8086 in minimum mode (i.e.,  $MN/\overline{MX} = V_{CC}$ ). Only the pin functions which are unique to minimum mode are described; all other pin functions are as described above.

| M/ĪŌ          | 28     | 0   | <b>STATUS LINE:</b> logically equivalent to $S_2$ in the maximum mode. It is used to distinguish a memory access from an I/O access. $M/\overline{10}$ becomes valid in the $T_4$ preceding a bus cycle and remains valid until the final $T_4$ of the cycle (M = HIGH, IO = LOW). $M/\overline{10}$ floats to 3-state OFF in local bus "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|---------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| WR            | 29     | 0   | <b>WRITE:</b> indicates that the processor is performing a write memory or write I/O cycle, depending on the state of the $M/\overline{IO}$ signal. $\overline{WR}$ is active for $T_2$ , $T_2$ and $T_W$ of any write cycle. It is active LOW, and floats to 3-state OFF in local bus "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| ĪNTA          | 24     | 0   | $\overline{\text{INTA}}$ : is used as a read strobe for interrupt acknowledge cycles. It is active LOW during T <sub>2</sub> , T <sub>3</sub> and T <sub>W</sub> of each interrupt acknowledge cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| ALE           | 25     | 0   | <b>ADDRESS LATCH ENABLE:</b> provided by the processor to latch the address into the 8282/8283 address latch. It is a HIGH pulse active during T <sub>1</sub> of any bus cycle. Note that ALE is never floated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| DT/R          | 27     | 0   | <b>DATA TRANSMIT/RECEIVE:</b> needed in minimum system that desires to use an 8286/8287 data bus transceiver. It is used to control the direction of data flow through the transceiver. Logically DT/ $\overline{R}$ is equivalent to $\overline{S_1}$ in the maximum mode, and its timing is the same as for M/ $\overline{IO}$ . (T = HIGH, R = LOW.) This signal floats to 3-state OFF in local bus "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| DEN           | 26     | 0   | <b>DATA ENABLE:</b> provided as an output enable for the 8286/8287 in a minimum system which uses the transceiver. $\overline{\text{DEN}}$ is active LOW during each memory and I/O access and for INTA cycles. For a read or $\overline{\text{INTA}}$ cycle it is active from the middle of T <sub>2</sub> until the middle of T <sub>4</sub> , while for a write cycle it is active from the beginning of T <sub>2</sub> until the middle of T <sub>4</sub> . $\overline{\text{DEN}}$ floats to 3-state OFF in local bus "hold acknowledge".                                                                                                                                                                                                                                                                                                             |  |  |  |
| HOLD,<br>HLDA | 31, 30 | 1/0 | HOLD: indicates that another master is requesting a local bus "hold." To be acknowledged, HOLD must be active HIGH. The processor receiving the "hold" request will issue HLDA (HIGH) as an acknowledgement in the middle of a T <sub>4</sub> or T <sub>i</sub> clock cycle. Simultaneous with the issuance of HLDA the processor will float the local bus and control lines. After HOLD is detected as being LOW, the processor will LOWer the HLDA, and when the processor needs to run another cycle, it will again drive the local bus and control lines. Hold acknowledge (HLDA) and HOLD have internal pull-up resistors.  The same rules as for RQ/GT apply regarding when the local bus will be released.  HOLD is not an asynchronous input. External synchronization should be provided if the system cannot otherwise guarantee the setup time. |  |  |  |

5



## 82C55A CHMOS PROGRAMMABLE PERIPHERAL INTERFACE

- Compatible with all Intel and Most Other Microprocessors
- High Speed, "Zero Wait State" Operation with 8 MHz 8086/88 and 80186/188
- 24 Programmable I/O Pins
- **Low Power CHMOS**
- Completely TTL Compatible

- Control Word Read-Back Capability
- Direct Bit Set/Reset Capability
- 2.5 mA DC Drive Capability on all I/O Port Outputs
- Available in 40-Pin DIP and 44-Pin PLCC
- Available in EXPRESS
  - Standard Temperature Range
  - Extended Temperature Range

The Intel 82C55A is a high-performance, CHMOS version of the industry standard 8255A general purpose programmable I/O device which is designed for use with all Intel and most other microprocessors. It provides 24 I/O pins which may be individually programmed in 2 groups of 12 and used in 3 major modes of operation. The 82C55A is pin compatible with the NMOS 8255A and 8255A-5.

In MODE 0, each group of 12 I/O pins may be programmed in sets of 4 and 8 to be inputs or outputs. In MODE 1, each group may be programmed to have 8 lines of input or output. 3 of the remaining 4 pins are used for handshaking and interrupt control signals. MODE 2 is a strobed bi-directional bus configuration.

The 82C55A is fabricated on Intel's advanced CHMOS III technology which provides low power consumption with performance equal to or greater than the equivalent NMOS product. The 82C55A is available in 40-pin DIP and 44-pin plastic leaded chip carrier (PLCC) packages.



Figure 1. 82C55A Block Diagram



Figure 2. 82C55A Pinout
Diagrams are for pin reference only. Package
sizes are not to scale.

October 1995 Order Number: 231256-004



**Table 1. Pin Description** 

| Symbol            | Pin N<br>Dip | umber<br>PLCC    | Туре |                                                                                                                                                                                                                                                                                                                                                     |                                                                                                  |            | Name a    | and Fur  | nction                                            |  |
|-------------------|--------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------|-----------|----------|---------------------------------------------------|--|
| PA <sub>3-0</sub> | 1-4          | 2–5              | 1/0  | <b>PORT A, PINS 0-3:</b> Lower nibble of an 8-bit data output latch/buffer and an 8-bit data input latch.                                                                                                                                                                                                                                           |                                                                                                  |            |           |          |                                                   |  |
| RD                | 5            | 6                | I    | READ                                                                                                                                                                                                                                                                                                                                                | <b>READ CONTROL:</b> This input is low during CPU read operations.                               |            |           |          |                                                   |  |
| CS                | 6            | 7                | I    |                                                                                                                                                                                                                                                                                                                                                     | nd to RE                                                                                         |            |           |          | nables the 82C55A to<br>and WR are ignored        |  |
| GND               | 7            | 8                |      | Syste                                                                                                                                                                                                                                                                                                                                               | m Grou                                                                                           | nd         |           |          |                                                   |  |
| A <sub>1-0</sub>  | 8-9          | 9–10             | I    | contro                                                                                                                                                                                                                                                                                                                                              |                                                                                                  | lection of |           |          | onjunction RD and WR,<br>ree ports or the control |  |
|                   |              |                  |      | A <sub>1</sub>                                                                                                                                                                                                                                                                                                                                      | A <sub>0</sub>                                                                                   | RD         | WR        | CS       | Input Operation (Read)                            |  |
|                   |              |                  |      | 0                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                | 0          | 1         | 0        | Port A - Data Bus                                 |  |
|                   |              |                  |      | 0                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                | 0          | 1         | 0        | Port B - Data Bus                                 |  |
|                   |              |                  |      | 1                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                | 0          | 1         | 0        | Port C - Data Bus                                 |  |
|                   |              |                  |      | 1 1 0 1 0 Control Word - Data                                                                                                                                                                                                                                                                                                                       |                                                                                                  |            |           |          |                                                   |  |
|                   |              |                  |      |                                                                                                                                                                                                                                                                                                                                                     |                                                                                                  |            |           |          | Output Operation (Write)                          |  |
|                   |              |                  |      | 0                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                | 1          | 0         | 0        | Data Bus - Port A                                 |  |
|                   |              |                  |      | 0                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                | 1          | 0         | 0        | Data Bus - Port B                                 |  |
|                   |              |                  |      | 1                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                | 1          | 0         | 0        | Data Bus - Port C                                 |  |
|                   |              |                  |      | 1                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                | 1          | 0         | 0        | Data Bus - Control                                |  |
|                   |              |                  |      |                                                                                                                                                                                                                                                                                                                                                     |                                                                                                  | •          | •         |          | Disable Function                                  |  |
|                   |              |                  |      | Х                                                                                                                                                                                                                                                                                                                                                   | Х                                                                                                | Х          | Х         | 1        | Data Bus - 3 - State                              |  |
|                   |              |                  |      | Х                                                                                                                                                                                                                                                                                                                                                   | Х                                                                                                | 1          | 1         | 0        | Data Bus - 3 - State                              |  |
| PC <sub>7-4</sub> | 10-13        | 11,13–15         | 1/0  | PORT C, PINS 4-7: Upper nibble of an 8-bit data output latch/buffer and an 8-bit data input buffer (no latch for input). This port can be divided into two 4-bit ports under the mode control. Each 4-bit port contains a 4-bit latch and it can be used for the control signal outputs and status signal inputs in conjunction with ports A and B. |                                                                                                  |            |           |          |                                                   |  |
| PC <sub>0-3</sub> | 14-17        | 16–19            | 1/0  | PORT                                                                                                                                                                                                                                                                                                                                                | C, PINS                                                                                          | 3 0−3: L   | ower ni   | bble of  | Port C.                                           |  |
| PB <sub>0-7</sub> | 18–25        | 20-22,<br>24-28  | I/O  | 1                                                                                                                                                                                                                                                                                                                                                   | <b>B, PIN</b> 9<br>a input b                                                                     |            | \n 8-bit  | data ou  | tput latch/buffer and an 8-                       |  |
| $V_{CC}$          | 26           | 29               |      | SYSTI                                                                                                                                                                                                                                                                                                                                               | EM POV                                                                                           | VER: +     | 5V Pov    | ver Sup  | ply.                                              |  |
| D <sub>7-0</sub>  | 27-34        | 30–33,<br>35–38  | I/O  |                                                                                                                                                                                                                                                                                                                                                     | <b>BUS:</b> B<br>n data b                                                                        |            | onal, tri | -state d | ata bus lines, connected to                       |  |
| RESET             | 35           | 39               | I    |                                                                                                                                                                                                                                                                                                                                                     | RESET: A high on this input clears the control register and all ports are set to the input mode. |            |           |          |                                                   |  |
| WR                | 36           | 40               | l    | WRITE CONTROL: This input is low during CPU write operations.                                                                                                                                                                                                                                                                                       |                                                                                                  |            |           |          |                                                   |  |
| PA <sub>7-4</sub> | 37–40        | 41–44            | I/O  |                                                                                                                                                                                                                                                                                                                                                     | A, PINS                                                                                          |            |           |          | an 8-bit data output latch/                       |  |
| NC                |              | 1, 12,<br>23, 34 |      | No Co                                                                                                                                                                                                                                                                                                                                               | nnect                                                                                            |            |           |          |                                                   |  |



## 8254 PROGRAMMABLE INTERVAL TIMER

- Compatible with All Intel and Most Other Microprocessors
- Handles Inputs from DC to 10 MHz
  - 8 MHz 8254
  - 10 MHz 8254-2
- Status Read-Back Command

- Six Programmable Counter Modes
- Three Independent 16-Bit Counters
- **■** Binary or BCD Counting
- Single +5V Supply
- Available in EXPRESS
  - Standard Temperature Range

The Intel 8254 is a counter/timer device designed to solve the common timing control problems in microcomputer system design. It provides three independent 16-bit counters, each capable of handling clock inputs up to 10 MHz. All modes are software programmable. The 8254 is a superset of the 8253.

The 8254 uses HMOS technology and comes in a 24-pin plastic or CERDIP package.



Figure 1. 8254 Block Diagram



Figure 2. Pin Configuration

September 1993 Order Number: 231164-005



**Table 1. Pin Description** 

| Table 1. Fill Description       |            |      |                                                                                                                                                            |  |  |  |  |
|---------------------------------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol                          | Pin<br>No. | Туре | Name and Function                                                                                                                                          |  |  |  |  |
| D <sub>7</sub> -D <sub>0</sub>  | 1–8        | 1/0  | <b>DATA:</b> Bi-directional three state data bus lines, connected to system data bus.                                                                      |  |  |  |  |
| CLK 0                           | 9          | I    | CLOCK 0: Clock input of Counter 0.                                                                                                                         |  |  |  |  |
| OUT 0                           | 10         | 0    | OUTPUT 0: Output of Counter 0.                                                                                                                             |  |  |  |  |
| GATE 0                          | 11         | 1    | GATE 0: Gate input of Counter 0.                                                                                                                           |  |  |  |  |
| GND                             | 12         |      | GROUND: Power supply connection.                                                                                                                           |  |  |  |  |
| V <sub>CC</sub>                 | 24         |      | POWER: +5V power supply connection.                                                                                                                        |  |  |  |  |
| WR                              | 23         | I    | WRITE CONTROL: This input is low during CPU write operations.                                                                                              |  |  |  |  |
| RD                              | 22         | I    | READ CONTROL: This input is low during CPU read operations.                                                                                                |  |  |  |  |
| <u>cs</u>                       | 21         | I    | CHIP SELECT: A low on this input enables the 8254 to respond to RD and WR signals. RD and WR are ignored otherwise.                                        |  |  |  |  |
| A <sub>1</sub> , A <sub>0</sub> | 20–19      | I    | ADDRESS: Used to select one of the three Counters or the Control Word Register for read or write operations. Normally connected to the system address bus. |  |  |  |  |
|                                 |            |      | A <sub>1</sub> A <sub>0</sub> Selects                                                                                                                      |  |  |  |  |
|                                 |            |      | 0 0 Counter 0<br>0 1 Counter 1<br>1 0 Counter 2<br>1 1 Control Word Register                                                                               |  |  |  |  |
| CLK 2                           | 18         | I    | CLOCK 2: Clock input of Counter 2.                                                                                                                         |  |  |  |  |
| OUT 2                           | 17         | 0    | OUT 2: Output of Counter 2.                                                                                                                                |  |  |  |  |
| GATE 2                          | 16         | I    | GATE 2: Gate input of Counter 2.                                                                                                                           |  |  |  |  |
| CLK 1                           | 15         | I    | CLOCK 1: Clock input of Counter 1.                                                                                                                         |  |  |  |  |
| GATE 1                          | 14         | I    | GATE 1: Gate input of Counter 1.                                                                                                                           |  |  |  |  |
| OUT 1                           | 13         | 0    | OUT 1: Output of Counter 1.                                                                                                                                |  |  |  |  |

#### **FUNCTIONAL DESCRIPTION**

#### General

The 8254 is a programmable interval timer/counter designed for use with Intel microcomputer systems. It is a general purpose, multi-timing element that can be treated as an array of I/O ports in the system software.

The 8254 solves one of the most common problems in any microcomputer system, the generation of accurate time delays under software control. Instead of setting up timing loops in software, the programmer configures the 8254 to match his requirements and programs one of the counters for the desired delay. After the desired delay, the 8254 will interrupt the CPU. Software overhead is minimal and variable length delays can easily be accommodated.

Some of the other counter/timer functions common to microcomputers which can be implemented with the 8254 are:

- Real time clock
- Event-counter
- Digital one-shot
- Programmable rate generator
- Square wave generator
- · Binary rate multiplier
- Complex waveform generator
- Complex motor controller

#### **Block Diagram**

#### DATA BUS BUFFER

This 3-state, bi-directional, 8-bit buffer is used to interface the 8254 to the system bus (see Figure 3).



## 8284A, 8284A-1

### Clock Generator and Driver for 8086/8088 Processors

The 8284A is a single chip clock generator/driver for the 8086/8088 processors. The chip contains a crystal-controlled oscillator, a divide-by-three counter, complete MULTIBUS 'Ready' synchronization and reset logic.

The oscillator circuit of the 8284A is designed primarily for use with a fundamental mode, series resonant crystal from which the operating frequency is derived.

# Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

## **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)
  - Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

## 8284A/8284A-1

Clock Generator and Driver for 8086, 8088 Processors

#### DISTINCTIVE CHARACTERISTICS

- Generates the System Clock for the 8086, 8088 Processors: 5MHz, 8MHz with 8284A; 10MHz with 8284A-1
- Uses a crystal or a TTL signal for frequency source
  Provides local READY and Multibus\* READY synchroni-
- Generates system reset output from Schmitt trigger input
- · Capable of clock synchronization with other 8284As

#### **GENERAL DESCRIPTION**

The 8284A is a single chip clock generator/driver for the 8086, 8088 processors. The chip contains a crystal-con-

trolled oscillator, a divide-by-three counter, complete MULTIBUS\* "Ready" synchronization and reset logic.

#### **BLOCK DIAGRAM**



### RELATED AMD PRODUCTS

| Part No. | Description           |
|----------|-----------------------|
| Am8086   | 16-Bit Microprocessor |
| 8288     | Bus Controller        |



| Pin No. | Name                                   | 1/0 | Description                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|---------|----------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 3, 7    | AEN <sub>1</sub> .<br>AEN <sub>2</sub> | I   | Address Enable. The AEN signal is used to qualify the Bus Ready signal (RDY <sub>1</sub> or RDY <sub>2</sub> ). AEN <sub>1</sub> validates RDY <sub>1</sub> while AEN <sub>2</sub> validates RDY <sub>2</sub> . It is possible for the processor to access two Multi-Master System Busses if you use both signals. Both signals are tied LOW in non Multi-Master Systems.              |  |  |  |  |
| 4, 6    | RDY <sub>1</sub> ,<br>RDY <sub>2</sub> | 1   | Bus Ready. These signals are indications from a device located on the system bus that it is available or data has been received. $RDY_1$ and $RDY_2$ are qualified by $\overline{AEN}_1$ and $\overline{AEN}_2$ respectively.                                                                                                                                                          |  |  |  |  |
| 15      | ASYNC                                  |     | Ready Synchronous Select. The ASYNC signal defines the synchronization mode of the READY logic. When ASYNC is open (internal pull-up resistor is provided) or pulled HIGH, there is one stage of READY Synchronization. When ASYNC is LOW, there are two stages of READY Synchronization.                                                                                              |  |  |  |  |
| 5       | READY                                  | 0   | Ready. READY is the synchronized RDY signal input. After the guaranteed hold time to the processor has been met the READY signal is cleared.                                                                                                                                                                                                                                           |  |  |  |  |
| 7, 16   | X <sub>1</sub> ,X <sub>2</sub>         | 1   | Crystal In. These are the input pins for the attached crystal. The crystal frequency is 3 times the desired process clock frequency.                                                                                                                                                                                                                                                   |  |  |  |  |
| 13      | F/C                                    | 1   | Frequency/Crystal Select. When F/C is strapped HIGH, CLK is generated from the EFI input. When strapped LOW the F/C allows the processor clock to be generated by the crystal.                                                                                                                                                                                                         |  |  |  |  |
| 14      | EFI                                    | 1   | External Frequency. Used in conjunction with a HIGH signal on F/C, CLK is generated from the input frequency appearing on this pin. The input signal is a square wave 3 times the frequency of the desired CLK output.                                                                                                                                                                 |  |  |  |  |
| В       | CLK                                    | 0   | Processor Clock. CLK is the clock output used by the processor and all devices which directly connect to the processor's local bus (including bipolar support chips and other MOS devices). An output HIGH of 4.5V (V <sub>CC</sub> = 5V) is provided on this pin to drive MOS devices. The output frequency of CLK is 1/3 of the crystal on EFI input frequency and a 1/3 duty cycle. |  |  |  |  |
| 2       | PCLK                                   | 0   | Peripheral Clock. This signal is a TTL level peripheral clock signal whose output frequency is 1/2 that of CLK and has a 50% duty cycle.                                                                                                                                                                                                                                               |  |  |  |  |
| 12      | osc                                    | 0   | Oscillator Output. This signal is the TTL level output of the internal oscillator circuitry. Its frequency is equal to that of the crystal.                                                                                                                                                                                                                                            |  |  |  |  |
| 11      | RES                                    | 1   | Reset In. This signal is used to generate a RESET. The 8284A provides a Schmitt trigger input so that an RC connection can be used to establish the power-up reset of proper duration.                                                                                                                                                                                                 |  |  |  |  |
| 10      | RESET                                  | 0   | Reset. This signal is used to reset the 8086 family processors.                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 1       | CSYNC                                  | I.  | Clock Synchronization. This signal is designed to allow multiple 8284As to be synchronized to provide clocks that are in phase. CSYNC HIGH will reset the internal counters, when CSYNC goes LOW the counters will resume counting CSYNC needs to be externally synchronized to EFI. When used with the internal oscillator, CSYNC should be hard wired to ground.                     |  |  |  |  |

#### DETAILED DESCRIPTION

#### OSCILLATOR

The oscillator circuit of the 8284A is designed primarily for use with a fundamental mode, series resonant crystal from which the operating frequency is derived.

The crystal frequency should be selected at three times the required CPU clock.  $X_1$  and  $X_2$  are the two crystal input crystal connections. The output of the oscillator is buffered and brought out on OSC so that other system timing signals can be derived from this stable, crystal-controlled source.

Two  $510\Omega$  series resistors are optional for systems which have a V<sub>CC</sub> ramp time greater than (or equal to) 1V/ms and/or inherent board capacitance between X<sub>1</sub> or X<sub>2</sub> exceeding 10pF. This capacitance value should not include the 8284A's pin capacitance. By limiting the stray capacitance to less than 10pF on X<sub>1</sub> or X<sub>2</sub>, the deviation from the desired fundamental frequency is minimized.

#### CLOCK GENERATOR

The clock generator consists of a synchronous divide-by-three counter with a special clear input that inhibits the counting. This clear input, (CSYNC), allows the output clock to be synchronized with an external event (such as another 8284A clock). It is necessary to synchronize the CSYNC input to the EFI clock external to the 8284A (see Figure 1). This is accomplished with two Schottky flip-flops. The counter output is a 33% duty cycle clock at one-third the input frequency.

The F/C input is a strapping pin that selects either the EFI input or the crystal oscillator as the clock for the ÷ 3 counter. If the EFI input is selected as the clock source, the oscillator section can be used independently for another clock source. Output is taken from OSC.

#### **CLOCK OUTPUTS**

The CLK output is a 33% duty cycle MOS clock driver designed to drive the 8086 or 8088 processors directly. PCLK is a TTL level peripheral clock signal whose output frequency is ½ that of CLK. PCLK has a 50% duty cycle.

#### RESET LOGIC

Reset logic for the 8284A is provided by a Schmitt trigger input (RES) and a synchronizing flip-flop to generate the reset timing.

The reset signal is synchronized to the falling edge of CLK. A simple RC network can be used to provide power-on reset by utilizing this function of the 8284A.

#### READY SYNCHRONIZATION

Two READY inputs (RDY<sub>1</sub>, RDY<sub>2</sub>) are provided to accommodate two Multi-Master system busses. Each input has a qualifier ( $\overline{\text{AEN}}_1$  and  $\overline{\text{AEN}}_2$ , respectively). The  $\overline{\text{AEN}}$  signals validate their respective RDY signals. If a Multi-Master system is not being used the  $\overline{\text{AEN}}$  pin should be tied LOW.

To assure RDY setup and hold times are met, synchronization is required for all asynchronous active going edges of either RDY input. Inactive-going edges of RDY (in normally ready systems) do not require synchronization, but must satisfy RDY setup and hold as a matter of proper system design.

The two modes of RDY synchronization operation are defined by the  $\overline{\mbox{ASYNC}}$  input.

When ASYNC is LOW, two stages of synchronization are provided for active RDY input signals. Positive-going asynchronous RDY inputs will first be synchronized to flip-flop one at the rising edge of CLK and then synchronized to flip-flop two at the next falling edge of CLK; after which time the READY output will go active (HIGH). Negative-going asynchro-



## 8259A PROGRAMMABLE INTERRUPT CONTROLLER (8259A/8259A-2)

- 8086, 8088 Compatible
- MCS-80, MCS-85 Compatible
- **■** Eight-Level Priority Controller
- **■** Expandable to 64 Levels
- **Programmable Interrupt Modes**
- Individual Request Mask Capability
- Single +5V Supply (No Clocks)
- Available in 28-Pin DIP and 28-Lead **PLCC Package** 
  - c., Order #231369)
- Available in EXPRESS
  - Standard Temperature Range
  - Extended Temperature Range

The Intel 8259A Programmable Interrupt Controller handles up to eight vectored priority interrupts for the CPU. It is cascadable for up to 64 vectored priority interrupts without additional circuitry. It is packaged in a 28-pin DIP, uses NMOS technology and requires a single +5V supply. Circuitry is static, requiring no clock input.

The 8259A is designed to minimize the software and real time overhead in handling multi-level priority interrupts. It has several modes, permitting optimization for a variety of system requirements.

The 8259A is fully upward compatible with the Intel 8259. Software originally written for the 8259 will operate the 8259A in all 8259 equivalent modes (MCS-80/85, Non-Buffered, Edge Triggered).



Figure 1. Block Diagram

Order Number: 231468-003



**Table 1. Pin Description** 

| Symbol                             | Pin No.    | Туре | Name and Function                                                                                                                                                                                                                                                                                          |  |  |  |
|------------------------------------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| V <sub>CC</sub>                    | 28         | I    | SUPPLY: +5V Supply.                                                                                                                                                                                                                                                                                        |  |  |  |
| GND                                | 14         | I    | GROUND                                                                                                                                                                                                                                                                                                     |  |  |  |
| <u>CS</u>                          | 1          | I    | <b>CHIP SELECT:</b> A low on this pin enables $\overline{\text{RD}}$ and $\overline{\text{WR}}$ communication between the CPU and the 8259A. INTA functions are independent of CS.                                                                                                                         |  |  |  |
| WR                                 | 2          | I    | <b>WRITE:</b> A low on this pin when CS is low enables the 8259A to accept command words from the CPU.                                                                                                                                                                                                     |  |  |  |
| RD                                 | 3          | I    | <b>READ:</b> A low on this pin when CS is low enables the 8259A to release status onto the data bus for the CPU.                                                                                                                                                                                           |  |  |  |
| D <sub>7</sub> -D <sub>0</sub>     | 4–11       | 1/0  | <b>BIDIRECTIONAL DATA BUS:</b> Control, status and interrupt-vector information is transferred via this bus.                                                                                                                                                                                               |  |  |  |
| CAS <sub>0</sub> -CAS <sub>2</sub> | 12, 13, 15 | I/O  | CASCADE LINES: The CAS lines form a private 8259A bus to control a multiple 8259A structure. These pins are outputs for a master 8259A and inputs for a slave 8259A.                                                                                                                                       |  |  |  |
| SP/EN                              | 16         | 1/0  | SLAVE PROGRAM/ENABLE BUFFER: This is a dual function pin. When in the Buffered Mode it can be used as an output to control buffer transceivers (EN). When not in the buffered mode it is used as an input to designate a master ( $SP = 1$ ) or slave ( $SP = 0$ ).                                        |  |  |  |
| INT                                | 17         | 0    | <b>INTERRUPT:</b> This pin goes high whenever a valid interrupt request is asserted. It is used to interrupt the CPU, thus it is connected to the CPU's interrupt pin.                                                                                                                                     |  |  |  |
| IR <sub>0</sub> -IR <sub>7</sub>   | 18–25      | I    | INTERRUPT REQUESTS: Asynchronous inputs. An interrupt request is executed by raising an IR input (low to high), and holding it high until it is acknowledged (Edge Triggered Mode), or just by a high level on an IR input (Level Triggered Mode).                                                         |  |  |  |
| ĪNTA                               | 26         | I    | INTERRUPT ACKNOWLEDGE: This pin is used to enable 8259A interrupt-vector data onto the data bus by a sequence of interrupt acknowledge pulses issued by the CPU.                                                                                                                                           |  |  |  |
| A <sub>0</sub>                     | 27         | I    | AO ADDRESS LINE: This pin acts in conjunction with the $\overline{CS}$ , $\overline{WR}$ , and $\overline{RD}$ pins. It is used by the 8259A to decipher various Command Words the CPU writes and status the CPU wishes to read. It is typically connected to the CPU A0 address line (A1 for 8086, 8088). |  |  |  |

# MM2716E 16,384-Bit (2048 $\times$ 8) UV Erasable PROM Extended Temperature Range

### **General Description**

The MM2716E is a high speed 16k UV erasable and electrically reprogrammable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements.

The MM2716E is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure.

This EPROM is fabricated with the reliable, high volume, time proven, N-channel silicon gate technology.

#### **Features**

- -40°C to +85°C
- 2048 x 8 organization
- 550 mW max active power, 137.5 mW max standby power
- Low power during programming
- Access time 450 ns
- Single 5V ±10% power supply
- Static—no clocks required
- Inputs and outputs TTL compatible during both read and program modes
- TRI-STATE® output

## **Block and Connection Diagrams\***





Dual-In-Line Package

#### Pin Connection During Read or Program

|         | PIN NAME/NUMBER       |                 |           |           |                        |  |  |  |
|---------|-----------------------|-----------------|-----------|-----------|------------------------|--|--|--|
| MODE    | CE/PGM<br>(E/P)<br>18 | OE<br>(G)<br>20 | VPP<br>21 | VCC<br>24 | OUTPUTS<br>9-11, 13-17 |  |  |  |
| Read    | VIL                   | VIL             | 5         | 5         | DOUT                   |  |  |  |
| Program | Pulsed VIL<br>to VIH  | VIH             | 25        | 5         | DIN                    |  |  |  |

\*Symbols in parentheses are proposed industry standard

# TOP VIEW Order Number MM2716QE See NS Package J24CQ

Pin Names

VSS

A0-A10  $O_0-O_7 (Q0-Q7)$   $\overline{CE}/PGM (\overline{E}/P)$   $\overline{OE} (\overline{G})$  VPP VCC

Address Inputs
Data Outputs
Chip Enable/Program
Output Enable
Read 5V, Program 25V
Power (5V)

Ground



## CMOS Static RAM 16K (2K x 8-Bit)

## IDT6116SA IDT6116LA

#### **Features**

- High-speed access and chip select times
  - Military: 20/25/35/45/55/70/90/120/150ns (max.)
  - Industrial: 20/25/35/45ns (max.)
  - Commercial: 15/20/25/35/45ns (max.)
- Low-power consumption
- Battery backup operation
  - 2V data retention voltage (LA version only)
- Produced with advanced CMOS high-performance technology
- CMOS process virtually eliminates alpha particle soft-error rates
- ◆ Input and output directly TTL-compatible
- Static operation: no clocks or refresh required
- Available in ceramic and plastic 24-pin DIP, 24-pin Thin Dip, 24-pin SOIC and 24-pin SOJ
- Military product compliant to MIL-STD-833, Class B

## **Description**

The IDT6116SA/LA is a 16,384-bit high-speed static RAM organized as 2K x 8. It is fabricated using IDT's high-performance, high-reliability CMOS technology.

Access times as fast as 15ns are available. The circuit also offers a reduced power standby mode. When  $\overline{CS}$  goes HIGH, the circuit will automatically go to, and remain in, a standby power mode, as long as  $\overline{CS}$  remains HIGH. This capability provides significant system level power and cooling savings. The low-power (LA) version also offers a battery backup data retention capability where the circuit typically consumes only  $1\mu W$  to  $4\mu W$  operating off a 2V battery.

All inputs and outputs of the IDT6116SA/LA are TTL-compatible. Fully static asynchronous circuitry is used, requiring no clocks or refreshing for operation.

The IDT6116SA/LA is packaged in 24-pin 600 and 300 mil plastic or ceramic DIP, 24-lead gull-wing SOIC, and 24-lead J-bend SOJ providing high board-level packing densities.

Military grade product is manufactured in compliance to the latest version of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## **Functional Block Diagram**



**FEBRUARY 2001** 

©2000 Integrated Device Technology, Inc. DSC-3089/03

## **Pin Configurations**



DIP/SOIC/SOJ Top View

**Pin Description** 

| Name           | Description       |
|----------------|-------------------|
| A0 - A10       | Address Inputs    |
| I/Oo - I/O7    | Data Input/Output |
| <del>c</del> s | Chip Select       |
| WE             | Write Enable      |
| ŌĒ             | Output Enable     |
| Vcc            | Power             |
| GND            | Ground            |

3089 thl 01

NOTES:

## Capacitance (TA = +25°C, f = 1.0 MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit |
|--------|--------------------------|------------|------|------|
| CIN    | Input Capacitance        | VIN = 0V   | 8    | pF   |
| Cvo    | I/O Capacitance          | Vout = 0V  | 8    | pF   |

NOTF:

3089 tbl 03

 This parameter is determined by device characterization, but is not production tested

## **Absolute Maximum Ratings**(1)

| Symbol               | Rating                                     | Com'l.       | Mil.         | Unit |
|----------------------|--------------------------------------------|--------------|--------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage<br>with Respect<br>to GND | -0.5 to +7.0 | -0.5 to +7.0 | V    |
| Та                   | Operating<br>Temperature                   | 0 to +70     | -55 to +125  | ۰C   |
| TBIAS                | Temperature<br>Under Bias                  | -55 to +125  | -65 to +135  | °C   |
| TstG                 | Storage Temperature                        | -55 to +125  | -65 to +150  | ۰C   |
| Рт                   | Power Dissipation                          | 1.0          | 1.0          | W    |
| Юит                  | DC Output Current                          | 50           | 50           | mA   |

3089 tbl 04

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS
  may cause permanent damage to the device. This is a stress rating only and
  functional operation of the device at these or any other conditions above those
  indicated in the operational sections of this specification is not implied. Exposure
  to absolute maximum rating conditions for extended periods may affect
  reliability.
- 2. VTERM must not exceed Vcc +0.5V.

## Truth Table<sup>(1)</sup>

| Mode    | <del>cs</del> | ŌĒ | WE | I/O     |
|---------|---------------|----|----|---------|
| Standby | Н             | Х  | Х  | High-Z  |
| Read    | L             | L  | Н  | DATAout |
| Read    | L             | Н  | Н  | High-Z  |
| Write   | L             | Χ  | L  | DATAIN  |

NOTE:

1. H = VIH, L = VIL, X = Don't Care.

3089 tbl 02

## SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

SDLS165B - OCTOBER 1975 - REVISED AUGUST 2002

- Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package
- 3-State Bus-Driving Outputs
- Full Parallel Access for Loading
- Buffered Control Inputs
- Clock-Enable Input Has Hysteresis to Improve Noise Rejection ('S373 and 'S374)
- P-N-P Inputs Reduce DC Loading on Data Lines ('S373 and 'S374)

#### description

These 8-bit registers feature 3-state outputs designed specifically for driving highly capacitive relatively low-impedance loads. high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the 'LS373 and 'S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.

The eight flip-flops of the 'LS374 and 'S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs.

SN54LS373, SN54LS374, SN54S373, SN54S374...J OR W PACKAGE SN74LS373, SN74S374...DW, N, OR NS PACKAGE SN74LS374...DB, DW, N, OR NS PACKAGE SN74S373...DW OR N PACKAGE (TOP VIEW)

| The state of the s |    | $\overline{}$ |    | 1                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------|----|-------------------|
| OC [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1  | O             | 20 | ] ∨ <sub>cc</sub> |
| 1Q [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2  |               | 19 | [] 8Q             |
| 1D [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3  |               | 18 | ] 8D              |
| 2D [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4  |               | 17 | ] 7D              |
| 2Q [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5  |               | 16 | ] 7Q              |
| 3Q [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6  |               | 15 | ] 6Q              |
| 3D [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7  |               | 14 | ] 6D              |
| 4D [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8  |               | 13 | ] 5D              |
| 4Q [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9  |               | 12 | ] 5Q              |
| GND [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10 |               | 11 | ] C†              |

† C for 'LS373 and 'S373; CLK for 'LS374 and 'S374.

SN54LS373, SN54LS374, SN54S373, SN54S374 . . . FK PACKAGE (TOP VIEW)



† C for 'LS373 and 'S373; CLK for 'LS374 and 'S374.

Schmitt-trigger buffered inputs at the enable/clock lines of the 'S373 and 'S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control  $(\overline{OC})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





# 74LS244 Octal 3-STATE Buffer/Line Driver/Line Receiver

### **General Description**

These buffers/line drivers are designed to improve both the performance and PC board density of 3-STATE buffers/drivers employed as memory-address drivers, clock drivers, and bus-oriented transmitters/receivers. Featuring 400 mV of hysteresis at each low current PNP data line input, they provide improved noise rejection and high fanout outputs and can be used to drive terminated lines down to  $133\Omega.$ 

#### **Features**

- 3-STATE outputs drive bus lines directly
- PNP inputs reduce DC loading on bus lines
- Hysteresis at data inputs improves noise margins

18 ns

- Typical I<sub>OL</sub> (sink current) 24 mA
- Typical I<sub>OH</sub> (source current) -15 mA
- Typical propagation delay times

Inverting 10.5 ns
Noninverting 12 ns

- Typical enable/disable time
- Typical power dissipation (enabled)

Inverting 130 mW Noninverting 135 mW

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| DM74LS244WM  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| DM74LS244SJ  | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |
| DM74LS244N   | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### **Connection Diagram**



#### **Function Table**

| Inputs |   | Output |
|--------|---|--------|
| G      | Α | Υ      |
| L      | L | L      |
| L      | Н | Н      |
| Н      | Х | Z      |

- L = LOW Logic Level H = HIGH Logic Level
- X = Either LOW or HIGH Logic Level
- Z = High Impedance

## **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V 7V Input Voltage -65°C to +150°C Storage Temperature Range

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. Operating Free Air Temperature Range 0°C to +70°C The "Recommended Operating Conditions" table will define the conditions for actual device operation.

### **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min  | Nom | Max  | Units |
|-----------------|--------------------------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage       | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage        |      |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current      |      |     | -15  | mA    |
| I <sub>OL</sub> | LOW Level Output Current       |      |     | 24   | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature | 0    |     | 70   | °C    |

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                                       | Conditi                                      | ons                     | Min  | Typ<br>(Note 2) | Max  | Units |
|------------------|-------------------------------------------------|----------------------------------------------|-------------------------|------|-----------------|------|-------|
| VI               | Input Clamp Voltage                             | $V_{CC} = Min, I_I = -18 \text{ mA}$         |                         |      |                 | -1.5 | V     |
| HYS              | Hysteresis (V <sub>T+</sub> – V <sub>T-</sub> ) | V <sub>CC</sub> = Min                        |                         | 0.2  | 0.4             |      | V     |
|                  | Data Inputs Only                                |                                              |                         |      |                 |      |       |
| V <sub>OH</sub>  | HIGH Level Output Voltage                       | V <sub>CC</sub> = Min, V <sub>IH</sub> = Min |                         | 2.7  |                 |      |       |
|                  |                                                 | $V_{IL} = Max$ , $I_{OH} = -1$ mA            |                         | 2.1  |                 |      |       |
|                  |                                                 | $V_{CC} = Min, V_{IH} = Min$                 |                         | 2.4  | 3.4             |      | v     |
|                  |                                                 | $V_{IL} = Max$ , $I_{OH} = -3 \text{ mA}$    |                         | 2.4  | 3.4             |      | l v   |
|                  |                                                 | $V_{CC} = Min, V_{IH} = Min$                 |                         | 2    |                 |      | Ī     |
|                  | $V_{IL} = 0.5V$ , $I_{OH} = Max$                |                                              |                         | _    |                 |      |       |
| V <sub>OL</sub>  | LOW Level Output Voltage                        | V <sub>CC</sub> = Min                        | I <sub>OL</sub> = 12 mA |      |                 | 0.4  |       |
|                  |                                                 | $V_{IL} = Max$                               | I <sub>OL</sub> = Max   |      |                 | 0.5  | V     |
|                  |                                                 | $V_{IH} = Min$                               |                         |      |                 |      |       |
| I <sub>OZH</sub> | Off-State Output Current,                       | V <sub>CC</sub> = Max                        | V <sub>O</sub> = 2.7V   |      |                 | 20   | μΑ    |
|                  | HIGH Level Voltage Applied                      | $V_{IL} = Max$                               |                         |      |                 |      |       |
| I <sub>OZL</sub> | Off-State Output Current,                       | V <sub>IH</sub> = Min                        | $V_0 = 0.4V$            |      |                 | -20  | μΑ    |
|                  | LOW Level Voltage Applied                       |                                              |                         |      |                 |      |       |
| II               | Input Current at Maximum                        | V <sub>CC</sub> = Max                        | $V_I = 7V$              |      |                 | 0.1  | mA    |
|                  | Input Voltage                                   |                                              |                         |      |                 |      |       |
| I <sub>IH</sub>  | HIGH Level Input Current                        | V <sub>CC</sub> = Max                        | $V_{I} = 2.7V$          |      |                 | 20   | μΑ    |
| I <sub>IL</sub>  | LOW Level Input Current                         | V <sub>CC</sub> = Max                        | V <sub>I</sub> = 0.4V   | -0.5 |                 | -200 | μΑ    |
| Ios              | Short Circuit Output Current                    | V <sub>CC</sub> = Max (Note 3)               | •                       | -40  |                 | -225 | mA    |
| I <sub>CC</sub>  | Supply Current                                  | V <sub>CC</sub> = Max,                       | Outputs HIGH            |      | 13              | 23   |       |
|                  |                                                 | Outputs Open                                 | Outputs LOW             |      | 27              | 46   | mA    |
|                  |                                                 |                                              | Outputs Disabled        |      | 32              | 54   | Ī     |

Note 2: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25$ °C.

Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second.



| Symbol           | Parameter                | Conditions              | Max | Units |
|------------------|--------------------------|-------------------------|-----|-------|
| t <sub>PLH</sub> | Propagation Delay Time   | C <sub>L</sub> = 45 pF  | 18  | ns    |
|                  | LOW-to-HIGH Level Output | $R_L = 667\Omega$       | 10  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time   | C <sub>L</sub> = 45 pF  | 18  |       |
|                  | HIGH-to-LOW Level Output | $R_L = 667\Omega$       | 10  | ns    |
| t <sub>PZL</sub> | Output Enable Time to    | C <sub>L</sub> = 45 pF  | 30  |       |
|                  | LOW Level                | $R_L = 667\Omega$       | 30  | ns    |
| t <sub>PZH</sub> | Output Enable Time to    | C <sub>L</sub> = 45 pF  | 23  | ns    |
|                  | HIGH Level               | $R_L = 667\Omega$       | 23  | 115   |
| t <sub>PLZ</sub> | Output Disable Time      | C <sub>L</sub> = 5 pF   | 25  | ns    |
|                  | from LOW Level           | $R_L = 667\Omega$       | 25  |       |
| t <sub>PHZ</sub> | Output Disable Time      | C <sub>L</sub> = 5 pF   | 18  | 20    |
|                  | from HIGH Level          | $R_L = 667\Omega$       | 10  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time   | C <sub>L</sub> = 150 pF | 21  | ns    |
|                  | LOW-to-HIGH Level Output | $R_L = 667\Omega$       | 21  | 115   |
| t <sub>PHL</sub> | Propagation Delay Time   | C <sub>L</sub> = 150 pF | 22  | ns    |
|                  | HIGH-to-LOW Level Output | $R_L = 667\Omega$       | 22  | 115   |
| t <sub>PZL</sub> | Output Enable Time to    | C <sub>L</sub> = 150 pF | 33  |       |
|                  | LOW Level                | $R_L = 667\Omega$       | 33  | ns    |
| t <sub>PZH</sub> | Output Enable Time to    | C <sub>L</sub> = 150 pF | 26  | 20    |
|                  | HIGH Level               | $R_L = 667\Omega$       | 20  | ns    |









| LCD MOUDULE SPECIFICATION<br>FOR APPROVAL | DATE | 18/03/04 |
|-------------------------------------------|------|----------|
|                                           | VER. | 1.0      |
| JHD162A                                   | PAGE | 1        |

# CONTENTS

| 1.  | FEATURES                        | 4  |
|-----|---------------------------------|----|
| 2.  | MECHANICAL SPEC                 | 4  |
| 3.  | ABSOLUTE MAXIMUM RATING         | 5  |
| 4.  | ELECTRICAL CHARACTERISTICS      | 5  |
| 5.  | ELECTRO-OPTICAL CHARACTERISTICS | 6  |
| 6.  | QC/QA PROCEDURE                 | 7  |
| 7.  | RELIABILITY                     | 8  |
| 8.  | BLOCK DIAGRAM                   | 9  |
| 9.  | POWER SUPPLY                    | 9  |
| 10. | TIMIING DIAGRAM                 | 10 |
| 11. | AC CHARACTERISTICS              | 11 |
| 12. | INSTRUCTION SET                 | 12 |
| 13. | INITIALIZATION SEQUENCE         | 13 |
| 14. | FONT TABLE                      | 14 |
| 15. | HANDLING PRECAUTION             | 15 |
| 16. | EXTERNAL DIMENSION              | 18 |
| 17. | INTERFACE                       | 19 |

| LCD MOUDULE SPECIFICATION | DATE | 18/03/04 |
|---------------------------|------|----------|
| FOR APPROVAL              | VER. | 1.0      |
| JHD162A                   | PAGE | 7        |

## 8. BLOCK DIAGRAM



## 9. POWER SUPPLY



| LCD MOUDULE SPECIFICATION | DATE | 18/03/04 |
|---------------------------|------|----------|
| FOR APPROVAL              | VER. | 1.0      |
| JHD162A                   | PAGE | 8        |

## 10. TIMING DIAGRAM

## • WRITE OPERATION



## READ OPERATION



|              | DATE | 18/03/04 |
|--------------|------|----------|
| FOR APPROVAL | VER. | 1.0      |
| JHD162A      | PAGE | 9        |

# 11. AC CHARACTERISTICS

## • WRITE MODE

|                    |              |      | Limit          |    |      |                  |
|--------------------|--------------|------|----------------|----|------|------------------|
| Characteristics    | Symbol       | Min. | Min. Typ. Max. |    | Unit | Test Condition   |
| E Cycle Time       | tc           | 1000 | -              | -  | ns   | Pin E            |
| E Pulse Width      | tew          | 450  | ,              | -  | ns   | Pin E            |
| E Rise/Fall Time   | tr, tr       | ı    | ı              | 25 | ns   | Pin E            |
| Address Setup Time | tsp1         | 60   | -              | -  | ns   | Pins: RS, R/W, E |
| Address Hold Time  | tho1         | 20   | 1              | -  | ns   | Pins: RS, R/W, E |
| Data Setup Time    | tsp2         | 195  | 1              | -  | ns   | Pins: DB7 - 0    |
| Data Hold Time     | <b>t</b> HD2 | 10   | -              | -  | ns   | Pins: DB7 - 0    |

## • READ MODE

|                        |                  |      | Limit |      |      |                 |
|------------------------|------------------|------|-------|------|------|-----------------|
| Characteristics        | Symbol           | Min. | Тур.  | Max. | Unit | Test Condition  |
| E Cycle Time           | tc               | 1000 | -     | -    | ns   | Pin E           |
| E Pulse Width          | tw               | 450  | -     | -    | ns   | Pin E           |
| E Rise/Fall Time       | tr, tr           | ı    | 1     | 25   | ns   | Pin E           |
| Address Setup Time     | tsp1             | 60   | 1     | -    | ns   | Pins: RS, R/W,E |
| Address Hold Time      | thor             | 20   | 1     | -    | ns   | Pins: RS, R/W,E |
| Data Output Delay Time | tɒ               | ı    | 1     | 360  | ns   | Pins: DB7 - 0   |
| Data hold time         | t <sub>HD2</sub> | 5.0  | -     | -    | ns   | Pin DB7 - 0     |

| LCD MOUDULE SPECIFICATION | DATE | 18/03/04 |
|---------------------------|------|----------|
| FOR APPROVAL              | VER. | 1.0      |
| JHD162A                   | PAGE | 10       |

## 12. INITIALIZATION SEQUENCE



| LCD MOUDULE SPECIFICATION | DATE | 18/03/04 |  |
|---------------------------|------|----------|--|
| FOR APPROVAL              | VER. | 1.0      |  |
| JHD162A                   | PAGE | 11       |  |

# 13. INSTRUCTION SET

| COMMAND                       | COMMAND CODE                           |                                                                                                                                                                                                                                                                   |     |     |                      | COMMAND CODE | E-CYCLE                  |      |     |                                                                                                                                      |                                                                                            |                          |
|-------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------------------|--------------|--------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------|
| COMMAND                       | RS                                     | R/W                                                                                                                                                                                                                                                               | DB7 | DB6 | DB5                  | DB4          | DB3                      | DB2  | DB1 | DB0                                                                                                                                  | COMMAND CODE                                                                               | f <sub>osc</sub> =250KHz |
| SCREEN<br>CLEAR               | 0                                      | 0                                                                                                                                                                                                                                                                 | 0   | 0   | 0                    | 0            | 0                        | 0    | 0   | 1                                                                                                                                    | Screen Clear, Set AC to 0<br>Cursor Reposition                                             | 1.64ms                   |
| CURSOR<br>RETURN              | 0                                      | 0                                                                                                                                                                                                                                                                 | 0   | 0   | 0                    | 0            | 0                        | 0    | 1   | *                                                                                                                                    | DDRAM AD=0, Return,<br>Content Changeless                                                  | 1.64ms                   |
| INPUT SET                     | 0                                      | 0                                                                                                                                                                                                                                                                 | 0   | 0   | 0                    | 0            | 0                        | 1    | I/D | S                                                                                                                                    | Set moving direction of cursor, Appoint if move                                            | 40us                     |
| DISPLAY<br>SWITCH             | 0                                      | 0                                                                                                                                                                                                                                                                 | 0   | 0   | 0                    | 0            | 1                        | D    | С   | В                                                                                                                                    | Set display on/off,cursor on/off,<br>blink on/off                                          | 40us                     |
| SHIFT                         | 0                                      | 0                                                                                                                                                                                                                                                                 | 0   | 0   | 0                    | 1            | S/C                      | R/L  | *   | *                                                                                                                                    | Remove cursor and whole display,DDRAM changeless                                           | 40us                     |
| FUNCTION<br>SET               | 0                                      | 0                                                                                                                                                                                                                                                                 | 0   | 0   | 1 DL N F * * Set DL, |              | Set DL,display line,font | 40us |     |                                                                                                                                      |                                                                                            |                          |
| CGRAM<br>AD SET               | 0                                      | 0                                                                                                                                                                                                                                                                 | 0   | 1   |                      |              | AC                       | CG   |     |                                                                                                                                      | Set CGRAM AD, send receive data                                                            | 40us                     |
| DDRAM<br>AD SET               | 0                                      | 0                                                                                                                                                                                                                                                                 | 1   |     | ADD                  |              |                          |      |     |                                                                                                                                      | Set DDRAM AD, send receive data                                                            | 40us                     |
| BUSY/AD<br>READ CT            | 0                                      | 1                                                                                                                                                                                                                                                                 | BF  |     |                      |              | AC                       |      |     |                                                                                                                                      | Executing internal function, reading AD of CT                                              | 40us                     |
| CGRAM/<br>DDRAM<br>DATA WRITE | 1                                      | 0                                                                                                                                                                                                                                                                 |     |     | D                    | ATA '        | WRIT                     | E    |     |                                                                                                                                      | Write data from CGRAM or DDRAM                                                             | 40us                     |
| CGRAM/<br>DDRAM<br>DATA READ  | 1                                      | 1                                                                                                                                                                                                                                                                 |     |     | С                    | DATA         | REAI                     | )    |     |                                                                                                                                      | Read data from CGRAM or DDRAM                                                              | 40us                     |
|                               | S=<br>S/<br>R/<br>DL<br>N=<br>F=<br>BF | I/D=1: Increment Mode; I/D=0: Decrement Mode S=1: Shift S/C=1: Display Shift; S/C=0: Cursor Shift R/L=1: Right Shift; R/L=0: Left Shift DL=1: 8D DL=0: 4D N=1: 2R N=0: 1R F=1: 5x10 Style; F=0: 5x7 Style BF=1: Execute Internal Function; BF=0: Command Received |     |     |                      |              |                          |      |     | DDRAM: Display data RAM CGRAM: Character Generator RAM ACG: CGRAM AD ADD: DDRAM AD & Cursor AD AC: Address counter for DDRAM & CGRAM | E-cycle changing with main frequency. Example: If fcp or fosc=270KHz  40us x 250/270 =37us |                          |

| LCD MOUDULE SPECIFICATION | DATE | 18/03/04 |
|---------------------------|------|----------|
| FOR APPROVAL              | VER. | 1.0      |
| JHD162A                   | PAGE | 12       |

# 14. FONT TABLE

| ∖ b7-        |                    |          | I      |           |           | Ι           | I             |            |              | I             | Ι           |           |           |
|--------------|--------------------|----------|--------|-----------|-----------|-------------|---------------|------------|--------------|---------------|-------------|-----------|-----------|
| b3 b4<br>-b0 | 0000               | 0010     | 0011   | 0100      | 0101      | 0110        | 0111          | 1010       | 1011         | 1100          | 1101        | 1110      | 1111      |
| 0000         | CG/<br>RAM<br>(1)  |          |        | 3)        | <b></b> - | *-          | <b>F</b>      |            |              | -::           | <b>=</b> _  |           |           |
| 0001         | (2)                | i        | 1      | <b>  </b> |           | <b>-≣</b> i | æį            | <b>C!</b>  | <u>.</u> j   | <b>ij</b> -   | i           | •==       |           |
| 0010         | (3)                | 11       |        |           |           | <u> </u>    | <b>}</b>      | <b>=</b>   | 4            | 11.           | ,×.*        | <b> </b>  |           |
| 0011         | (4)                | #        |        |           | ===       | i           | ≝.            | _i         | 7            |               | ==          | ==-       | 10-03     |
| 0100         | (5)                | #        | #      |           |           |             | <b>†</b>      | ••         |              |               | •           | <b> </b>  | <b>::</b> |
| 0101         | (6)                | #<br>    |        |           |           | <b>:</b>    | L.I           | ==         | -            | <b>;</b>      |             |           |           |
| 0110         | (7)                | 8.       | 6      | <b>-</b>  | Ļ         | +"          | Ų             | ===        | ij           |               |             |           | Σ.        |
| 0111         | CG/<br>RAM<br>(8)  | :        |        | <u> </u>  | IJ        | ===         | W             | <b></b> :  | ===          | ;:: <b>:</b>  | <b></b>     | •         | ŢĽ        |
| 1000         | CG/<br>RAM<br>/(1) | (        |        | <b>  </b> | ×         | ŀ'n         | ×             | 4          | -::]         | - <del></del> | ij          | .j-       | ×         |
| 1001         | (2)                | >        |        | I         | Y         | i           | <b>:=</b> :   | :          | -            | ,!            | ıb          | 1         |           |
| 1010         | (3)                | *        | #<br># | .J        | 2         | j.          | <b>3</b> 2.   |            |              | i'n           | <u> </u> ,- |           |           |
| 1011         | (4)                |          | #      | K         |           | k           | ₹             | <b>;</b> ‡ | <b>#</b>     |               |             | <b>::</b> | Fi        |
| 1100         | (5)                | <b>:</b> | <      | <u></u>   | #         | 1           |               | <b>†</b> : | <b>≡</b> .;  | <u>-</u> :    | ŗŢ          | 4-        | ==        |
| 1101         | (6)                |          |        | M         |           | m           | 3             |            | : <u>-</u>   | ·,            | <br>=       | #_        |           |
| 1110         | (7)                | ==       | >      | ŀ·        | <b></b>   | l''i        | -3-           | ==         | 13           | ij            | '-          | F         |           |
| 1111         | CG/<br>RAM/(8)     | .*       | 7      |           |           | <b>:</b>    | <del></del> - | :::        | <u>'.</u> .! | 7             | <b>III</b>  |           |           |

| LCD MOUDULE SPECIFICATION | DATE | 18/03/04 |
|---------------------------|------|----------|
| FOR APPROVAL              | VER. | 1.0      |
| JHD162A                   | PAGE | 16       |

# 16. EXTERNAL DIMENSION



| 1   | 2   | 3   | 4   | 5   | 6   | 7    | 8    |
|-----|-----|-----|-----|-----|-----|------|------|
| VSS | VCC | VEE | RS  | R/W | E   | DB0  | DB1  |
|     |     |     |     |     |     |      |      |
| 9   | 10  | 11  | 12  | 13  | 14  | 15   | 16   |
| DB2 | DB3 | DB4 | DB5 | DB6 | DB7 | LED+ | LED- |

| 202 110 02 022 51 2011 10111101 | DATE | 18/03/04 |
|---------------------------------|------|----------|
| FOR APPROVAL                    | VER. | 1.0      |
| JHD162A                         | PAGE | 17       |

# 17. INTERFACE

| PIN NO. | SYMBOL | DESCRIPTION                | FUNCTION                     |  |  |  |
|---------|--------|----------------------------|------------------------------|--|--|--|
| 1       | VSS    | GROUND                     | 0V (GND)                     |  |  |  |
| 2       | VCC    | POWER SUPPLY FOR LOGIC     | +5V                          |  |  |  |
|         | VCC    | CIRCUIT                    |                              |  |  |  |
| 3       | VEE    | LCD CONTRAST               |                              |  |  |  |
| 3       |        | ADJUSTMENT                 |                              |  |  |  |
| 4       | RS     | INSTRUCTION/DATA           | RS = 0: INSTRUCTION REGISTER |  |  |  |
| 4       | KS     | REGISTER SELECTION         | RS = 1 : DATA REGISTER       |  |  |  |
| 5       | R/W    | READ/WRITE SELECTION       | R/W = 0: REGISTER WRITE      |  |  |  |
| 3       | IV VV  | READ/WRITE SELECTION       | R/W = 1: REGISTER READ       |  |  |  |
| 6       | E      | ENABLE SIGNAL              |                              |  |  |  |
| 7       | DB0    |                            |                              |  |  |  |
| 8       | DB1    |                            |                              |  |  |  |
| 9       | DB2    |                            |                              |  |  |  |
| 10      | DB3    | DATA INPUT/OUTPUT LINES    | 8 BIT: DB0-DB7               |  |  |  |
| 11      | DB4    |                            | 6 BH. DB0-DB7                |  |  |  |
| 12      | DB5    |                            |                              |  |  |  |
| 13      | DB6    |                            |                              |  |  |  |
| 14      | DB7    |                            |                              |  |  |  |
| 15      | LED+   | SUPPLY VOLTAGE FOR<br>LED+ | +5V                          |  |  |  |
| 16      | LED-   | SUPPLY VOLTAGE FOR LED-    | 0V                           |  |  |  |



## 74LS138 / 74LS138-SMD / 74LS139 Decoder/Demultiplexer

### **General Description**

These Schottky-clamped circuits are designed to be used in high-performance memory-decoding or data-routing applications, requiring very short propagation delay times. In high-performance memory systems these decoders can be used to minimize the effects of system decoding. When used with high-speed memories, the delay times of these decoders are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The DM74LS138 decodes one-of-eight lines, based upon the conditions at the three binary select inputs and the three enable inputs. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented with no external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

The DM74LS139 comprises two separate two-line-to-four-line decoders in a single package. The active-low enable input can be used as a data line in demultiplexing applications

All of these decoders/demultiplexers feature fully buffered inputs, presenting only one normalized load to its driving circuit. All inputs are clamped with high-performance Schottky diodes to suppress line-ringing and simplify system design.

#### **Features**

- Designed specifically for high speed:
   Memory decoders
   Data transmission systems
- DM74LS138 3-to-8-line decoders incorporates 3 enable inputs to simplify cascading and/or data reception
- DM74LS139 contains two fully independent 2-to-4-line decoders/demultiplexers
- Schottky clamped for high performance
- Typical propagation delay (3 levels of logic)

DM74LS138 21 ns DM74LS139 21 ns

■ Typical power dissipation

DM74LS138 32 mW DM74LS139 34 mW

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |  |  |  |  |  |
|--------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--|
| DM74LS138M   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |  |  |  |  |  |
| DM74LS138SJ  | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |  |  |  |  |  |
| DM74LS138N   | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |  |  |  |  |  |
| DM74LS139M   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |  |  |  |  |  |
| DM74LS139SJ  | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |  |  |  |  |  |
| DM74LS139N   | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |  |  |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Connection Diagrams**





### **Function Tables**

DM74LS138

|    | Inputs        |   |   |   | Outputs |    |    |    |    |    |    |    |
|----|---------------|---|---|---|---------|----|----|----|----|----|----|----|
|    | Enable Select |   |   |   | Curpurs |    |    |    |    |    |    |    |
| G1 | G2 (Note 1)   | С | В | Α | YO      | Y1 | Y2 | Υ3 | Y4 | Y5 | Y6 | Y7 |
| Χ  | Н             | Χ | Χ | Х | Н       | Н  | Н  | Н  | Н  | Н  | Н  | Н  |
| L  | Χ             | Χ | Χ | Χ | Н       | Н  | Н  | Н  | Н  | Н  | Н  | Н  |
| Н  | L             | L | L | L | L       | Н  | Н  | Н  | Н  | Н  | Н  | Н  |
| Н  | L             | L | L | Н | Н       | L  | Н  | Н  | Н  | Н  | Н  | Н  |
| Н  | L             | L | Н | L | Н       | Н  | L  | Н  | Н  | Н  | Н  | Н  |
| Н  | L             | L | Н | Н | Н       | Н  | Н  | L  | Н  | Н  | Н  | Н  |
| Н  | L             | Н | L | L | Н       | Н  | Н  | Н  | L  | Н  | Н  | Н  |
| Н  | L             | Н | L | Н | Н       | Н  | Н  | Н  | Н  | L  | Н  | Н  |
| Н  | L             | Н | Н | L | Н       | Н  | Н  | Н  | Н  | Н  | L  | Н  |
| Н  | L             | Η | Η | Н | Ι       | Ι  | Н  | Ι  | Ι  | Ι  | Ι  | L  |

DM74LS139

| Inp    | Outputs |     |         |    |    |    |  |
|--------|---------|-----|---------|----|----|----|--|
| Enable | Sel     | ect | Outputs |    |    |    |  |
| G      | В       | Α   | Y0      | Y1 | Y2 | Y3 |  |
| Н      | Χ       | Χ   | Н       | Н  | Н  | Н  |  |
| L      | L       | L   | L       | Н  | Н  | Н  |  |
| L      | L       | Н   | Н       | L  | Н  | Н  |  |
| L      | Н       | L   | Н       | Н  | L  | Н  |  |
| L      | Н       | Н   | Н       | Н  | Н  | L  |  |

H = HIGH Level

L = LOW Level X = Don't Care

Note 1: G2 = G2A + G2B

## **Logic Diagrams**



