libparanut

Generated by Doxygen 1.8.13

# **Contents**

| 1 | libpa | aranut Documentation            | 1  |
|---|-------|---------------------------------|----|
|   | 1.1   | Copyright                       | 1  |
|   | 1.2   | Modules of the libparanut       | 1  |
|   | 1.3   | Overview                        | 2  |
|   | 1.4   | HOWTO                           | 3  |
|   | 1.5   | Expectations to the application | 4  |
|   | 1.6   | Future Ideas for libparanut     | 5  |
| 2 | Todo  | o List                          | 7  |
| 3 | Mod   | ule Index                       | 11 |
|   | 3.1   | Modules                         | 11 |
| 4 | Clas  | s Index                         | 13 |
|   | 4.1   | Class List                      | 13 |
| 5 | File  | Index                           | 15 |
|   | 5.1   | File List                       | 15 |

ii CONTENTS

| 6 | Mod | ule Doo | umentatio    | on                                | 17 |
|---|-----|---------|--------------|-----------------------------------|----|
|   | 6.1 | Comm    | only Used    | Defines                           | 17 |
|   |     | 6.1.1   | Detailed     | Description                       | 17 |
|   |     | 6.1.2   | Macro De     | efinition Documentation           | 17 |
|   |     |         | 6.1.2.1      | ALL_HALTED                        | 17 |
|   |     |         | 6.1.2.2      | BEGIN_THREADED_LINKED_SEC_CHECK   | 18 |
|   |     |         | 6.1.2.3      | BEGIN_THREADED_LINKED_SEC_CHECK_M | 18 |
|   |     |         | 6.1.2.4      | CONVERT_NUMC_TO_MASK              | 18 |
|   |     |         | 6.1.2.5      | COPU_CHECK                        | 18 |
|   |     |         | 6.1.2.6      | TERMNL                            | 18 |
|   | 6.2 | Global  | Variables    |                                   | 19 |
|   |     | 6.2.1   | Detailed     | Description                       | 19 |
|   |     | 6.2.2   | Variable     | Documentation                     | 19 |
|   |     |         | 6.2.2.1      | sp_loc                            | 19 |
|   |     |         | 6.2.2.2      | tp_loc                            | 19 |
|   | 6.3 | ParaNi  | ut Control a | and Status Registers              | 20 |
|   |     | 6.3.1   | Detailed     | Description                       | 20 |
|   |     | 6.3.2   | Macro De     | efinition Documentation           | 20 |
|   |     |         | 6.3.2.1      | mtval                             | 21 |
|   |     |         | 6.3.2.2      | pncache                           | 21 |
|   |     |         | 6.3.2.3      | pncacheinfo                       | 21 |
|   |     |         | 6.3.2.4      | pncachesets                       | 21 |
|   |     |         | 6.3.2.5      | pncause                           | 21 |
|   |     |         | 6.3.2.6      | pnce                              | 21 |
|   |     |         | 6.3.2.7      | pnclockinfo                       | 22 |
|   |     |         | 6.3.2.8      | pncpus                            | 22 |
|   |     |         | 6.3.2.9      | pnepc                             | 22 |
|   |     |         | 6.3.2.10     | pngrpsel                          | 22 |
|   |     |         | 6.3.2.11     | pnlm                              | 22 |
|   |     |         | 6.3.2.12     | pnm2cap                           | 22 |
|   |     |         |              |                                   |    |

CONTENTS

|     |         | 6.3.2.13    | pnmemsize                | <br>2  | 3 |
|-----|---------|-------------|--------------------------|--------|---|
|     |         | 6.3.2.14    | pnx                      | <br>2  | 3 |
|     |         | 6.3.2.15    | pnxsel                   | <br>2  | 3 |
| 6.4 | ParaNi  | ut Custom   | Instructions             | <br>2  | 4 |
|     | 6.4.1   | Detailed I  | Description              | <br>2  | 4 |
|     | 6.4.2   | Macro De    | efinition Documentation  | <br>2  | 4 |
|     |         | 6.4.2.1     | CINV                     | <br>2  | 4 |
|     |         | 6.4.2.2     | CWB                      | <br>2  | 5 |
|     |         | 6.4.2.3     | HALT                     | <br>2  | 5 |
| 6.5 | Interna | al Assembly | y Calls                  | <br>20 | 6 |
|     | 6.5.1   | Detailed I  | Description              | <br>2  | 9 |
|     | 6.5.2   | Function    | Documentation            | <br>2  | 9 |
|     |         | 6.5.2.1     | cache_banks_as()         | <br>2  | 9 |
|     |         | 6.5.2.2     | cache_sets_as()          | <br>30 | 0 |
|     |         | 6.5.2.3     | coreid_as()              | <br>30 | 0 |
|     |         | 6.5.2.4     | destroy_as()             | <br>30 | 0 |
|     |         | 6.5.2.5     | disable_cache_as()       | <br>30 | 0 |
|     |         | 6.5.2.6     | ecall_as()               | <br>30 | 0 |
|     |         | 6.5.2.7     | enable_cache_as()        | <br>3  | 1 |
|     |         | 6.5.2.8     | enable_CPU_as()          | <br>3  | 1 |
|     |         | 6.5.2.9     | enter_threaded_mode_as() | <br>3  | 1 |
|     |         | 6.5.2.10    | exception_entry_as()     | <br>3  | 1 |
|     |         | 6.5.2.11    | exception_init_as()      | <br>3  | 1 |
|     |         | 6.5.2.12    | flush_1024_as()          | <br>3  | 2 |
|     |         | 6.5.2.13    | flush_128_as()           | <br>3  | 2 |
|     |         | 6.5.2.14    | flush_2048_as()          | <br>3  | 2 |
|     |         | 6.5.2.15    | flush_256_as()           | <br>3  | 2 |
|     |         | 6.5.2.16    | flush_32_as()            | <br>3  | 2 |
|     |         | 6.5.2.17    | flush_512_as()           | <br>3  | 3 |
|     |         | 6.5.2.18    | flush_64_as()            | <br>3  | 3 |

iv CONTENTS

| 6.5.2.19 | flush_bulk_1024_as()      | 33 |
|----------|---------------------------|----|
| 6.5.2.20 | flush_bulk_128_as()       | 33 |
| 6.5.2.21 | flush_bulk_2048_as()      | 33 |
| 6.5.2.22 | flush_bulk_256_as()       | 34 |
| 6.5.2.23 | flush_bulk_32_as()        | 34 |
| 6.5.2.24 | flush_bulk_512_as()       | 34 |
| 6.5.2.25 | flush_bulk_64_as()        | 34 |
| 6.5.2.26 | freq_as()                 | 34 |
| 6.5.2.27 | halt_as()                 | 35 |
| 6.5.2.28 | init_as()                 | 35 |
| 6.5.2.29 | invalidate_1024_as()      | 35 |
| 6.5.2.30 | invalidate_128_as()       | 35 |
| 6.5.2.31 | invalidate_2048_as()      | 35 |
| 6.5.2.32 | invalidate_256_as()       | 36 |
| 6.5.2.33 | invalidate_32_as()        | 36 |
| 6.5.2.34 | invalidate_512_as()       | 36 |
| 6.5.2.35 | invalidate_64_as()        | 36 |
| 6.5.2.36 | invalidate_bulk_1024_as() | 36 |
| 6.5.2.37 | invalidate_bulk_128_as()  | 37 |
| 6.5.2.38 | invalidate_bulk_2048_as() | 37 |
| 6.5.2.39 | invalidate_bulk_256_as()  | 37 |
| 6.5.2.40 | invalidate_bulk_32_as()   | 37 |
| 6.5.2.41 | invalidate_bulk_512_as()  | 37 |
| 6.5.2.42 | invalidate_bulk_64_as()   | 38 |
| 6.5.2.43 | m2cap_as()                | 38 |
| 6.5.2.44 | mem_size_as()             | 38 |
| 6.5.2.45 | numcores_as()             | 38 |
| 6.5.2.46 | progress_mepc_as()        | 39 |
| 6.5.2.47 | read_MTVAL_as()           | 39 |
| 6.5.2.48 | read_PNCAUSE_as()         | 39 |

CONTENTS V

|     | 6.5.2.49          | read_PNCE_as()           | 39 |
|-----|-------------------|--------------------------|----|
|     | 6.5.2.50          | read_PNEPC_as()          | 40 |
|     | 6.5.2.51          | read_PNLM_as()           | 40 |
|     | 6.5.2.52          | read_PNX_as()            | 40 |
|     | 6.5.2.53          | set_linked_as()          | 40 |
|     | 6.5.2.54          | set_threaded_as()        | 41 |
|     | 6.5.2.55          | simulation_as()          | 41 |
|     | 6.5.2.56          | ticks_as()               | 41 |
|     | 6.5.2.57          | trylock_as()             | 41 |
|     | 6.5.2.58          | unlock_as()              | 42 |
|     | 6.5.2.59          | write_MSTATUS_as()       | 42 |
|     | 6.5.2.60          | write_PNLM_as()          | 43 |
|     | 6.5.2.61          | write_PNXSEL_as()        | 43 |
|     | 6.5.2.62          | writeback_1024_as()      | 43 |
|     | 6.5.2.63          | writeback_128_as()       | 43 |
|     | 6.5.2.64          | writeback_2048_as()      | 44 |
|     | 6.5.2.65          | writeback_256_as()       | 44 |
|     | 6.5.2.66          | writeback_32_as()        | 44 |
|     | 6.5.2.67          | writeback_512_as()       | 44 |
|     | 6.5.2.68          | writeback_64_as()        | 44 |
|     | 6.5.2.69          | writeback_bulk_1024_as() | 45 |
|     | 6.5.2.70          | writeback_bulk_128_as()  | 45 |
|     | 6.5.2.71          | writeback_bulk_2048_as() | 45 |
|     | 6.5.2.72          | writeback_bulk_256_as()  | 45 |
|     | 6.5.2.73          | writeback_bulk_32_as()   | 45 |
|     | 6.5.2.74          | writeback_bulk_512_as()  | 46 |
|     | 6.5.2.75          | writeback_bulk_64_as()   | 46 |
| 6.6 | libparanut Helper | rs                       | 47 |
|     | 6.6.1 Detailed    | Description              | 47 |
| 6.7 | Typedefs          |                          | 48 |

vi

|      | 6.7.1   | Detailed Description           | 18 |
|------|---------|--------------------------------|----|
|      | 6.7.2   | Typedef Documentation          | 18 |
|      |         | 6.7.2.1 _pn_spinlock           | 18 |
|      |         | 6.7.2.2 PN_CID                 | 19 |
|      |         | 6.7.2.3 PN_CMSK                | 19 |
|      |         | 6.7.2.4 PN_NUMC                | 19 |
|      |         | 6.7.2.5 PN_NUMG                | 19 |
| 6.8  | Error C | Codes                          | 50 |
|      | 6.8.1   | Detailed Description           | 50 |
|      | 6.8.2   | Macro Definition Documentation | 50 |
|      |         | 6.8.2.1 PN_ERR_CACHE_LINESIZE  | 51 |
|      |         | 6.8.2.2 PN_ERR_COPU            | 51 |
|      |         | 6.8.2.3 PN_ERR_EXC             | 51 |
|      |         | 6.8.2.4 PN_ERR_LOCKOCC         | 52 |
|      |         | 6.8.2.5 PN_ERR_MATCH           | 52 |
|      |         | 6.8.2.6 PN_ERR_NOIMP           | 52 |
|      |         | 6.8.2.7 PN_ERR_PARAM           | 52 |
|      |         | 6.8.2.8 PN_SUCCESS             | 52 |
| 6.9  | Modes   | 5                              | 53 |
|      | 6.9.1   | Detailed Description           | 53 |
| 6.10 | libpara | nut Modules                    | 54 |
|      | 6.10.1  | Detailed Description           | 54 |
| 6.11 | Base N  | Module                         | 55 |
|      | 6.11.1  | Detailed Description           | 55 |
|      | 6.11.2  | Function Documentation         | 56 |
|      |         | 6.11.2.1 pn_coreid()           | 56 |
|      |         | 6.11.2.2 pn_coreid_g()         | 56 |
|      |         | 6.11.2.3 pn_halt()             | 57 |
|      |         | 6.11.2.4 pn_halt_CoPU()        | 57 |
|      |         | 6.11.2.5 pn_halt_CoPU_gm()     | 58 |

CONTENTS vii

|      |         | 6.11.2.6 pn_halt_CoPU_m()       | 58 |
|------|---------|---------------------------------|----|
|      |         | 6.11.2.7 pn_m2cap()             | 59 |
|      |         | 6.11.2.8 pn_m2cap_g()           | 59 |
|      |         | 6.11.2.9 pn_m3cap()             | 60 |
|      |         | 6.11.2.10 pn_m3cap_g()          | 60 |
|      |         | 6.11.2.11 pn_numcores()         | 61 |
|      |         | 6.11.2.12 pn_simulation()       | 61 |
|      |         | 6.11.2.13 pn_time_ns()          | 62 |
| 6.12 | Link Mo | odule                           | 63 |
|      | 6.12.1  | Detailed Description            | 63 |
|      | 6.12.2  | Function Documentation          | 63 |
|      |         | 6.12.2.1 pn_begin_linked()      | 64 |
|      |         | 6.12.2.2 pn_begin_linked_gm()   | 64 |
|      |         | 6.12.2.3 pn_begin_linked_m()    | 65 |
|      |         | 6.12.2.4 pn_end_linked()        | 66 |
| 6.13 | Thread  | Module                          | 67 |
|      | 6.13.1  | Detailed Description            | 67 |
|      | 6.13.2  | Function Documentation          | 67 |
|      |         | 6.13.2.1 pn_begin_threaded()    | 67 |
|      |         | 6.13.2.2 pn_begin_threaded_gm() | 68 |
|      |         | 6.13.2.3 pn_begin_threaded_m()  | 69 |
|      |         | 6.13.2.4 pn_end_threaded()      | 70 |
|      |         | 6.13.2.5 pn_thread_entry()      | 70 |
| 6.14 | Cache   | Module                          | 71 |
|      | 6.14.1  | Detailed Description            | 71 |
|      | 6.14.2  | Function Documentation          | 72 |
|      |         | 6.14.2.1 pn_cache_disable()     | 72 |
|      |         | 6.14.2.2 pn_cache_enable()      | 72 |
|      |         | 6.14.2.3 pn_cache_flush()       | 72 |
|      |         | 6.14.2.4 pn_cache_flush_all()   | 73 |

viii CONTENTS

| 6.14.2.5 pn_cache_init()                | <br>73 |
|-----------------------------------------|--------|
| 6.14.2.6 pn_cache_invalidate()          | <br>73 |
| 6.14.2.7 pn_cache_invalidate_all()      | <br>74 |
| 6.14.2.8 pn_cache_linesize()            | <br>74 |
| 6.14.2.9 pn_cache_size()                | <br>74 |
| 6.14.2.10 pn_cache_writeback()          | <br>74 |
| 6.14.2.11 pn_cache_writeback_all()      | <br>75 |
| 6.15 Exception Module                   | <br>76 |
| 6.15.1 Detailed Description             | <br>76 |
| 6.15.2 Function Documentation           | <br>76 |
| 6.15.2.1 pn_ecall()                     | <br>77 |
| 6.15.2.2 pn_exception_set_handler()     | <br>77 |
| 6.15.2.3 pn_interrupt_disable()         | <br>77 |
| 6.15.2.4 pn_interrupt_enable()          | <br>78 |
| 6.15.2.5 pn_progress_mepc()             | <br>78 |
| 6.16 Spinlock Module                    | <br>79 |
| 6.16.1 Detailed Description             | <br>79 |
| 6.16.2 Function Documentation           | <br>80 |
| 6.16.2.1 pn_spinlock_destroy()          | <br>80 |
| 6.16.2.2 pn_spinlock_init()             | <br>80 |
| 6.16.2.3 pn_spinlock_lock()             | <br>81 |
| 6.16.2.4 pn_spinlock_trylock()          | <br>81 |
| 6.16.2.5 pn_spinlock_unlock()           | <br>82 |
| 6.17 libparanut Compile Time Parameters | <br>83 |
| 6.17.1 Detailed Description             | <br>83 |
| 6.17.2 Macro Definition Documentation   | <br>83 |
| 6.17.2.1 PN_CACHE_LINESIZE              | <br>83 |
| 6.17.2.2 PN_COMPILE_RAW                 | <br>84 |
| 6.17.2.3 PN_RWIDTH                      | <br>84 |

CONTENTS

| 7 | Clas | ss Documentation          |                            |      | 85  |
|---|------|---------------------------|----------------------------|------|-----|
|   | 7.1  | pn_spinlock Struct Ref    | ference                    | <br> | 85  |
|   |      | 7.1.1 Detailed Descrip    | tion                       | <br> | 85  |
|   |      | 7.1.2 Member Data Do      | ocumentation               | <br> | 86  |
|   |      | 7.1.2.1 owner_            | _ID                        | <br> | 86  |
| 8 | File | Documentation             |                            |      | 87  |
|   | 8.1  | common/common.h File      | Reference                  | <br> | 87  |
|   |      | 8.1.1 Detailed Descrip    | tion                       | <br> | 89  |
|   | 8.2  | common/common_RV32        | I.S File Reference         | <br> | 90  |
|   |      | 8.2.1 Detailed Descrip    | tion                       | <br> | 90  |
|   | 8.3  | common/custom_RV32I.      | S File Reference           | <br> | 92  |
|   |      | 8.3.1 Detailed Descrip    | tion                       | <br> | 93  |
|   | 8.4  | libparanut.h File Referen | ce                         | <br> | 94  |
|   |      | 8.4.1 Detailed Descrip    | tion                       | <br> | 98  |
|   | 8.5  | Makefile File Reference   |                            | <br> | 98  |
|   |      | 8.5.1 Detailed Descrip    | tion                       | <br> | 98  |
|   | 8.6  | pn_base/pn_base.c File    | Reference                  | <br> | 101 |
|   |      | 8.6.1 Detailed Descrip    | tion                       | <br> | 103 |
|   | 8.7  | pn_base/pn_base_RV32      | I.S File Reference         | <br> | 103 |
|   |      | 8.7.1 Detailed Descrip    | tion                       | <br> | 103 |
|   | 8.8  | pn_cache/pn_cache.c Fil   | e Reference                | <br> | 104 |
|   |      | 8.8.1 Detailed Descrip    | tion                       | <br> | 108 |
|   |      | 8.8.2 Macro Definition    | Documentation              | <br> | 108 |
|   |      | 8.8.2.1 BULK_             | LINES                      | <br> | 108 |
|   |      | 8.8.2.2 sec_ch            | neck                       | <br> | 109 |
|   | 8.9  | pn_cache/pn_cache_RV      | 32I_1024.S File Reference  | <br> | 109 |
|   |      | 8.9.1 Detailed Descrip    | tion                       | <br> | 110 |
|   | 8.10 | pn_cache/pn_cache_RV      | 32I_128.S File Reference . | <br> | 113 |
|   |      | 8.10.1 Detailed Descrip   | tion                       | <br> | 114 |
|   | 8.11 | pn_cache/pn_cache_RV      | 32I_2048.S File Reference  | <br> | 117 |

CONTENTS

|       | 8.11.1 Detailed Description                           | 118 |
|-------|-------------------------------------------------------|-----|
| 8.12  | pn_cache/pn_cache_RV32I_256.S File Reference          | 122 |
|       | 8.12.1 Detailed Description                           | 123 |
| 8.13  | pn_cache/pn_cache_RV32I_32.S File Reference           | 126 |
|       | 8.13.1 Detailed Description                           | 127 |
| 8.14  | pn_cache/pn_cache_RV32I_512.S File Reference          | 130 |
|       | 8.14.1 Detailed Description                           | 131 |
| 8.15  | pn_cache/pn_cache_RV32I_64.S File Reference           | 135 |
|       | 8.15.1 Detailed Description                           | 136 |
| 8.16  | pn_cache/pn_cache_RV32I_auto.S File Reference         | 139 |
|       | 8.16.1 Detailed Description                           | 142 |
| 8.17  | pn_cache/pn_cache_RV32I_buildscript.py File Reference | 158 |
|       | 8.17.1 Detailed Description                           | 158 |
| 8.18  | pn_config.h File Reference                            | 166 |
|       | 8.18.1 Detailed Description                           | 167 |
| 8.19  | pn_exception/pn_exception.c File Reference            | 167 |
|       | 8.19.1 Detailed Description                           | 168 |
| 8.20  | pn_exception/pn_exception_RV32I.S File Reference      | 169 |
|       | 8.20.1 Detailed Description                           | 169 |
| 8.21  | pn_link/pn_link.c File Reference                      | 173 |
|       | 8.21.1 Detailed Description                           | 174 |
| 8.22  | pn_link/pn_link_RV32I.S File Reference                | 174 |
|       | 8.22.1 Detailed Description                           | 174 |
| 8.23  | pn_spinlock/pn_spinlock.c File Reference              | 177 |
|       | 8.23.1 Detailed Description                           | 178 |
| 8.24  | pn_spinlock/pn_spinlock_RV32I.S File Reference        | 178 |
|       | 8.24.1 Detailed Description                           | 179 |
| 8.25  | pn_thread/pn_thread.c File Reference                  | 180 |
|       | 8.25.1 Detailed Description                           | 181 |
| 8.26  | pn_thread/pn_thread_RV32I.S File Reference            | 182 |
|       | 8.26.1 Detailed Description                           | 182 |
| Index |                                                       | 187 |

# **Chapter 1**

# **libparanut Documentation**

## 1.1 Copyright

Copyright 2019-2020 Anna Pfuetzner (annakerstin.pfuetzner@gmail.com)

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

- Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.
- 2. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SP  $\leftarrow$  ECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTI  $\leftarrow$  ON) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

## 1.2 Modules of the libparanut

Welcome to the libparanut documentation! This is a hardware abstraction library you can use to program your ParaNut without having to stare at Assembly Code.

To do that, the libparanut serves several functions to you on a silver platter. These are grouped into libparanut Modules for your convenience.

1. The Base Module contains functions for getting general information about the ParaNut, like the number of cores and such. There's also some functions for halting cores.

| _   | insparation bootine traction                                                                                                                         |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.  | The Link Module contains functions for stopping and starting Linked Mode execution. Don't know what that is? Check Modes or the fine ParaNut Manual. |
| 3.  | The Thread Module contains functions for stopping and starting Threaded Mode execution. Same advice goes.                                            |
| 4.  | The Cache Module contains functions for controlling the ParaNut cache and getting information about it.                                              |
| 5.  | The Exception Module contains functions for controlling Interrupts and Exceptions.                                                                   |
| 6.  | The Spinlock Module is an implementation of a spinlock so you can properly protect and synchronize your stuff in Threaded Mode.                      |
|     |                                                                                                                                                      |
|     |                                                                                                                                                      |
| 1.3 | Overview                                                                                                                                             |
|     |                                                                                                                                                      |
|     |                                                                                                                                                      |

The following picture shows a system overview. It might be a little confusing at first. Don't worry about that, just read some more documentation and it will probably all fall into place.

1.4 HOWTO 3



Figure 1.1 Overview of the libparanut

#### **1.4 HOWTO**

Todo Add documentation here in case other compilers/ISAs are used someday.

Todo The Makefile might not be compliant with any other tool than GNU make.

How to make libparanut run with our in-house ParaNut implementation: You will need GNU make and the RISC-V GNU Toolchain for that (see Appendix A in ParaNut Manual). Also, you may need to have Python on your system (so far, no restrictions on the version are known). This assumes you already got the ParaNut up and running!

- Open up the wonderful Makefile in the libparanut directory. This is the place where all your wishes come true.
  Right at the start, there's the section "System Configuration" where you can set a few things to tweek your
  libparanut. Check out the libparanut Compile Time Parameters to see what those values mean. The default
  should be fine at first.
- 2. Onto the section "Compiler Configuration". See the "PN\_ISA" in the Makefile? This is the Instruction Set Architecture. The very nice Makefile tree will chose all the right assembly source code files for the libparanut if this variable is set correctly. Currently, our ParaNut implements RISCV ISA, which is why this value says RV32I. This means you don't have to touch it.
- 3. The Makefile also lets you chose the compiler. If you want another compiler than GCC, you will also need to add some if-else logic in the section "Compiler and Assembler Flags".
- 4. To reduce the code size of the libparanut, you could set "PN\_DEBUG" to 0. This means that the libparanut will not be compiled with debug symbols. It should be fine to compile it with debug symbols at first, though.
- 5. Want everything compiled now? Say

```
gmake all
```

and the magic is done. All the modules are compiled and statically linked into "libparanut.a". You can find it in the newly generated directory named "INSTALL". Do not forget to call clean beforehand if you changed something in the Makefile.

6. Include libparanut.h in your application. Set your include-path to the INSTALL directory while compiling:

```
-I/path/to/libparanut/INSTALL
```

7. Link libparanut.a into your application. To do that in GCC, you can just put

```
-L/path/to/libparanut/INSTALL -lparanut
```

at the end of your linker/compilation command.

I hope the following example can explain what I mean:

Todo Prettier example, explain Link Module and Spinlock Module.

```
cd /path/to/libparanut
gmake all
cd /path/to/my_application.c
my_gcc -c my_compiler_options -I/path/to/libparanut/INSTALL my_application.c
my_gcc my_link_options my_object.o -L/path/to/libparanut/INSTALL -lparanut
```

Do not forget to also compile in the startup code. To see a full example of what you need to do, check the Makefiles in the other sw/ subdirectories in the GIT.

### 1.5 Expectations to the application

Here's a list of things that the libparanut expects you to have been done before usage:

The Cache Module expects you to have called pn\_cache\_init() before using any of its other functions. Behaviour of the other functions is undefined if not.

- 2. The Exception Module expects you to have called pn\_exception\_init() before calling pn\_exception\_set\_ 
  handler(). I mean, you can set your own exception handler beforehand, but it will not be called if the exception occurs. The pn\_interrupt\_enable(), pn\_interrupt\_disable(), and pn\_progress\_mepc() functions will work with no problem, though.
- 3. The Thread Module is the complicated one. It's a little tricky because of its workflow. The CePU internally sets a few needed variables which indicate a status to the CoPU. After a CoPU is woken up, they start executing code at the reset address. This means that the end of the startup code for the CoPUs also needs to be their entrance point to the Thread Module, where they can read the internal variables and figure out what they are supposed to do with them. This entrance point is pn\_thread\_entry(), and it needs to be called in the startup code on all CoPUs. Our in-house startup code does this for you, but I'm leaving that here just in case you want to know.
- 4. The Thread Module has one more expectation. The state of the CePU and its memory need to be shared with all cores. That means that there has to be a shared memory section that has to be as big as the memory for the individual cores. The start adress of this area has to be put into a globally known location called shared ← \_mem\_start, and the size has to be put into shared\_mem\_size. This also happens in our build-in startup code, so you do not need to worry about it.

Also, here's some general advice: If you want your startup code to be compatible with many versions of the lib-paranut, you can check if a certain module is available. The file pn\_config.h, which is created during compilation time, has some defines set for every module that is enabled. Check out the pn\_config.h documentation to find out more!

### 1.6 Future Ideas for libparanut

- 1. In the Cache Module, split pn\_cache\_enable() and pn\_cache\_disable() into seperate functions for data and instruction cache.
- 2. In the Thread Module, build in POSIX style thread functions.
- 3. Build a state machine for every core that tracks wether a core is used in linked mode, threaded mode, or doing POSIX threads. Enable the user of the libparanut to use threaded and linked mode in a mixed way.
- 4. In Exception Module, provide a function to hang in a "raw" exception handler (basically change mtvec).
- Implement a possibility to check wether or not a module has been initialized already. Also implement a pn
   \_init() function which checks for all modules if the module is already initialized, and if it is not, initializes them
   (provided the module was compiled in).
- 6. Concerning the init() functions: If a function in a module is used despite of the module not being initialized, throw an exception (use pn\_ecall()).
- 7. Implement a pn\_strerror() function which takes an error value and prints what the error means.
- 8. Implement a global checkable error variable.
- 9. For threaded and linked mode, implement the possibility to pass a stack size that shall be copied. It should also be able to tell these functions that only the stack from the top function shall be copied.
- 10. Implement a pn\_atomic\_increment() and pn\_atomic\_decrement() function.
- 11. Implement pn printf() which can be used in linked mode.
- 12. In the Makefile, copy the libparanut to the place where the RISCV toolchain is installed. This would make it easier for applications to compile.

# **Chapter 2**

## **Todo List**

#### Member ALL HALTED

May need a change if there's ever a ParaNut implementation with more than 1 Mode 3 capable CPU.

#### Module as

If there ever is a new ParaNut with a different ISA, documentation for the new .S files has to be added in the respective directories.

#### Module ba

Currently (Oct. 2019), there is no ParaNut implementation that actually has to use more than one group, which is why the group functions are only implemented as stubs right now.

Member BEGIN\_THREADED\_LINKED\_SEC\_CHECK Take out PN\_ERR\_NOIMP when group selection is implemented.

Module ca May need some changes in the future when ParaNut cores get some cache on their own or a proper cache controller is implemented.

Virtual addressing is not implemented in the current ParaNut implementation, but may be featured later on. When the day comes, put in a physical address calculation in the implementation of these functions.

Member COPU\_CHECK May need a change if there's ever a ParaNut implementation with more than 1 Mode 3 capable CPU.

Member enter\_threaded\_mode\_as (void) Needs changes in case it will ever be allowed to run some cores in linked mode and some in threaded mode.

Module ex All of these functions may be too RISCV specific to ever use them on another architecture. I have not done more research on this topic yet. If that's the case, we might even need to add architecture specific .c files for this module. I would name them pn\_cache\_RV32I.c, pn\_cache\_RV64I.c, and so on. The Makefile and Documentation will probably need some changes then.

page libparanut Documentation Add English Version and fix format

Add documentation here in case other compilers/ISAs are used someday.

The Makefile might not be compliant with any other tool than GNU make.

8 Todo List

Prettier example, explain Link Module and Spinlock Module.

File Makefile The Makefile might not be compliant with any other tool than GNU make. Compatibility with other tools should be tested and listed (maybe in the mainpage). The HOWTO section needs to be changed, then.

Module ms The information above may change some day.

Member pn\_begin\_linked (PN\_NUMC numcores) This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

Not yet implemented for more cores than what is available in one group. Will return PN\_ERR\_NOIMP when called with more cores.

Not yet implemented for more cores than what is available in one group. Will return PN\_ERR\_NOIMP when called with more cores.

Member pn\_begin\_linked\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size) This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

Currently only a stub. Will therefore always return PN\_ERR\_NOIMP.

Currently only a stub. Will therefore always return PN\_ERR\_NOIMP.

Member pn\_begin\_linked\_m (PN\_CMSK coremask) This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

Member pn\_begin\_threaded (PN\_NUMC numcores) This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

Not yet implemented for more cores than what is available in one group. Will return PN\_ERR\_NOIMP when called with more cores.

Not yet implemented for more cores than what is available in one group. Will return PN\_ERR\_NOIMP when called with more cores.

Member pn\_begin\_threaded\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size) This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

Currently only a stub. Will therefore always return PN\_ERR\_NOIMP.

Currently only a stub. Will therefore always return PN\_ERR\_NOIMP.

Member pn\_begin\_threaded\_m (PN\_CMSK coremask) This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The

documentation and implementation will have to be changed, then.

Member pn\_coreid\_g (PN\_NUMG \*groupnum) Currently only a stub. Will therefore always return PN\_ERR\_NOIMP.

Member PN\_ERR\_CACHE\_LINESIZE This description should change if other ParaNut architectures or cache line sizes are introduced.

File pn\_exception.c Layer this better in later versions of libparanut.

Member pn\_halt\_CoPU (PN\_CID coreid) Not yet implemented for given core IDs outside of group 0. Will return PN\_ERR\_NOIMP in this case.

Member pn\_halt\_CoPU\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size) Currently only a stub. Will therefore always return either PN\_ERR\_COPU or PN\_ERR\_NOIMP if executed on CePU.

Member pn\_m2cap\_g (PN\_NUMG groupnum) Currently only a stub. Will therefore always return either PN\_ERR ← COPU or PN\_ERR NOIMP if executed on CePU.

Member pn\_m3cap (void) If other cores are ever capable of Mode 3 (and if there ever is a register to get the information from), implement this properly.

Member pn\_m3cap\_g (PN\_NUMG groupnum) Currently only a stub. Will therefore always return either PN\_ERR ← COPU or PN\_ERR NOIMP if executed on CePU.

Member pn\_time\_ns (void) On RISCV C calling convention, long long type fits for both RV32 and RV64. Does this hold true on other architectures?

Member sec check Can these functions be used on CoPU?

Member set\_threaded\_as (PN\_CMSK coremask) Needs changes in case it will ever be allowed to run some cores in linked mode and some in threaded mode.

Correct this after rewrite of thread module

10 Todo List

# **Chapter 3**

# **Module Index**

## 3.1 Modules

### Here is a list of all modules:

| Commonly Used Defines                | 7 |
|--------------------------------------|---|
| Global Variables                     | 9 |
| ParaNut Control and Status Registers | 0 |
| ParaNut Custom Instructions          | 4 |
| Internal Assembly Calls              |   |
| libparanut Helpers                   | 7 |
| Typedefs                             | 8 |
| Error Codes                          | 0 |
| Modes                                | 3 |
| libparanut Modules                   |   |
| Base Module                          | 5 |
| Link Module                          | 3 |
| Thread Module                        | 7 |
| Cache Module                         |   |
| Exception Module                     | 6 |
| Spinlock Module                      | 9 |
| libraranut Compile Time Parameters   | 2 |

12 Module Index

# **Chapter 4**

# **Class Index**

| 4 | 4 | ace        | Liat |
|---|---|------------|------|
| 4 |   | <br>lace . | LICT |

| Here are the classes, structs, unions and interfaces with brief descriptions: |    |
|-------------------------------------------------------------------------------|----|
| pn_spinlock                                                                   |    |
| A synchronization primitive. Use _pn_spinlock instead of this                 | 85 |

14 Class Index

# **Chapter 5**

# File Index

## 5.1 File List

Here is a list of all documented files with brief descriptions:

| libparanut.h                                                                                               |     |
|------------------------------------------------------------------------------------------------------------|-----|
| API of the libparanut                                                                                      | 94  |
| Makefile                                                                                                   |     |
| Makefile of the libparanut                                                                                 | 98  |
| pn_config.h                                                                                                |     |
| See Documentaion of libparanut Compile Time Parameters                                                     | 166 |
| common/common.h                                                                                            |     |
| Contains architecture independent internal prototypes and defines needed in libparanut Modules             | 87  |
| common/common_RV32I.S                                                                                      |     |
| Contains RV32I assembly implementations of assembly functions called in all modules                        | 90  |
| common/custom_RV32I.S                                                                                      |     |
| Contains defines used in assembly functions of all modules                                                 | 92  |
| pn_base/pn_base.c                                                                                          |     |
| Contains architecture independent implementations of the Base Module functions                             | 101 |
| pn_base/pn_base_RV32I.S                                                                                    |     |
| Contains RV32I assembly implementations of assembly functions called in pn_base.c                          | 103 |
| pn_cache/pn_cache.c                                                                                        |     |
| Contains architecture independent implementations of the Cache Module functions                            | 104 |
| pn_cache/pn_cache_RV32I_1024.S                                                                             |     |
| Contains RV32I assembly implementations of assembly functions called in pn_cache.c for cache               |     |
| line size 1024                                                                                             | 109 |
| pn_cache/pn_cache_RV32I_128.S                                                                              |     |
| Contains RV32I assembly implementations of assembly functions called in pn_cache.c for cache               |     |
| line size 128                                                                                              | 113 |
| pn_cache/pn_cache_RV32I_2048.S                                                                             |     |
| Contains RV32I assembly implementations of assembly functions called in pn_cache.c for cache               | 44- |
| line size 2048                                                                                             | 117 |
| pn_cache/pn_cache_RV32I_256.S                                                                              |     |
| Contains RV32I assembly implementations of assembly functions called in pn_cache.c for cache line size 256 | 122 |
| pn_cache/pn_cache_RV32I_32.S                                                                               | 122 |
| Contains RV32I assembly implementations of assembly functions called in pn_cache.c for cache               |     |
| line size 32                                                                                               | 126 |
| pn_cache/pn_cache_RV32I_512.S                                                                              | 140 |
| Contains RV32I assembly implementations of assembly functions called in pn_cache.c for cache               |     |
|                                                                                                            | 130 |
| line size 512                                                                                              | 100 |

16 File Index

| pn_cache/pn_cache_RV32I_64.S                                                                 |       |
|----------------------------------------------------------------------------------------------|-------|
| Contains RV32I assembly implementations of assembly functions called in pn_cache.c for cache |       |
| line size 64                                                                                 | 135   |
| pn_cache/pn_cache_RV32I_auto.S                                                               |       |
| Contains RV32I assembly implementations of assembly functions called in pn_cache.c for all   |       |
| cache line sizes                                                                             | 139   |
| pn_cache/pn_cache_RV32I_buildscript.py                                                       |       |
| Builds the architecture dependent assembly files of the Cache Module since they are perfor-  |       |
| mance critical, very dependent on cache line size, and should not take up to much space      | 158   |
| pn_exception/pn_exception.c                                                                  |       |
| Contains (somewhat) architecture independent implementations of the Exception Module func-   |       |
| tions                                                                                        | 167   |
| pn_exception/pn_exception_RV32I.S                                                            |       |
| Contains RV32I assembly implementations of assembly functions called in pn_exception.c       | 169   |
| pn_link/pn_link.c                                                                            |       |
| Contains architecture independent implementations of the Link Module functions               | 173   |
| pn_link/pn_link_RV32I.S                                                                      |       |
| Contains RV32I assembly implementations of assembly functions called in pn_link.c            | 174   |
| pn_spinlock/pn_spinlock.c                                                                    |       |
| Contains architecture independent implementations of the Spinlock Module functions           | 177   |
| pn_spinlock/pn_spinlock_RV32I.S                                                              | . = 0 |
| Contains RV32I assembly implementations of assembly functions called in pn_spinlock.c        | 1/8   |
| pn_thread/pn_thread.c                                                                        | 400   |
| Contains architecture independent implementations of the Thread Module functions             | 180   |
| pn_thread/pn_thread_RV32I.S                                                                  | 400   |
| Contains RV32I assembly implementations of assembly functions called in pn_thread.c          | 182   |

# **Chapter 6**

# **Module Documentation**

## 6.1 Commonly Used Defines

Architecture independent defines for internal usage in libparanut Modules.

```
• #define COPU_CHECK if (coreid_as() != 0) return PN_ERR_COPU;
```

Checks if we are running on CoPU.

#define ALL\_HALTED if (read\_PNCE\_as() > 1) return PN\_ERR\_MATCH;

Checks if all CoPUs are halted.

• #define BEGIN THREADED LINKED SEC CHECK

Performs security checks in pn\_begin\_linked() and pn\_begin\_threaded().

• #define BEGIN\_THREADED\_LINKED\_SEC\_CHECK\_M

Performs security checks in pn\_begin\_linked\_m() and pn\_begin\_threaded\_m().

#define CONVERT\_NUMC\_TO\_MASK

Converts a given number of cores to a minimal bitmask.

• #define TERMNL "\n\r"

Terminal newline.

#### 6.1.1 Detailed Description

Architecture independent defines for internal usage in libparanut Modules.

#### 6.1.2 Macro Definition Documentation

#### 6.1.2.1 ALL\_HALTED

```
#define ALL_HALTED if (read_PNCE_as() > 1) return PN_ERR_MATCH;
```

Checks if all CoPUs are halted.

Todo May need a change if there's ever a ParaNut implementation with more than 1 Mode 3 capable CPU.

18 Module Documentation

#### 6.1.2.2 BEGIN\_THREADED\_LINKED\_SEC\_CHECK

#define BEGIN\_THREADED\_LINKED\_SEC\_CHECK

#### Value:

```
COPU_CHECK

ALL_HALTED

if ((numcores > numcores_as()) || (numcores <= 1)) \

return PN_ERR_PARAM;

if (numcores >= PN_RWIDTH)

return PN_ERR_NOIMP;
```

Performs security checks in pn\_begin\_linked() and pn\_begin\_threaded().

**Todo** Take out PN\_ERR\_NOIMP when group selection is implemented.

#### 6.1.2.3 BEGIN\_THREADED\_LINKED\_SEC\_CHECK\_M

```
#define BEGIN_THREADED_LINKED_SEC_CHECK_M
```

#### Value:

```
COPU_CHECK

ALL_HALTED

if (!(coremask & 0b1))

return PN_ERR_PARAM;
```

Performs security checks in pn\_begin\_linked\_m() and pn\_begin\_threaded\_m().

#### 6.1.2.4 CONVERT\_NUMC\_TO\_MASK

```
#define CONVERT_NUMC_TO_MASK
```

#### Value:

Converts a given number of cores to a minimal bitmask.

#### 6.1.2.5 COPU\_CHECK

```
#define COPU_CHECK if (coreid_as() != 0) return PN_ERR_COPU;
```

Checks if we are running on CoPU.

Todo May need a change if there's ever a ParaNut implementation with more than 1 Mode 3 capable CPU.

#### 6.1.2.6 TERMNL

```
#define TERMNL "\n\r"
```

Terminal newline.

6.2 Global Variables

### 6.2 Global Variables

Global Variables for internal usage in libparanut Modules.

```
• int sp_loc
```

Stack Pointer location, used by set\_linked\_as() and set\_threaded\_as().

int tp loc

Thread Pointer location, used in Thread Module.

### 6.2.1 Detailed Description

Global Variables for internal usage in libparanut Modules.

#### 6.2.2 Variable Documentation

6.2.2.1 sp\_loc

sp\_loc

Stack Pointer location, used by set\_linked\_as() and set\_threaded\_as().

6.2.2.2 tp\_loc

tp\_loc

Thread Pointer location, used in Thread Module.

20 Module Documentation

### 6.3 ParaNut Control and Status Registers

Architecture dependent defines for using the adresses of ParaNut Control and Status Registers.

• #define pngrpsel 0x7C0

ParaNut CPU group select register.

• #define pnce 0x7C1

ParaNut CPU enable register.

• #define pnlm 0x7C2

ParaNut CPU linked mode register.

• #define pnxsel 0x7C3

ParaNut CoPU exception select register.

• #define pncache 0x7C4

ParaNut Cache control register.

• #define pncpus 0xFC0

ParaNut number of CPUs register.

• #define pnm2cap 0xFC1

ParaNut CPU capabilities register.

#define pnx 0xFC2

ParaNut CoPU exception pending register.

• #define pncause 0xFC3

ParaNut CoPU trap cause ID register.

• #define pnepc 0xFC4

ParaNut CoPU exception program counter register.

• #define pncacheinfo 0xFC5

ParaNut cache information register.

• #define pncachesets 0xFC6

ParaNut number of cache sets register.

• #define pnclockinfo 0xFC7

ParaNut clock speed information register.

• #define pnmemsize 0xFC8

ParaNut memory size register.

• #define mtval 0x343

Machine Trap Value Register.

#### 6.3.1 Detailed Description

Architecture dependent defines for using the adresses of ParaNut Control and Status Registers.

Even though it's a convention to write defines in all capital letters, I'm writing all of these in small letters to use them more like I would use a normal RISC-V register name.

Check out the ParaNut Manual for more information.

#### 6.3.2 Macro Definition Documentation

| 6.3.2.1 mtval                                                                                           |
|---------------------------------------------------------------------------------------------------------|
| #define mtval 0x343                                                                                     |
| Machine Trap Value Register.                                                                            |
| Compiler does not recognize this one for some reason, even though it's RISC-V and not ParaNut specific. |
| 6.3.2.2 pncache                                                                                         |
| #define pncache 0x7C4                                                                                   |
| ParaNut Cache control register.                                                                         |
| 6.3.2.3 pncacheinfo                                                                                     |
| #define pncacheinfo 0xFC5                                                                               |
| ParaNut cache information register.                                                                     |
| 6.3.2.4 pncachesets                                                                                     |
| #define pncachesets 0xFC6                                                                               |
| ParaNut number of cache sets register.                                                                  |
| 6.3.2.5 pncause                                                                                         |
| #define pncause 0xFC3                                                                                   |
| ParaNut CoPU trap cause ID register.                                                                    |
| 6.3.2.6 pnce                                                                                            |
| #define pnce 0x7C1                                                                                      |
| ParaNut CPU enable register.                                                                            |

22 Module Documentation

| 6.3.2.7 pnclockinfo                              |
|--------------------------------------------------|
| #define pnclockinfo 0xFC7                        |
| ParaNut clock speed information register.        |
|                                                  |
| 6.3.2.8 pncpus                                   |
| #define pncpus 0xFC0                             |
| ParaNut number of CPUs register.                 |
|                                                  |
| 6.3.2.9 pnepc                                    |
| #define pnepc 0xFC4                              |
| ParaNut CoPU exception program counter register. |
|                                                  |
| 6.3.2.10 pngrpsel                                |
| #define pngrpsel 0x7C0                           |
| ParaNut CPU group select register.               |
|                                                  |
| 6.3.2.11 pnlm                                    |
| #define pnlm 0x7C2                               |
| ParaNut CPU linked mode register.                |
|                                                  |
| 6.3.2.12 pnm2cap                                 |
| <pre>#define pnm2cap 0xFC1</pre>                 |
| ParaNut CPU capabilities register.               |

6.3.2.13 pnmemsize

#define pnmemsize 0xFC8

ParaNut memory size register.

6.3.2.14 pnx

#define pnx 0xFC2

ParaNut CoPU exception pending register.

6.3.2.15 pnxsel

#define pnxsel 0x7C3

ParaNut CoPU exception select register.

24 Module Documentation

### 6.4 ParaNut Custom Instructions

Architecture dependent defines for ParaNut Custom Instructions which have to be added as binary machine code.

• #define HALT .word 0x0000000B

Halts the core which this instruction is executed on.

- #define CINV(regnum, offset) .word (0x100B | ((regnum) << 15) | (((offset) & 0xfff) << 20))</li>
   Cache invalidate.
- #define CWB(regnum, offset) .word (0x200B  $\mid$  ((regnum) << 15)  $\mid$  (((offset) & 0xfff) << 20)) Cache writeback.

### 6.4.1 Detailed Description

Architecture dependent defines for ParaNut Custom Instructions which have to be added as binary machine code.

Check out the ParaNut Manual for more information. The translation to bytecode can be taken from RISCV specification.

#### 6.4.2 Macro Definition Documentation

### 6.4.2.1 CINV

```
#define CINV(

regnum,

offset ) .word (0x100B | ((regnum) << 15) | (((offset) & 0xfff) << 20))
```

Cache invalidate.

Cache flush.

#### **Parameters**

| in | regnum | is the number of the hardware register that contains the base adress.                       |
|----|--------|---------------------------------------------------------------------------------------------|
| in | offset | is the offset that is added to the base adress. The resulting adress is the memory which is |
|    |        | cached and you want to invalidate.                                                          |

#### **Parameters**

| in | regnum | is the number of the hardware register that contains the base adress.                       |
|----|--------|---------------------------------------------------------------------------------------------|
| in | offset | is the offset that is added to the base adress. The resulting adress is the memory which is |
|    |        | cached and you want to flush.                                                               |

# 6.4.2.2 CWB

```
#define CWB( regnum, \\ offset ) .word (0x200B | ((regnum) << 15) | (((offset) & 0xfff) << 20))
```

# Cache writeback.

### **Parameters**

| in | in regnum is the number of the hardware register that contains the base adress. |                                                                                                                                |
|----|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| in | offset                                                                          | is the offset that is added to the base adress. The resulting adress is the memory which is cached and you want to write back. |

# 6.4.2.3 HALT

```
#define HALT .word 0x000000B
```

Halts the core which this instruction is executed on.

# 6.5 Internal Assembly Calls

Calls from the architecture independent implementation to the architecture specific assembly code.

void halt\_as (void)

Halts the core this is executed on.

PN\_NUMC numcores\_as (void)

Get the number of cores in your system.

PN\_CID coreid\_as (void)

Get the core ID.

PN\_CMSK read\_PNCE\_as (void)

Reads ParaNut CPU enable register.

void enable\_CPU\_as (PN\_CMSK coremask)

Enables the cores marked in the bitmask, disables the other ones.

PN\_CMSK m2cap\_as (void)

Get the register where Mode 2 capability cores are marked.

int simulation as (void)

Checks if we run in simulation instead of real hardware.

unsigned long ticks\_as (void)

Reads machine cycle counter.

• int freq\_as (void)

Reads pnclockinfo register which contains clock speed.

void enable\_cache\_as (void)

Enables cache.

· void disable cache as (void)

Disables cache.

unsigned int cache\_banks\_as (void)

Returns number of cache banks.

unsigned int cache\_sets\_as (void)

Returns number of cache sets.

unsigned int mem\_size\_as (void)

Reads memory size.

• void invalidate\_1024\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

• void invalidate\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_1024\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

• void writeback\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_1024\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

• void invalidate\_128\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback 128 as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

• void writeback\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush 128 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush bulk 128 as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate\_2048\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_2048\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_2048\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_2048\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_2048\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

• void flush bulk 2048 as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate\_256\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

• void invalidate bulk 256 as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_256\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

· void writeback bulk 256 as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_256\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

• void invalidate 32 as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

• void invalidate bulk 32 as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback 32 as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

· void writeback\_bulk\_32\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush 32 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_32\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

• void invalidate\_512\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate bulk 512 as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_512\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_512\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush 512 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_512\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate 64 as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback 64 as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback bulk 64 as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_64\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void exception\_init\_as (void)

Sets Machine Trap-Vector Base-Address Register correctly and disables interrupts.

void exception\_entry\_as (void)

Entry point for exceptions (includes interrupts).

PN\_CMSK read\_PNX\_as (void)

Reads ParaNut CoPU exception pending register.

• PN\_CMSK read\_PNCAUSE\_as (void)

Reads ParaNut CoPU trap cause ID register.

PN\_CMSK read\_PNEPC\_as (void)

Reads ParaNut CoPU exception program counter register.

• unsigned int read\_MTVAL\_as (void)

Reads Machine Trap Value register.

void write\_PNXSEL\_as (PN\_CMSK coremask)

Writes ParaNut CoPU exception select register.

void write\_MSTATUS\_as (unsigned int register)

Writes Machine Status register.

· void ecall as (void)

Causes environment call exception.

void progress\_mepc\_as (void)

Sets MEPC to next instruction.

PN\_CID set\_linked\_as (PN\_CMSK coremask)

Puts the cores marked in the bitmask to linked mode and enables them.

PN CMSK read PNLM as (void)

Reads PNLM register.

void write\_PNLM\_as (PN\_CMSK coremask)

Writes PNLM register.

• int init\_as (\_pn\_spinlock \*spinlock)

Sets lock to free, no conditions checked.

• int trylock\_as (\_pn\_spinlock \*spinlock, PN\_CID coreid)

Tries locking the lock. Fails if not free.

• int unlock\_as (\_pn\_spinlock \*spinlock, PN\_CID coreid)

Tries unlocking. Fails if not owned by current hart.

int destroy\_as (\_pn\_spinlock \*spinlock, PN\_CID coreid)

Sets lock to dead if it's free or it's owned by current hart.

void set\_threaded\_as (PN\_CMSK coremask)

Takes the linked flag away from all cores and enables the cores in the coremask.

void enter\_threaded\_mode\_as (void)

Prepares CoPU for threaded mode by taking the CePUs stack.

## 6.5.1 Detailed Description

Calls from the architecture independent implementation to the architecture specific assembly code.

**Todo** If there ever is a new ParaNut with a different ISA, documentation for the new .S files has to be added in the respective directories.

## 6.5.2 Function Documentation

## 6.5.2.1 cache\_banks\_as()

Returns number of cache banks.

Returns

Number of cache banks.

```
6.5.2.2 cache_sets_as()
```

Returns number of cache sets.

Returns

Number of cache sets.

```
6.5.2.3 coreid_as()
```

Get the core ID.

Returns

The core ID.

# 6.5.2.4 destroy\_as()

```
int destroy_as (
    __pn_spinlock * spinlock,
    PN_CID coreid )
```

Sets lock to dead if it's free or it's owned by current hart.

# 6.5.2.5 disable\_cache\_as()

```
void disable_cache_as (
     void )
```

Disables cache.

# 6.5.2.6 ecall\_as()

```
void ecall_as (
     void )
```

Causes environment call exception.

### 6.5.2.7 enable\_cache\_as()

```
void enable_cache_as (
     void )
```

Enables cache.

# 6.5.2.8 enable\_CPU\_as()

Enables the cores marked in the bitmask, disables the other ones.

Has to check stability, too.

## 6.5.2.9 enter\_threaded\_mode\_as()

Prepares CoPU for threaded mode by taking the CePUs stack.

**Todo** Needs changes in case it will ever be allowed to run some cores in linked mode and some in threaded mode.

# 6.5.2.10 exception\_entry\_as()

Entry point for exceptions (includes interrupts).

# 6.5.2.11 exception\_init\_as()

Sets Machine Trap-Vector Base-Address Register correctly and disables interrupts.

```
6.5.2.12 flush_1024_as()
```

```
void flush_1024_as ( \mbox{unsigned int } \mbox{\it addr,} \mbox{unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Flushes single cache lines until end address is reached.

Will at least flush one line.

## 6.5.2.13 flush\_128\_as()

Flushes single cache lines until end address is reached.

Will at least flush one line.

## 6.5.2.14 flush\_2048\_as()

```
void flush_2048_as (  \mbox{unsigned int } \mbox{\it addr}, \\ \mbox{unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Flushes single cache lines until end address is reached.

Will at least flush one line.

#### 6.5.2.15 flush\_256\_as()

Flushes single cache lines until end address is reached.

Will at least flush one line.

## 6.5.2.16 flush\_32\_as()

Flushes single cache lines until end address is reached.

Will at least flush one line.

### 6.5.2.17 flush\_512\_as()

```
void flush_512_as ( \mbox{unsigned int } \mbox{\it addr,} \mbox{unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Flushes single cache lines until end address is reached.

Will at least flush one line.

## 6.5.2.18 flush\_64\_as()

Flushes single cache lines until end address is reached.

Will at least flush one line.

## 6.5.2.19 flush\_bulk\_1024\_as()

```
void flush_bulk_1024_as (  \mbox{unsigned int } \mbox{\it addr,}   \mbox{unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Flushes 32 cache lines at once until end address is reached.

Will at least flush 32 lines.

#### 6.5.2.20 flush\_bulk\_128\_as()

Flushes 32 cache lines at once until end address is reached.

Will at least flush 32 lines.

## 6.5.2.21 flush\_bulk\_2048\_as()

```
void flush_bulk_2048_as (
          unsigned int addr,
          unsigned int endaddr)
```

Flushes 32 cache lines at once until end address is reached.

Will at least flush 32 lines.

```
6.5.2.22 flush_bulk_256_as()
```

```
void flush_bulk_256_as (
          unsigned int addr,
          unsigned int endaddr )
```

Flushes 32 cache lines at once until end address is reached.

Will at least flush 32 lines.

```
6.5.2.23 flush_bulk_32_as()
```

```
void flush_bulk_32_as (
          unsigned int addr,
          unsigned int endaddr )
```

Flushes 32 cache lines at once until end address is reached.

Will at least flush 32 lines.

# 6.5.2.24 flush\_bulk\_512\_as()

```
void flush_bulk_512_as (
          unsigned int addr,
          unsigned int endaddr)
```

Flushes 32 cache lines at once until end address is reached.

Will at least flush 32 lines.

## 6.5.2.25 flush\_bulk\_64\_as()

```
void flush_bulk_64_as (  \mbox{unsigned int } \mbox{\it addr}, \\ \mbox{unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Flushes 32 cache lines at once until end address is reached.

Will at least flush 32 lines.

### 6.5.2.26 freq\_as()

```
int freq_as (
     void )
```

Reads pnclockinfo register which contains clock speed.

#### Returns

pnclockinfo register.

## 6.5.2.27 halt\_as()

```
void halt_as (
          void )
```

Halts the core this is executed on.

# 6.5.2.28 init\_as()

```
int init_as (
    _pn_spinlock * spinlock )
```

Sets lock to free, no conditions checked.

### 6.5.2.29 invalidate\_1024\_as()

```
void invalidate_1024_as (  \mbox{unsigned int } \mbox{\it addr,}   \mbox{unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Invalidates single cache lines until end address is reached.

Will at least invalidate one line.

## 6.5.2.30 invalidate\_128\_as()

Invalidates single cache lines until end address is reached.

Will at least invalidate one line.

## 6.5.2.31 invalidate\_2048\_as()

Invalidates single cache lines until end address is reached.

Will at least invalidate one line.

## 6.5.2.32 invalidate\_256\_as()

Invalidates single cache lines until end address is reached.

Will at least invalidate one line.

## 6.5.2.33 invalidate\_32\_as()

```
void invalidate_32_as (
          unsigned int addr,
          unsigned int endaddr)
```

Invalidates single cache lines until end address is reached.

Will at least invalidate one line.

## 6.5.2.34 invalidate\_512\_as()

```
void invalidate_512_as (  \mbox{unsigned int } \mbox{\it addr,}   \mbox{\it unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Invalidates single cache lines until end address is reached.

Will at least invalidate one line.

#### 6.5.2.35 invalidate\_64\_as()

```
void invalidate_64_as (  \mbox{unsigned int } \mbox{\it addr,}   \mbox{\it unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Invalidates single cache lines until end address is reached.

Will at least invalidate one line.

## 6.5.2.36 invalidate\_bulk\_1024\_as()

```
void invalidate_bulk_1024_as (
          unsigned int addr,
          unsigned int endaddr)
```

Invalidates 32 cache lines at once until end address is reached.

Will at least invalidate 32 lines.

### 6.5.2.37 invalidate\_bulk\_128\_as()

Invalidates 32 cache lines at once until end address is reached.

Will at least invalidate 32 lines.

## 6.5.2.38 invalidate\_bulk\_2048\_as()

```
void invalidate_bulk_2048_as (
          unsigned int addr,
          unsigned int endaddr)
```

Invalidates 32 cache lines at once until end address is reached.

Will at least invalidate 32 lines.

## 6.5.2.39 invalidate\_bulk\_256\_as()

Invalidates 32 cache lines at once until end address is reached.

Will at least invalidate 32 lines.

#### 6.5.2.40 invalidate\_bulk\_32\_as()

```
void invalidate_bulk_32_as (
          unsigned int addr,
          unsigned int endaddr)
```

Invalidates 32 cache lines at once until end address is reached.

Will at least invalidate 32 lines.

## 6.5.2.41 invalidate\_bulk\_512\_as()

```
void invalidate_bulk_512_as (  \mbox{unsigned int } \mbox{add} r, \\ \mbox{unsigned int } \mbox{endadd} r \mbox{)}
```

Invalidates 32 cache lines at once until end address is reached.

Will at least invalidate 32 lines.

## 6.5.2.42 invalidate\_bulk\_64\_as()

```
void invalidate_bulk_64_as (  \mbox{unsigned int } \mbox{\it addr,}   \mbox{unsigned int } \mbox{\it endaddr} \mbox{\it )}
```

Invalidates 32 cache lines at once until end address is reached.

Will at least invalidate 32 lines.

# 6.5.2.43 m2cap\_as()

Get the register where Mode 2 capability cores are marked.

Returns

The core mask.

# 6.5.2.44 mem\_size\_as()

Reads memory size.

Returns

Content of pnmemsize register.

# 6.5.2.45 numcores\_as()

Get the number of cores in your system.

Returns

The number of cores in your ParaNut implementation.

## 6.5.2.46 progress\_mepc\_as()

```
void progress_mepc_as (
     void )
```

Sets MEPC to next instruction.

# 6.5.2.47 read\_MTVAL\_as()

Reads Machine Trap Value register.

### Returns

Machine Trap Value register.

### 6.5.2.48 read\_PNCAUSE\_as()

Reads ParaNut CoPU trap cause ID register.

## Returns

Mask that represents CPUs.

# 6.5.2.49 read\_PNCE\_as()

Reads ParaNut CPU enable register.

### Returns

Mask that represents enabled CPUs.

```
6.5.2.50 read_PNEPC_as()
```

Reads ParaNut CoPU exception program counter register.

#### Returns

Mask that represents CPUs.

```
6.5.2.51 read_PNLM_as()
```

Reads PNLM register.

#### Returns

Bitmask representing cores in linked mode.

## 6.5.2.52 read\_PNX\_as()

Reads ParaNut CoPU exception pending register.

## Returns

Mask that represents CPUs.

## 6.5.2.53 set\_linked\_as()

Puts the cores marked in the bitmask to linked mode and enables them.

Saves the CePUs registers which are preserved aross call, sets CPUs to linked, enables the CoPUs, writes the saved values into everyones registers, and returns the core ID.

## Returns

Core ID.

## 6.5.2.54 set\_threaded\_as()

```
void set_threaded_as ( {\tt PN\_CMSK} \  \  \, coremask \ )
```

Takes the linked flag away from all cores and enables the cores in the coremask.

**Todo** Needs changes in case it will ever be allowed to run some cores in linked mode and some in threaded mode. Correct this after rewrite of thread module

# 6.5.2.55 simulation\_as()

```
int simulation_as (
     void )
```

Checks if we run in simulation instead of real hardware.

#### Returns

Zero if we run on hardware, non-zero if we run in simulation.

## 6.5.2.56 ticks\_as()

Reads machine cycle counter.

# Returns

Machine cycle counter.

## 6.5.2.57 trylock\_as()

Tries locking the lock. Fails if not free.

# 6.5.2.58 unlock\_as()

Tries unlocking. Fails if not owned by current hart.

# 6.5.2.59 write\_MSTATUS\_as()

```
void write_MSTATUS_as (
          unsigned int register )
```

Writes Machine Status register.

#### **Parameters**

| in | register | is the new value of the register. |  |
|----|----------|-----------------------------------|--|
|----|----------|-----------------------------------|--|

# 6.5.2.60 write\_PNLM\_as()

Writes PNLM register.

#### **Parameters**

| i | n | Bitmask | representing cores in linked mode. |
|---|---|---------|------------------------------------|
|---|---|---------|------------------------------------|

## 6.5.2.61 write\_PNXSEL\_as()

Writes ParaNut CoPU exception select register.

## **Parameters**

| in | coremask  | is a mask that represents CPUs. Only 1 bit shall be se | t. |
|----|-----------|--------------------------------------------------------|----|
|    | ooronnaon | le a maer that represente er eer erny i en er an ee    | _  |

# 6.5.2.62 writeback\_1024\_as()

```
void writeback_1024_as (
          unsigned int addr,
          unsigned int endaddr )
```

Writes back single cache lines until end address is reached.

Will at least writeback one line.

## 6.5.2.63 writeback\_128\_as()

```
void writeback_128_as (
          unsigned int addr,
          unsigned int endaddr)
```

Writes back single cache lines until end address is reached.

Will at least writeback one line.

### 6.5.2.64 writeback\_2048\_as()

Writes back single cache lines until end address is reached.

Will at least writeback one line.

## 6.5.2.65 writeback\_256\_as()

Writes back single cache lines until end address is reached.

Will at least writeback one line.

## 6.5.2.66 writeback\_32\_as()

Writes back single cache lines until end address is reached.

Will at least writeback one line.

#### 6.5.2.67 writeback\_512\_as()

```
void writeback_512_as (
          unsigned int addr,
          unsigned int endaddr)
```

Writes back single cache lines until end address is reached.

Will at least writeback one line.

## 6.5.2.68 writeback\_64\_as()

Writes back single cache lines until end address is reached.

Will at least writeback one line.

### 6.5.2.69 writeback\_bulk\_1024\_as()

```
void writeback_bulk_1024_as (
          unsigned int addr,
          unsigned int endaddr)
```

Writes back 32 cache lines at once until end address is reached.

Will at least writeback 32 lines.

## 6.5.2.70 writeback\_bulk\_128\_as()

```
void writeback_bulk_128_as (
          unsigned int addr,
          unsigned int endaddr)
```

Writes back 32 cache lines at once until end address is reached.

Will at least writeback 32 lines.

## 6.5.2.71 writeback\_bulk\_2048\_as()

```
void writeback_bulk_2048_as (
          unsigned int addr,
          unsigned int endaddr)
```

Writes back 32 cache lines at once until end address is reached.

Will at least writeback 32 lines.

#### 6.5.2.72 writeback\_bulk\_256\_as()

```
void writeback_bulk_256_as (
          unsigned int addr,
          unsigned int endaddr)
```

Writes back 32 cache lines at once until end address is reached.

Will at least writeback 32 lines.

## 6.5.2.73 writeback\_bulk\_32\_as()

```
void writeback_bulk_32_as (
          unsigned int addr,
          unsigned int endaddr)
```

Writes back 32 cache lines at once until end address is reached.

Will at least writeback 32 lines.

# 6.5.2.74 writeback\_bulk\_512\_as()

```
void writeback_bulk_512_as (
          unsigned int addr,
          unsigned int endaddr )
```

Writes back 32 cache lines at once until end address is reached.

Will at least writeback 32 lines.

# 6.5.2.75 writeback\_bulk\_64\_as()

```
void writeback_bulk_64_as (
          unsigned int addr,
          unsigned int endaddr )
```

Writes back 32 cache lines at once until end address is reached.

Will at least writeback 32 lines.

6.6 libparanut Helpers 47

# 6.6 libparanut Helpers

Typedefs and defines of libparanut which can also be used in your application.

Collaboration diagram for libparanut Helpers:



# **Modules**

• Typedefs

Needed typedefs.

• Error Codes

Error codes returned by the functions in this library.

Modes

Modes of the ParaNut Cores.

# 6.6.1 Detailed Description

Typedefs and defines of libparanut which can also be used in your application.

# 6.7 Typedefs

Needed typedefs.

Collaboration diagram for Typedefs:



# **Typedefs**

- typedef struct \_\_pn\_spinlock \_pn\_spinlock
   Renaming of struct \_\_pn\_spinlock for your convenience.
- typedef int32\_t PN\_CID

Signed type that can be used to address any core in this architecture.

typedef int32\_t PN\_NUMC

Signed type that can hold the maximum number of cores in this architecture.

typedef uint32\_t PN\_CMSK

Unsigned type that can act as a core mask.

• typedef int32\_t PN\_NUMG

Signed type that can be used to address any group in this architecture.

# 6.7.1 Detailed Description

Needed typedefs.

Please note that there are several typedefs for differing register widths of the ParaNut. Which ones are used depend on how you set PN\_RWIDTH while compiling (pn\_config.h). Doxygen can only document one of them, so here you are, stuck with the 32-bit version. Check source code of libparanut.h, section Typedefs, if you want to see the others.

## 6.7.2 Typedef Documentation

```
6.7.2.1 _pn_spinlock
```

\_pn\_spinlock

Renaming of struct \_\_pn\_spinlock for your convenience.

Check documentation of \_\_pn\_spinlock to get more information.

6.7 Typedefs 49

### 6.7.2.2 PN\_CID

#### PN CID

Signed type that can be used to address any core in this architecture.

See documentation of PN NUMC to understand why we use only the actual register width and not more.

6.7.2.3 PN\_CMSK

#### PN\_CMSK

Unsigned type that can act as a core mask.

This is, of course, the same as the register width of the ParaNut. Unsigned because it direcetly represents a register.

6.7.2.4 PN\_NUMC

#### PN\_NUMC

Signed type that can hold the maximum number of cores in this architecture.

Let's say your ParaNut has a group register width of 32 bits. This means that there are 4.294.967.296 potential groups. Every group has 32 bits to represent different cores. That means there are 137.438.953.472 cores that can be adressed.

This does, in theory, mean that we need 64 bit to represent the possible number of cores. However, it is deemed to be pretty unrealistic that there will be a ParaNut version with more than 4.294.967.296 cores anytime soon. So, for optimization purposes, we just use 32 bit here. Even half of that is probably not possible in my lifetime, which is why we are not even using unsigned (also because some compilers could throw errors when mixing signed and unsigned types, e.g. in a for loop). One more plus is that we can use these values to signal errors when they are returned by a function.

Same explaination goes in all other register widths. If you really need more, feel free to double the bits.

6.7.2.5 PN\_NUMG

## PN\_NUMG

Signed type that can be used to address any group in this architecture.

This is, of course, the same as the register width of the ParaNut.

# 6.8 Error Codes

Error codes returned by the functions in this library.

Collaboration diagram for Error Codes:



• #define PN\_SUCCESS 0

Successful execution.

• #define PN\_ERR\_PARAM (-1)

Parameter error.

• #define PN\_ERR\_NOIMP (-2)

Function not implemented.

• #define PN\_ERR\_COPU (-3)

CoPU error.

• #define PN\_ERR\_MATCH (-4)

Mode begin and end matching error.

• #define PN\_ERR\_LOCKOCC (-5)

Lock occupied error.

• #define PN\_ERR\_CACHE\_LINESIZE (-6)

Weird cache line size error.

• #define PN\_ERR\_EXC (-8)

Exception code not implemented error.

# 6.8.1 Detailed Description

Error codes returned by the functions in this library.

# 6.8.2 Macro Definition Documentation

6.8 Error Codes 51

### 6.8.2.1 PN\_ERR\_CACHE\_LINESIZE

```
#define PN_ERR_CACHE_LINESIZE (-6)
```

Weird cache line size error.

Can occur if libparanut is supposed to run on an architecture that has a cache line size which is not either 32, 64, 128, 256, 512, 1024 or 2048 bit. Should be more of a development error instead of a normal usage error.

In other words, it should not occur if you are just developing middle end stuff while using the libparanut on a deployed ParaNut. Contact the maintainers about this if it still does. The following steps would be necessary to introduce a new cache line size on RV32I libparanut:

- Go to the top of pn\_cache\_RV32I\_buildscript.py and add the new cache line size in bits to "cache\_line\_← size list".
- Go to the Makefile and take a look at the target "cache". Add a new call to the buildscript for your size.
- Go into pn\_cache.c and look at "Assembly Functions". Add your references to the others.
- Also look at the function pn\_cache\_init(). You will see that there is a switch that decides what functions to
  use. Add a new case there (before the default, of course!) and put in your newly added functions.
- · After a

```
make clean all
```

your new cache line size should be ready to use.

• Change the places in the documentation where the linesizes are listed (should only be here and at the top of pn\_cache\_RV32I\_buildscript.py). Add your new assembly file to the GIT repo and push that stuff.

Todo This description should change if other ParaNut architectures or cache line sizes are introduced.

## 6.8.2.2 PN ERR COPU

```
#define PN_ERR_COPU (-3)
```

CoPU error.

Function that isn't allowed on CoPU was being executed on CoPU.

# 6.8.2.3 PN\_ERR\_EXC

```
#define PN_ERR_EXC (-8)
```

Exception code not implemented error.

You tried callin pn\_exception\_set\_handler() with an invalid exception code.

## 6.8.2.4 PN\_ERR\_LOCKOCC

```
#define PN_ERR_LOCKOCC (-5)
```

Lock occupied error.

Can occur if you tried destroying an occupied lock or used the trylock function on an occupied lock.

### 6.8.2.5 PN\_ERR\_MATCH

```
#define PN_ERR_MATCH (-4)
```

Mode begin and end matching error.

Functions for beginning and ending linked and threaded mode have to be matched. Linked and threaded mode shall not be mixed.

# 6.8.2.6 PN\_ERR\_NOIMP

```
#define PN_ERR_NOIMP (-2)
```

Function not implemented.

The libparanut function is not yet implemented.

## 6.8.2.7 PN\_ERR\_PARAM

```
#define PN_ERR_PARAM (-1)
```

Parameter error.

The parameters given to a function were wrong (i.e. out of range).

## 6.8.2.8 PN\_SUCCESS

```
#define PN_SUCCESS 0
```

Successful execution.

Implies that a function finished successfully.

6.9 Modes 53

## 6.9 Modes

Modes of the ParaNut Cores.

Collaboration diagram for Modes:



• #define PN M0 0x0U

Mode 0 (halted Mode).

#define PN M1 0x1U

Mode 1 (linked Mode).

• #define PN M2 0x2U

Mode 2 (unlinked or threaded Mode).

#define PN M3 0x3U

Mode 3 (autonomous Mode).

### 6.9.1 Detailed Description

Modes of the ParaNut Cores.

The CePU can only ever operate in Mode 3 (autonomous). It is still shown as capable of Mode 2 (threaded Mode) because Mode 3 is an extension in functionality in comparison to Mode 2. Mode 2 cores do not handle their own interrupts/exceptions, which a Mode 3 core does.

It can also be set into Mode 0, which does not break hardware debugging support.

The CePU is the only core capable of changing other cores Modes.

The CoPUs are never capable of Mode 3. They may be capable of Mode 2, which means they are able to fetch their own instructions and are therefore able to do different work in parallel to the CePU. They are, at minimum, capable of Mode 1 (linked Mode), which means it will execute the same instructions as the CePU on different data. This does not start until the CePU is also told to now start executing in linked mode, though.

Todo The information above may change some day.

Which Mode the CoPUs are in after system reset is an implementation detail of the ParaNut itself and the startup code.

For further information, check ParaNut Manual.

# 6.10 libparanut Modules

Modules of libparanut.

Collaboration diagram for libparanut Modules:



# **Modules**

• Base Module

Functions for getting the status of your ParaNut and halting cores.

· Link Module

Functions for using the linked mode.

• Thread Module

Functions for using the threaded mode.

· Cache Module

Special functions for controlling the shared ParaNut cache.

• Exception Module

Functions for controlling the handling of interrupts/exceptions.

· Spinlock Module

Functions and structure used for synchronizing memory access.

# 6.10.1 Detailed Description

Modules of libparanut.

6.11 Base Module 55

## 6.11 Base Module

Functions for getting the status of your ParaNut and halting cores.

Collaboration diagram for Base Module:



PN\_NUMC pn\_numcores (void)

Get the number of cores in your system.

• PN\_CMSK pn\_m2cap (void)

Check which cores are capable of Mode 2 operation.

PN CMSK pn m2cap g (PN NUMG groupnum)

Check which cores are capable of Mode 2 operation.

PN\_CMSK pn\_m3cap (void)

Check which cores are capable of Mode 3 operation.

PN\_CMSK pn\_m3cap\_g (PN\_NUMG groupnum)

Check which cores are capable of Mode 3 operation.

PN\_CID pn\_coreid (void)

Get the ID of the core that this function is executed on.

PN\_CID pn\_coreid\_g (PN\_NUMG \*groupnum)

Get the ID and group number of the core that this code is running on.

void pn\_halt (void)

Halt whatever core the function is executed on.

int pn\_halt\_CoPU (PN\_CID coreid)

Halts a CoPU.

int pn\_halt\_CoPU\_m (PN\_CMSK coremask)

Halts one or more CoPUs.

• int pn\_halt\_CoPU\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Halts the CoPUs specified in the coremask\_array.

• long long int pn\_time\_ns (void)

Returns system time in ns. Does not care for overflow.

• int pn\_simulation (void)

Checks if we run in simulation instead of real hardware.

### 6.11.1 Detailed Description

Functions for getting the status of your ParaNut and halting cores.

Concerning the \_g functions: If your ParaNut implementation has more cores than what is the standard register size on your system (i.e. register size is 32, but you got more than 32 cores including the CePU), you have to chose the group of cores that you want to talk to. For that, most functions in this section have a group version (suffix \_g) which has an additional group parameter.

This works the following way: If your register size is 32, than the CePU is in group 0 (0x00000000) and is always represented by the first bit in the coremasks (0x00000001). The first CoPU is also in group 0 and represented by the second bit (0x00000002). After that comes the second CoPU, represented by 0x00000004. And so on until CoPU 30. The 31st CoPU is then represented by group 1 (0x00000001) and the first bit (0x00000001). The 63rd CoPU is represented by group 2 (0x00000002) and the first bit (0x00000001). The 95th CoPU is represented by group 3 (0x00000003) and the first bit (0x00000001). This information may become untrue if a big-endian version of the ParaNut is ever released.

For further information on this topic, you should check the ParaNut Manual itself. Also, the documentation on the ParaNut Modes that is included in here could clear some things up. The base module also contains functions that are used in other modules as well.

**Todo** Currently (Oct. 2019), there is no ParaNut implementation that actually has to use more than one group, which is why the group functions are only implemented as stubs right now.

#### 6.11.2 Function Documentation

```
6.11.2.1 pn_coreid()
```

Get the ID of the core that this function is executed on.

#### Returns

The core ID. Starts with 0 for CePU. Can not return an error.

#### 6.11.2.2 pn\_coreid\_g()

Get the ID and group number of the core that this code is running on.

Todo Currently only a stub. Will therefore always return PN ERR NOIMP.

#### **Parameters**

| out | groupnum | is a reference to be filled with the group number of the core. |
|-----|----------|----------------------------------------------------------------|
|-----|----------|----------------------------------------------------------------|

6.11 Base Module 57

#### Returns

The core ID. Starts with 0 for CePU. Does not start again when in another group than group 0. Can not return an error.

**Todo** Group function implementation.

# 6.11.2.3 pn\_halt()

```
void pn_halt (
     void )
```

Halt whatever core the function is executed on.

If executed on a core, it will be set to Mode 0 and stop operation. Causes reset of program counter to reset address on a Mode 2 capable CPU.

If executed on CePU, also halts all other CoPUs on system.

See documentation of Modes for more information.

This function returns nothing because it should not be possible for any core to leave this state on its own.

# 6.11.2.4 pn\_halt\_CoPU()

Halts a CoPU.

Sets the CoPU with the given ID into a halted state (Mode 0).

See documentation of Modes for more information.

Cannot be executed on CoPU.

Halting an already halted core results in failure (PN\_ERR\_PARAM) to aid debugging.

**Todo** Not yet implemented for given core IDs outside of group 0. Will return PN\_ERR\_NOIMP in this case.

# **Parameters**

| in | coreid | is the ID of the CoPUs you want to halt. Since ID 0 represents the CePU, this function will throw |
|----|--------|---------------------------------------------------------------------------------------------------|
|    |        | an error when given 0 to aid debugging. If you want the CePU to halt, use function pn_halt().     |

## Returns

Either PN\_SUCCESS, PN\_ERR\_PARAM or PN\_ERR\_COPU.

Todo Group selection.

```
6.11.2.5 pn_halt_CoPU_gm()
```

Halts the CoPUs specified in the coremask\_array.

**Todo** Currently only a stub. Will therefore always return either PN\_ERR\_COPU or PN\_ERR\_NOIMP if executed on CePU.

Sets the CoPUs represented by bitmask and their position in the array (= their group number) into a halted state (Mode 0).

See documentation of Modes for more information.

Cannot be executed on CoPU.

Halting an already halted core results in failure (PN\_ERR\_PARAM) to aid debugging.

## **Parameters**

| in | coremask_array | is a pointer to the start of a coremask array. The position of the mask in the array represents the group number of the cores. When all bits are set to 0, this function will return an error (PN_ERR_PARAM) to aid debugging. Also, setting the first bit to 1 will return an error (PN_ERR_PARAM) since it represents the CePU, which should be halted with pn_halt(). |
|----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| in | array_size     | is the number of entries in the coremask_array.                                                                                                                                                                                                                                                                                                                          |

## Returns

Either PN\_SUCCESS, PN\_ERR\_PARAM or PN\_ERR\_COPU.

**Todo** Group function implementation.

```
6.11.2.6 pn_halt_CoPU_m()
```

Halts one or more CoPUs.

Sets the CoPUs represented in the bitmask into a halted state (Mode 0).

See documentation of Modes for more information.

Cannot be executed on CoPU.

Halting an already halted core results in failure (PN ERR PARAM) to aid debugging.

6.11 Base Module 59

#### **Parameters**

| in | coremask | is the bitmask representing the CoPUs you want to halt. When all bits are set to 0, this      |  |
|----|----------|-----------------------------------------------------------------------------------------------|--|
|    |          | function will return an error (PN_ERR_PARAM) to aid debugging. Also, setting the first bit to |  |
|    |          | 1 will return an error (PN_ERR_PARAM) since it represents the CePU, which should be           |  |
|    |          | halted with pn_halt().                                                                        |  |

### Returns

Either PN\_SUCCESS, PN\_ERR\_PARAM or PN\_ERR\_COPU.

### 6.11.2.7 pn\_m2cap()

Check which cores are capable of Mode 2 operation.

See documentation of Modes for more information.

Cannot be called from CoPU.

### Returns

A bitmask representing your ParaNut cores or PN\_ERR\_COPU. If a bit is set to 1, it means that the core is capable of operating in Mode 2.

## 6.11.2.8 pn\_m2cap\_g()

```
PN_CMSK pn_m2cap_g (
PN_NUMG groupnum )
```

Check which cores are capable of Mode 2 operation.

**Todo** Currently only a stub. Will therefore always return either PN\_ERR\_COPU or PN\_ERR\_NOIMP if executed on CePU.

See documentation of Modes for more information.

Cannot be called from CoPU.

## **Parameters**

| in | groupnum | is the group of cores you want to know about. |
|----|----------|-----------------------------------------------|

#### Returns

A bitmask representing your ParaNut cores or PN\_ERR\_COPU. If a bit is set to 1, it means that the core is capable of operating in Mode 2.

**Todo** Group function implementation.

```
6.11.2.9 pn_m3cap()
```

Check which cores are capable of Mode 3 operation.

### Attention

This function will, in the current ParaNut implementation, return a hard coded 1 or PN\_ERR\_COPU if executed on CoPU. The reason for this is that only the CePU is capable of Mode 3.

See documentation of Modes for more information.

Cannot be called from CoPU.

# Returns

A bitmask representing your ParaNut cores or PN\_ERR\_COPU. If a bit is set to 1, it means that the core is capable of operating in Mode 3.

**Todo** If other cores are ever capable of Mode 3 (and if there ever is a register to get the information from), implement this properly.

```
6.11.2.10 pn_m3cap_g()
```

Check which cores are capable of Mode 3 operation.

**Todo** Currently only a stub. Will therefore always return either PN\_ERR\_COPU or PN\_ERR\_NOIMP if executed on CePU.

See documentation of Modes for more information.

Cannot be called from CoPU.

6.11 Base Module 61

#### **Parameters**

| in | groupnum | is the group of cores you want to know about. |
|----|----------|-----------------------------------------------|
|----|----------|-----------------------------------------------|

#### Returns

A bitmask representing your ParaNut cores or PN\_ERR\_COPU. If a bit is set to 1, it means that the core is capable of operating in Mode 3.

**Todo** Group function implementation.

## 6.11.2.11 pn\_numcores()

Get the number of cores in your system.

Cannot be called from CoPU.

# Returns

The number of cores in your ParaNut implementation or PN\_ERR\_COPU.

# 6.11.2.12 pn\_simulation()

```
int pn_simulation (
     void )
```

Checks if we run in simulation instead of real hardware.

# Warning

This function is a thing that only works with our specific ParaNut simulation. If the simulation changes, this needs to be changed, too.

# Returns

Zero if we run on hardware, non-zero if we run in simulation.

#### 6.11.2.13 pn\_time\_ns()

Returns system time in ns. Does not care for overflow.

Cannot be executed on CoPU.

The first time executing this function takes the longest time since it has to initialize the frequency and an internal conversion factor. So if you want to use it for time measurement, you can call the function once before actual measurement to make the values more comparable.

When testing on my ParaNut, this made a difference of around 2000 ticks.

#### Returns

System time in ns or PN\_ERR\_COPU.

**Todo** On RISCV C calling convention, long long type fits for both RV32 and RV64. Does this hold true on other architectures?

time in nanoseconds = time in seconds \* 1000000000 frequency = ticks / second => time in seconds = ticks / frequency

From those two, it follows that time in nanoseconds = (ticks / frequency) \* 1000000000

Which is equivalent to time in nanoseconds = ticks \* (100000000 / frequency)

With the frequency values that the ParaNut currently has, this is accurate enough.

Todo This might change in the future.

6.12 Link Module 63

## 6.12 Link Module

Functions for using the linked mode.

Collaboration diagram for Link Module:



• PN\_CID pn\_begin\_linked (PN\_NUMC numcores)

Links a given number of CoPUs to the CePU.

PN\_CID pn\_begin\_linked\_m (PN\_CMSK coremask)

Links the CPUs specified in the coremask.

PN\_CID pn\_begin\_linked\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Links the CPUs specified in the coremask\_array.

int pn\_end\_linked (void)

Ends linked execution.

# 6.12.1 Detailed Description

Functions for using the linked mode.

Also see Modes.

#### Warning

If you want to use the Linked Module on RISC-V ParaNut, your ParaNut has to support the M Extension and you have to compile your application with the flag mabi=rv32im. The libparanut Makefile sets this flag automatically when you chose the Link Module or one of the Modules that has Link Module as a dependency.

#### 6.12.2 Function Documentation

#### 6.12.2.1 pn\_begin\_linked()

Links a given number of CoPUs to the CePU.

**Todo** This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

**Todo** Not yet implemented for more cores than what is available in one group. Will return PN\_ERR\_NOIMP when called with more cores.

Sets numcores-1 CoPUs to Mode 1 (linked Mode) so they start executing the instruction stream fetched by the CePU. This function will return an error (PN\_ERR\_MATCH) if the CoPUs are not all halted.

See documentation of Modes for more information.

Cannot be executed on CoPU. Cannot be mixed with threaded mode or other linked mode functions, until pn\_end — \_linked() is called.

#### Attention

All data that you want to preserve after pn\_end\_linked() was called can not be stored on stack. You can make it static or global.

## Warning

There is no guarantee that the execution of code actually happens at the same time on CePUs and CoPUs.

#### **Parameters**

| in | numcores | is the number of cores that shall be linked together. A value of 0 or 1 will return an error |
|----|----------|----------------------------------------------------------------------------------------------|
|    |          | (PN_ERR_PARAM) to aid debugging.                                                             |

#### Returns

The ID of the core, or PN\_ERR\_MATCH, PN\_ERR\_PARAM, or PN\_ERR\_COPU.

# 6.12.2.2 pn\_begin\_linked\_gm()

Links the CPUs specified in the coremask\_array.

6.12 Link Module 65

**Todo** This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

**Todo** Currently only a stub. Will therefore always return PN\_ERR\_NOIMP.

Sets the CoPUs represented by bitmask and their position in the array (= their group number) to Mode 1 (linked Mode) so they start executing the instruction stream fetched by the CePU. This function will return an error (PN\_ ERR MATCH) if the CoPUs are not all halted.

See documentation of Modes for more information.

Cannot be executed on CoPU. Cannot be mixed with threaded mode or other linked mode functions, until pn\_end — \_linked() is called.

#### Attention

All data that you want to preserve after pn\_end\_linked() was called can not be stored on stack. You can make it static or global.

#### Warning

There is no guarantee that the execution of code actually happens at the same time on CePUs and CoPUs.

#### **Parameters**

| in | coremask_array | is a pointer to the start of a coremask array. The position of the mask in the array represents the group number of the cores. When all bits are set to 0, this function will return an error (PN_ERR_PARAM) to aid debugging. Also, not setting the first bit to 1 will return an error (PN_ERR_PARAM) since it represents the CePU (which needs to be linked, too). |
|----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| in | array_size     | is the number of entries in the coremask_array.                                                                                                                                                                                                                                                                                                                       |

#### Returns

The ID of the core, or PN\_ERR\_MATCH, PN\_ERR\_PARAM, or PN\_ERR\_COPU.

**Todo** Group function implementation.

# 6.12.2.3 pn\_begin\_linked\_m()

Links the CPUs specified in the coremask.

**Todo** This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

Sets the CoPUs represented by the bitmask to Mode 1 (linked Mode) so they start executing the instruction stream fetched by the CePU. This function will return an error (PN\_ERR\_MATCH) if the CoPUs are not all halted.

See documentation of Modes for more information.

Cannot be executed on CoPU. Cannot be mixed with threaded mode or other linked mode functions, until pn\_end \_\_linked() is called.

#### Attention

All data that you want to preserve after pn\_end\_linked() was called can not be stored on stack. You can make it static or global.

#### Warning

There is no guarantee that the execution of code actually happens at the same time on CePUs and CoPUs.

#### **Parameters**

| in | coremask | is the bitmask representing the CoPUs you want to link. When all bits are set to 0, this   |
|----|----------|--------------------------------------------------------------------------------------------|
|    |          | function will return an error (PN_ERR_PARAM) to aid debugging. Also, not setting the first |
|    |          | bit to 1 will return an error (PN_ERR_PARAM) since it represents the CePU (which needs to  |
|    |          | be linked, too).                                                                           |

#### Returns

The ID of the core, or PN\_ERR\_MATCH, PN\_ERR\_PARAM, or PN\_ERR\_COPU.

## 6.12.2.4 pn\_end\_linked()

Ends linked execution.

Halts all CoPUs that are currently linked together, effectively ending the linked execution. Will fail if there are no cores linked together.

See documentation of Modes for more information.

Can be executed on CoPU, but will do nothing then.

#### Returns

Either PN\_SUCCESS or PN\_ERR\_MATCH.

6.13 Thread Module 67

## 6.13 Thread Module

Functions for using the threaded mode.

Collaboration diagram for Thread Module:



• void pn\_thread\_entry (void)

Function that has to be called for CoPUs at the end of the startup code.

• PN\_CID pn\_begin\_threaded (PN\_NUMC numcores)

Puts numcores CPUs in threaded mode.

• PN\_CID pn\_begin\_threaded\_m (PN\_CMSK coremask)

Puts the CPUs specified in the coremask in threaded mode.

• PN\_CID pn\_begin\_threaded\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Puts the CPUs specified in the coremask\_array in threaded mode.

• int pn\_end\_threaded (void)

Ends threaded execution.

# 6.13.1 Detailed Description

Functions for using the threaded mode.

Also see Modes.

#### 6.13.2 Function Documentation

```
6.13.2.1 pn_begin_threaded()
```

Puts numcores CPUs in threaded mode.

**Todo** This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

**Todo** Not yet implemented for more cores than what is available in one group. Will return PN\_ERR\_NOIMP when called with more cores.

Sets numcores-1 CoPUs to Mode 2 (unlinked Mode) so they start executing the following code in parallel. This function will return an error (PN\_ERR\_MATCH) if the CoPUs are not all halted.

See documentation of Modes for more information.

Cannot be executed on CoPU. Cannot be mixed with linked mode or other begin threaded functions, until pn\_end \_\_threaded() is called.

#### Attention

All data that you want to preserve after pn\_end\_threaded() was called can not be stored on stack. You can make it static or global.

#### Warning

There is no guarantee that the execution of code actually happens at the same time on CePUs and CoPUs.

#### **Parameters**

| in | numcores | is the number of cores that shall run threaded. A value of 0 or 1 will return an error | ] |
|----|----------|----------------------------------------------------------------------------------------|---|
|    |          | (PN_ERR_PARAM) to aid debugging.                                                       |   |

### Returns

The ID of the core, or PN\_ERR\_MATCH, PN\_ERR\_PARAM, or PN\_ERR\_COPU.

#### 6.13.2.2 pn\_begin\_threaded\_gm()

Puts the CPUs specified in the coremask\_array in threaded mode.

**Todo** This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

**Todo** Currently only a stub. Will therefore always return PN\_ERR\_NOIMP.

Sets the CoPUs represented by bitmask and their position in the array (= their group number) to Mode 2 (unlinked Mode) so they start executing the following code in parallel. This function will return an error (PN\_ERR\_MATCH) if the CoPUs are not all halted.

See documentation of Modes for more information.

Cannot be executed on CoPU. Cannot be mixed with linked mode or other begin threaded functions, until pn\_end 
\_threaded() is called.

6.13 Thread Module 69

#### Attention

All data that you want to preserve after pn\_end\_threaded() was called can not be stored on stack. You can make it static or global.

#### Warning

There is no guarantee that the execution of code actually happens at the same time on CePUs and CoPUs.

#### **Parameters**

| in | coremask_array | is a pointer to the start of a coremask array. The position of the mask in the array represents the group number of the cores. When all bits are set to 0, this function will return an error (PN_ERR_PARAM) to aid debugging. Also, not setting the first bit to 1 will return an error (PN_ERR_PARAM) since it represents the CePU (which needs to run threaded, too). |
|----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| in | array_size     | is the number of entries in the coremask_array.                                                                                                                                                                                                                                                                                                                          |

#### Returns

The ID of the core, or PN\_ERR\_MATCH, PN\_ERR\_PARAM, or PN\_ERR\_COPU.

Todo Group function implementation.

```
6.13.2.3 pn_begin_threaded_m()
```

Puts the CPUs specified in the coremask in threaded mode.

**Todo** This functions specification depends a lot on ParaNut hardware design. In later implementations, using linked and threaded mode in a mixed way might be possible. The documentation and implementation will have to be changed, then.

Sets the CoPUs represented by the bitmask to Mode 2 (unlinked Mode) so they start executing the following code in parallel. This function will return an error (PN ERR MATCH) if the CoPUs are not all halted.

See documentation of Modes for more information.

Cannot be executed on CoPU. Cannot be mixed with linked mode or other begin threaded functions, until pn\_end ← \_threaded() is called.

#### Attention

All data that you want to preserve after pn\_end\_threaded() was called can not be stored on stack. You can make it static or global.

#### Warning

There is no guarantee that the execution of code actually happens at the same time on CePUs and CoPUs.

#### **Parameters**

| in | coremask | is the bitmask representing the CoPUs you want to run threaded. When all bits are set to 0, |  |
|----|----------|---------------------------------------------------------------------------------------------|--|
|    |          | this function will return an error (PN_ERR_PARAM) to aid debugging. Also, not setting the   |  |
|    |          | first bit to 1 will return an error (PN_ERR_PARAM) since it represents the CePU (which      |  |
|    |          | needs to run threaded, too).                                                                |  |

#### Returns

The ID of the core, or PN\_ERR\_MATCH, PN\_ERR\_PARAM, or PN\_ERR\_COPU.

#### 6.13.2.4 pn\_end\_threaded()

Ends threaded execution.

On CoPU, halts the core. On CePU, waits until all other cores are halted. This ends the threaded mode.

See documentation of Modes for more information.

#### Returns

Either PN\_SUCCESS or PN\_ERR\_MATCH.

## 6.13.2.5 pn\_thread\_entry()

Function that has to be called for CoPUs at the end of the startup code.

Marks the entry point of CoPUs into the Thread Module. Necessary for threaded Mode.

The CoPUs are set up to work correctly in threaded Mode.

Execution is only effective on CoPU. Can be executed on CePU, will do nothing then.

Should not be called in a normal application at all. Left in here for startup code writers convenience.

#### Attention

What comes after this part in the startup code is irrelevant, since the CoPUs that landed there are either put into threaded mode or halted. The function can therefore not return any errors.

6.14 Cache Module 71

#### 6.14 Cache Module

Special functions for controlling the shared ParaNut cache.

Collaboration diagram for Cache Module:



int pn cache init (void)

Function that has to be called in the main function before any of the functions in the Cache Module can be called. Initializes some internal data and enables the cache.

• int pn\_cache\_enable (void)

Enables instruction and data cache. When changing this, make sure that the pn cache init() function is still correct!

int pn\_cache\_disable (void)

Disables instruction and data cache.

• unsigned long pn\_cache\_linesize (void)

Returns the cache line size in bit.

unsigned long pn\_cache\_size (void)

Returns the cache size in Byte.

int pn\_cache\_invalidate (void \*addr, unsigned long size)

Invalidates the cache entries containing the given address range.

int pn\_cache\_invalidate\_all (void)

Invalidates the whole cache. When changing this, make sure that the pn\_cache\_init() function is still correct!

• int pn\_cache\_writeback (void \*addr, unsigned long size)

Writes back the cache lines that cached the given address range.

int pn\_cache\_writeback\_all (void)

Writes whole cache back.

int pn\_cache\_flush (void \*addr, unsigned long size)

Combination of pn\_cache\_invalidate() and pn\_cache\_writeback().

• int pn\_cache\_flush\_all (void)

Flushes the whole cache.

## 6.14.1 Detailed Description

Special functions for controlling the shared ParaNut cache.

If you want to see how to add a new cache line size, check PN\_ERR\_CACHE\_LINESIZE.

**Todo** May need some changes in the future when ParaNut cores get some cache on their own or a proper cache controller is implemented.

Virtual addressing is not implemented in the current ParaNut implementation, but may be featured later on. When the day comes, put in a physical address calculation in the implementation of these functions.

## 6.14.2 Function Documentation

```
6.14.2.1 pn_cache_disable()
```

Disables instruction and data cache.

Attention

Careful here: ParaNut Cache is flushed completely before disabling.

Warning

Atomic memory operations (Spinlock Module) are not possible on a disabled cache.

Can only be used on CePU.

Returns

Either PN\_SUCCESS or PN\_ERR\_COPU.

#### 6.14.2.2 pn\_cache\_enable()

Enables instruction and data cache. When changing this, make sure that the pn\_cache\_init() function is still correct!

Attention

Careful here: ParaNut Cache is flushed completely before disabling.

Can only be used on CePU.

Returns

Either PN\_SUCCESS or PN\_ERR\_COPU.

# 6.14.2.3 pn\_cache\_flush()

Combination of pn\_cache\_invalidate() and pn\_cache\_writeback().

6.14 Cache Module 73

#### **Parameters**

| in | addr | is the (virtual)start address of the memory you want flushed.                                     |
|----|------|---------------------------------------------------------------------------------------------------|
| in | size | is the size of the address range you want flushed in byte. The size will always be aligned to the |
|    |      | cache line size.                                                                                  |

## Returns

Either PN\_SUCCESS or PN\_ERR\_PARAM if given size is bigger than memory size.

## 6.14.2.4 pn\_cache\_flush\_all()

Flushes the whole cache.

#### Returns

Can only return PN\_SUCCESS, is not made void for the sake of making the internal implementation more similar for cache functions.

# 6.14.2.5 pn\_cache\_init()

```
int pn_cache_init (
     void )
```

Function that has to be called in the main function before any of the functions in the Cache Module can be called. Initializes some internal data and enables the cache.

Can only be used on CePU.

#### Returns

Either PN\_SUCCESS, PN\_ERR\_COPU, or PN\_CACHE\_LINESIZE.

# 6.14.2.6 pn\_cache\_invalidate()

Invalidates the cache entries containing the given address range.

#### **Parameters**

| in | addr | is the (virtual) start address of the memory you want to invalidate.                                |
|----|------|-----------------------------------------------------------------------------------------------------|
| in | size | is the size of the address range you want to invalidate in byte. The size will always be aligned to |
|    |      | the cache line size.                                                                                |

## Returns

Either PN\_SUCCESS or PN\_ERR\_PARAM if given size is bigger than memory size.

#### 6.14.2.7 pn\_cache\_invalidate\_all()

Invalidates the whole cache. When changing this, make sure that the pn\_cache\_init() function is still correct!

#### Returns

Can only return PN\_SUCCESS, is not made void for the sake of making the internal implementation more similar for cache functions.

## 6.14.2.8 pn\_cache\_linesize()

```
unsigned long pn_cache_linesize ( \mbox{void} \quad \mbox{)}
```

Returns the cache line size in bit.

#### Returns

The cache line size in bit. Can not return an error.

# 6.14.2.9 pn\_cache\_size()

Returns the cache size in Byte.

# Returns

The cache size in byte. Can not return an error.

## 6.14.2.10 pn\_cache\_writeback()

Writes back the cache lines that cached the given address range.

6.14 Cache Module 75

## **Parameters**

| in | addr | is the (virtual) start address of the memory you want written back.                                |  |
|----|------|----------------------------------------------------------------------------------------------------|--|
| in | size | is the size of the address range you want written back in byte. The size will always be aligned to |  |
|    |      | the cache line size.                                                                               |  |

# Returns

Either PN\_SUCCESS or PN\_ERR\_PARAM if given size is bigger than memory size.

## 6.14.2.11 pn\_cache\_writeback\_all()

Writes whole cache back.

#### Returns

Can only return PN\_SUCCESS, is not made void for the sake of making the internal implementation more similar for cache functions.

# 6.15 Exception Module

Functions for controlling the handling of interrupts/exceptions.

Collaboration diagram for Exception Module:



void pn exception init (void)

Initializes libparanut internal exception handling. Interrupts (not exceptions in general!) are disabled after. Should be called before using pn\_exception\_set\_handler().

• int pn\_exception\_set\_handler (void(\*handler)(unsigned int cause, unsigned int program\_counter, unsigned int mtval), unsigned int exception\_code)

Set your own exception handler.

void pn ecall (void)

Raises an environment call exception.

void pn\_interrupt\_enable (void)

Enables interrupts only.

· void pn interrupt disable (void)

Disables interrupts only.

void pn\_progress\_mepc (void)

Sets program counter of the register which keeps the exception return adress to next instruction.

# 6.15.1 Detailed Description

Functions for controlling the handling of interrupts/exceptions.

Why are we calling this exceptions, even though most people would call this an interrupt? Historic reasons. The libparanut was first written for the RISCV implementation of the ParaNut, and the RISCV specification refers to both interrupts and exceptions as exceptions.

**Todo** All of these functions may be too RISCV specific to ever use them on another architecture. I have not done more research on this topic yet. If that's the case, we might even need to add architecture specific .c files for this module. I would name them pn\_cache\_RV32I.c, pn\_cache\_RV64I.c, and so on. The Makefile and Documentation will probably need some changes then.

Also, when the ParaNut has a more advanced mstatus register, the API implementation of the pn\_interrupt\_enable() and pn\_interrupt\_disable() functions has to change.

### 6.15.2 Function Documentation

6.15 Exception Module 77

#### 6.15.2.1 pn\_ecall()

```
void pn_ecall (
     void )
```

Raises an environment call exception.

Can be called without using pn exception init() first.

## 6.15.2.2 pn\_exception\_set\_handler()

Set your own exception handler.

Can be called without using pn\_exception\_init() first, will not work though.

Already does the work of saving away registers, setting program counter etc. for you. You can just hang in what you want to do.

#### Attention

For exceptions, the register that contains the adress where execution resumes is set to the faulty instruction that threw the exception. For interrupts, it already points to the instruction where execution should resume. Consider this in your handler. If you need to, use pn\_progress\_mepc.

#### **Parameters**

| in | handler        | is a function pointer to your exception handler. Will return an error (PN_ERR_PARAM) if NULL is given.                                                                                                                                                                                                                                |
|----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| in | exception_code | is the number that your exception has. You can look up the exception codes in the ParaNut Manual. For interrupts, the value of the most significant bit of the exception code has to be 1. For synchronous exceptions, it has to be 0. This function will return an error (PN_ERR_EXC) if a non implemented value for cause is given. |

## Returns

Either PN\_SUCCESS, PN\_ERR\_EXC, or PN\_ERR\_PARAM.

## 6.15.2.3 pn\_interrupt\_disable()

Disables interrupts only.

Can be called without using pn\_exception\_init() first.

# 6.15.2.4 pn\_interrupt\_enable()

Enables interrupts only.

Can be called without using pn\_exception\_init() first.

# 6.15.2.5 pn\_progress\_mepc()

Sets program counter of the register which keeps the exception return adress to next instruction.

Can be called without using pn\_exception\_init() first.

6.16 Spinlock Module 79

# 6.16 Spinlock Module

Functions and structure used for synchronizing memory access.

Collaboration diagram for Spinlock Module:



#### **Classes**

struct \_\_pn\_spinlock

A synchronization primitive. Use \_pn\_spinlock instead of this.

int pn\_spinlock\_init (\_pn\_spinlock \*spinlock)

Creates a lock.

int pn\_spinlock\_lock (\_pn\_spinlock \*spinlock)

Waits for a lock. Forever, if it must. Use with caution.

int pn\_spinlock\_trylock (\_pn\_spinlock \*spinlock)

Tries to acquire a lock. Nonblocking.

int pn\_spinlock\_unlock (\_pn\_spinlock \*spinlock)

Unlocks a lock.

int pn\_spinlock\_destroy (\_pn\_spinlock \*spinlock)

Destroys a lock.

## 6.16.1 Detailed Description

Functions and structure used for synchronizing memory access.

# Warning

The functions in here are really kinda performance critical, since it is always important to do as little as possible when you have reserved a memory area. This means that the functions will do extremly little security checks, which means you have to use them the way they are described. Read the detailed descriptions of the functions carefully. Or don't. I'm not the coding police.

Using the spinlock functions in linked Mode (see Link Module and Modes) results in undefined behaviour. If you want to use the Spinlock Module on RISC-V ParaNut, your ParaNut has to support the A Extension and you have to compile your application with the flag mabi=rv32ia. The libparanut Makefile sets this flag automatically when you chose the Spinlock Module or one of the Modules that has Spinlock Module as a dependency.

Return value of functions is always error code, except when stated otherwise in the description of the function.

#### 6.16.2 Function Documentation

#### 6.16.2.1 pn\_spinlock\_destroy()

Destroys a lock.

Behaviour of this function is undefined if the lock wasn't initialized by pn\_spinlock\_init().

A destroyed lock can be re-initialized by using pn\_spinlock\_init().

The lock can either be owned by current hart or unlocked, else the function will fail.

#### **Parameters**

| spinlock | is a pointer to a lock that we want to destroy. The function will return PN_ERR_PARAM if NULL is |
|----------|--------------------------------------------------------------------------------------------------|
|          | passed.                                                                                          |

#### Returns

Either PN\_SUCCESS, PN\_ERR\_LOCKOCC or PN\_ERR\_PARAM. If something internally went very wrong, the function is also theoretically able to return PN\_ERR\_NOIMP.

## 6.16.2.2 pn\_spinlock\_init()

#### Creates a lock.

You allocate the space for the spinlock. Really don't care where you get it from (check \_\_pn\_spinlock for a recommendation). You pass a reference to this function, and the function initializes it for you. And you shall never touch what's in it.

Afterwards, you can use the other functions in this module on the same lock. Behaviour will always be undefined if you don't call this function first.

The function does not care if your lock was already initialized. It will fail if the CPU did not get the memory reservation (PN\_ERR\_LOCKOCC), which should never happen. This is a very good indicator that something is very wrong with your program.

After initialization, the lock is free. It will not be automatically owned by the hart that initialized it.

#### **Parameters**

| spinlock | is a pointer to the lock. | The function will return PN ERR | PARAM if NULL is passed. |
|----------|---------------------------|---------------------------------|--------------------------|
|          |                           |                                 |                          |

6.16 Spinlock Module 81

#### Returns

Either PN\_SUCCESS, PN\_ERR\_PARAM, or PN\_ERR\_LOCKOCC. If something internally went very wrong, the function is also theoretically able to return PN\_ERR\_NOIMP.

#### 6.16.2.3 pn\_spinlock\_lock()

Waits for a lock. Forever, if it must. Use with caution.

Behaviour of this function is undefined if the lock wasn't initialized by pn\_spinlock\_init().

#### Warning

The function will be stuck in eternity if the lock is already in the current harts possession, or if someone else owns the lock and forgot to unlock it, or if the lock was destroyed.

#### **Parameters**

| spinlock | is a pointer to a lock that we want to aquire. The function will return PN_ERR_PARAM if NULL is |  |  |
|----------|-------------------------------------------------------------------------------------------------|--|--|
|          | passed.                                                                                         |  |  |

# Returns

Either PN\_SUCCESS or PN\_ERR\_PARAM.

## 6.16.2.4 pn\_spinlock\_trylock()

Tries to acquire a lock. Nonblocking.

Behaviour of this function is undefined if the lock wasn't initialized by pn\_spinlock\_init().

Will fail if lock is already owned (no matter by whom), another CPU got the memory reservation, or if lock was destroyed.

#### **Parameters**

| spinlock | is a pointer to a lock that we want to aquire. The function will return PN_ERR_PARAM if NULL is |
|----------|-------------------------------------------------------------------------------------------------|
|          | passed.                                                                                         |

#### Returns

Either PN\_SUCCESS, PN\_ERR\_LOCKOCC or PN\_ERR\_PARAM. If something internally went very wrong, the function is also theoretically able to return PN\_ERR\_NOIMP.

#### 6.16.2.5 pn\_spinlock\_unlock()

Unlocks a lock.

Behaviour of this function is undefined if the lock wasn't initialized by pn\_spinlock\_init().

Will fail is lock is not owned by current hart (PN\_ERR\_PARAM).

#### **Parameters**

| spinlock | is a pointer to a lock that we want to unlock. The function will return PN_ERR_PARAM if NULL is |
|----------|-------------------------------------------------------------------------------------------------|
|          | passed.                                                                                         |

#### Returns

Either PN\_SUCCESS or PN\_ERR\_PARAM. If something internally went very wrong, the function is also theoretically able to return PN\_ERR\_NOIMP.

# 6.17 libparanut Compile Time Parameters

Group contains defines that inform the application writer how the libparanut was compiled.

#### **Macros**

• #define PN\_CACHE\_LINESIZE

Size of a cache line in bit.

• #define PN RWIDTH 32

Register width in bit.

#define PN\_COMPILE\_RAW

All security checks in libparanut are dropped if this is set to 1.

• #define PN\_WITH\_BASE

libparanut was compiled with Base Module. Also check Modules of the libparanut for more information.

• #define PN WITH CACHE

libparanut was compiled with Cache Module. Also check Modules of the libparanut for more information.

#define PN\_WITH\_LINK

libparanut was compiled with Link Module. Also check Modules of the libparanut for more information.

#define PN WITH THREAD

libparanut was compiled with Thread Module. Also check Modules of the libparanut for more information.

• #define PN\_WITH\_EXCEPTION

libparanut was compiled with Exception Module. Also check Modules of the libparanut for more information.

#define PN WITH SPINLOCK

libparanut was compiled with Spinlock Module. Also check Modules of the libparanut for more information.

#### 6.17.1 Detailed Description

Group contains defines that inform the application writer how the libparanut was compiled.

The libparanut is a very flexible piece of software. Some modules may have been compiled in, others may not. The cache line size could have a fixed value to improve speed, or it could be set on auto which is more compatible. Find out by including pn\_config.h in your application and checking the defines listed in here!

## 6.17.2 Macro Definition Documentation

### 6.17.2.1 PN\_CACHE\_LINESIZE

#define PN\_CACHE\_LINESIZE

Size of a cache line in bit.

This decides which assembly file was included during compilation of the Cache Module. If "auto" was chosen, the file that contains functions for all possible cache line sizes is included. This means great binary compatibility, but terribly big code size. When your application is deployed, you should definitely compile and link a version of libparanut with this parameter set to the cache line size you want to use eventually.

Also check documentation of pn\_cache\_RV32I\_buildscript.py.

## 6.17.2.2 PN\_COMPILE\_RAW

#define PN\_COMPILE\_RAW

All security checks in libparanut are dropped if this is set to 1.

Since functions in this library may be timing critical, you can compile the libparanut with this parameter and disable all the security checks.

While you are developing, it is recommended you don't do this, as the security checks will tell you when you are giving input that does not make sense. You can enable it when you properly tested your system to get optimal performance. Or don't. I mean, it's not like I'm the code police.

# 6.17.2.3 PN\_RWIDTH

#define PN\_RWIDTH 32

#### Register width in bit.

Was set to 32 bit in this documentation to enable Doxygen to properly write down the typedefs in the Typedefs section of libparanut.h. This should not be of interest at the moment since there is only a 32 bit version of the ParaNut, but it may become relevant in the future.

# Chapter 7

# **Class Documentation**

# 7.1 \_\_pn\_spinlock Struct Reference

A synchronization primitive. Use \_pn\_spinlock instead of this.

```
#include <libparanut.h>
```

## **Public Attributes**

• PN\_CID owner\_ID

## 7.1.1 Detailed Description

A synchronization primitive. Use \_pn\_spinlock instead of this.

A simple implementation of a synchronization primitive. Might be used for implementing POSIX Threads later on.

# Warning

You are not supposed to touch anything in this struct, which is why you can't see anything about the members in this documentation.

#### Attention

I highly recommend to not put locks on stack. The reason is that the stack (or at least a part of it) will be copied when putting the ParaNut into threaded Mode (see pn\_begin\_threaded()). In other words, if you put a lock on stack, it will be copied, and the new instances of the lock will be available per core. You should make it static, global or get the memory by allocation.

### Warning

Atomic memory operations are not possible on a disabled cache.

Note for other architectures: Check your ABI on how structs are aligned and what data size integer type has. On RV32I GCC, I have no problems with this, since int size is 4 bytes, PN\_CID is just int32 (also 4 bytes), and ABI convention says that int is aligned at 4 bytes. I assume that GCC uses the convention, but switching to an obscure compiler could destroy that. So the stuff in here for GCC can just be treated as lying right behind each other in 4 bytes of memory, which is convenient for me. It should work on all other compilers using the ABI convention, but I just didn't want this to go unsaid.

86 Class Documentation

# 7.1.2 Member Data Documentation

```
7.1.2.1 owner_ID
```

```
PN_CID __pn_spinlock::owner_ID
```

ID of the CPU that owns me. Can also be negative to represent statuses free (not locked by anyone) or dead (not initialized).

The documentation for this struct was generated from the following file:

• libparanut.h

# **Chapter 8**

# **File Documentation**

# 8.1 common/common.h File Reference

Contains architecture independent internal prototypes and defines needed in libparanut Modules.

#include "libparanut.h"
Include dependency graph for common.h:



This graph shows which files directly or indirectly include this file:



88 File Documentation

## **Macros**

• #define COPU\_CHECK if (coreid\_as() != 0) return PN\_ERR\_COPU;

Checks if we are running on CoPU.

#define ALL\_HALTED if (read\_PNCE\_as() > 1) return PN\_ERR\_MATCH;

Checks if all CoPUs are halted.

• #define BEGIN\_THREADED\_LINKED\_SEC\_CHECK

Performs security checks in pn\_begin\_linked() and pn\_begin\_threaded().

• #define BEGIN\_THREADED\_LINKED\_SEC\_CHECK\_M

Performs security checks in pn\_begin\_linked\_m() and pn\_begin\_threaded\_m().

#define CONVERT\_NUMC\_TO\_MASK

Converts a given number of cores to a minimal bitmask.

• #define TERMNL "\n\r"

Terminal newline.

## **Functions**

void halt\_as (void)

Halts the core this is executed on.

PN\_NUMC numcores\_as (void)

Get the number of cores in your system.

• PN\_CID coreid\_as (void)

Get the core ID.

• PN\_CMSK read\_PNCE\_as (void)

Reads ParaNut CPU enable register.

• void enable\_CPU\_as (PN\_CMSK coremask)

Enables the cores marked in the bitmask, disables the other ones.

PN\_CMSK m2cap\_as (void)

Get the register where Mode 2 capability cores are marked.

• int simulation as (void)

Checks if we run in simulation instead of real hardware.

• PN\_CMSK read\_PNLM\_as (void)

Reads PNLM register.

#### **Variables**

• int sp\_loc

Stack Pointer location, used by set linked as() and set threaded as().

• int tp\_loc

Thread Pointer location, used in Thread Module.

## 8.1.1 Detailed Description

Contains architecture independent internal prototypes and defines needed in libparanut Modules.

Is included by all modules and includes the libparanut.h itself, thereby is a "common layer" for all modules.

```
* Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
   * Redistribution and use in source and binary forms, with or without
  * modification, are permitted provided that the following conditions are met:
   \star 1. Redistributions of source code must retain the above copyright notice,
8
  \star this list of conditions and the following disclaimer.
10 \,\star\, 2. Redistributions in binary form must reproduce the above copyright notice, 11 \,\star\, this list of conditions and the following disclaimer in the documentation
12
   * and/or other materials provided with the distribution.
14
    * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
18 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
20
   * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
22 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
23 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
   * POSSIBILITY OF SUCH DAMAGE.
24
26
41
42 #include "libparanut.h"
69 #define COPU_CHECK if (coreid_as() != 0) return PN_ERR_COPU;
70
79 #define ALL HALTED if (read PNCE as() > 1) return PN ERR MATCH:
80
89 #define BEGIN_THREADED_LINKED_SEC_CHECK
90
                          COPU_CHECK
91
                          ALL_HALTED
92
                          if ((numcores > numcores_as()) || (numcores <= 1))</pre>
                             return PN_ERR_PARAM;
93
                          if (numcores >= PN_RWIDTH)
94
                             return PN_ERR_NOIMP;
95
103 #define BEGIN_THREADED_LINKED_SEC_CHECK_M
104
                           COPU CHECK
105
                           ALL_HALTED
                           if (!(coremask & 0b1))
106
107
                              return PN_ERR_PARAM;
108
114 #define CONVERT_NUMC_TO_MASK
                           for (i = 2; i < numcores; i++)
115
                              coremask |= (1 << i);
116
117
123 #define TERMNL
                           "\n\r"
124
134
156 int
                           sp_loc;
157
163 int
                           tp loc;
174
175 extern void
                           halt as (void):
176 extern PN NUMC
                           numcores as (void);
177 extern PN_CID
                           coreid_as(void);
178 extern PN_CMSK
                           read_PNCE_as(void);
179 extern PN_CMSK
                           read_PNLM_as(void);
180 extern void
                           enable_CPU_as(PN_CMSK coremask);
181 extern PN CMSK
                           m2cap as(void);
182 extern int
                           simulation_as(void);
```

90 File Documentation

# 8.2 common/common\_RV32I.S File Reference

Contains RV32I assembly implementations of assembly functions called in all modules.

#### **Functions**

· void halt as (void)

Halts the core this is executed on.

PN NUMC numcores as (void)

Get the number of cores in your system.

PN CID coreid as (void)

Get the core ID.

PN\_CMSK read\_PNCE\_as (void)

Reads ParaNut CPU enable register.

· void enable\_CPU\_as (PN\_CMSK coremask)

Enables the cores marked in the bitmask, disables the other ones.

PN\_CMSK m2cap\_as (void)

Get the register where Mode 2 capability cores are marked.

int simulation\_as (void)

Checks if we run in simulation instead of real hardware.

## 8.2.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in all modules.

```
* Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
  * Redistribution and use in source and binary forms, with or without
   * modification, are permitted provided that the following conditions are met:
   * 1. Redistributions of source code must retain the above copyright notice,
  * this list of conditions and the following disclaimer.
10 \,\star\, 2. Redistributions in binary form must reproduce the above copyright notice,
    \star this list of conditions and the following disclaimer in the documentation
12
   * and/or other materials provided with the distribution.
13
14 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
   * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
15
    \star ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
18
   * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
   * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
19
20
   * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
21
   * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
   * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
    * POSSIBILITY OF SUCH DAMAGE.
25
26
38 /*
   \star Put in here so Doxygen will know that it is implemented in this file.
    * Sadly, Doxygen has no built in assembly interpreter, so we are stuck with
42
4.3
44 #ifdef DOXYGEN
45
      void halt_as(void) {}
```

```
61
69
     PN_NUMC numcores_as(void) {}
70
78
     PN_CID coreid_as(void) {}
79
     PN_CMSK read_PNCE_as(void) {}
96
     void enable_CPU_as(PN_CMSK coremask) {}
97
105
      PN_CMSK m2cap_as(void) {}
106
      int simulation_as(void) {}
114
115
124 #endif /* DOXYGEN */
125
127
128 #ifndef DOXYGEN
129
130 .text
                                          /* enter text section
131 .align 2
                                          /* align Code to 2^2 Bytes
132
133 /\star declare labels in here to be global \star/
134 .globl halt_as
135 .globl
            numcores_as
135 .globl numcores_as
136 .globl coreid_as
137 .globl read_PNCE_as
138 .globl enable_CPU_as
139 .globl m2cap_as
140 .globl simulation_as
141
142 /* ParaNut Custom Registers and Instructions */
143 #include "custom_RV32I.S"
144
146
147 halt as:
148
149
                                         /* make sure memory is synchronized
150
      HALT
                                          /* halt executing core
151
      ret
                                          /* return
152
153 /*----
154
155 numcores_as:
156
                                        /* put ncpus in return value
157
      csrr a0, pncpus
158
      ret
                                         /* return
159
160 /*----
161
162 coreid_as:
163
164
      csrr a0, mhartid
                                         /* put mhartid in return value
165
      ret
                                         /* return
166
167 /*--
168
169 read_PNCE_as:
170
      csrr a0, pnce
171
                                         /* read pnce, store in return value
172
                                         /* return
      ret
173
174
175
176 enable_CPU_as:
177
178
                                         /* synchronize memory before enabling */
      fence
179
                                         /* sets pnce to passed bitmask
      csrw pnce, a0
180
      ret
                                         /* return
181
182 /*----
183
184 m2cap_as:
185
186
      csrr a0, pnm2cap
                                        /* put pnm2cap in return value
187
188
189 /*----
190
191 simulation_as:
192
193
                                        /* get address of thread data
                  _thread_data
194
      li
            a0,
                                         /* clear a0
      lb a0, xori a0,
                 0(t0)
                                         /* load first byte from thread data
195
      1b
                                         /* check if it is an 'S'
/* if a0 is 0, it is a simulation
196
                  a0,
                  is_sim
197
      begz a0,
```

92 File Documentation

```
199 is_not_sim:
                                   /* we got here if we run on hardware
    li a0,
                                   /* put zero as return value
200
                                   /* return
201
202
203 is_sim:
204 li a0, 1
                                   /* we got here if we run in simulation */
                                   /* put non-zero as return value
205
206
207 #endif /* !DOXYGEN */
208
209 /*EOF********
                   **********************
```

# 8.3 common/custom\_RV32I.S File Reference

Contains defines used in assembly functions of all modules.

#### **Macros**

• #define pngrpsel 0x7C0

ParaNut CPU group select register.

• #define pnce 0x7C1

ParaNut CPU enable register.

• #define pnlm 0x7C2

ParaNut CPU linked mode register.

• #define pnxsel 0x7C3

ParaNut CoPU exception select register.

• #define pncache 0x7C4

ParaNut Cache control register.

• #define pncpus 0xFC0

ParaNut number of CPUs register.

• #define pnm2cap 0xFC1

ParaNut CPU capabilities register.

• #define pnx 0xFC2

ParaNut CoPU exception pending register.

• #define pncause 0xFC3

ParaNut CoPU trap cause ID register.

• #define pnepc 0xFC4

ParaNut CoPU exception program counter register.

• #define pncacheinfo 0xFC5

ParaNut cache information register.

• #define pncachesets 0xFC6

ParaNut number of cache sets register.

• #define pnclockinfo 0xFC7

ParaNut clock speed information register.

#define pnmemsize 0xFC8

ParaNut memory size register.

• #define mtval 0x343

Machine Trap Value Register.

#define HALT .word 0x0000000B

Halts the core which this instruction is executed on.

- #define CINV(regnum, offset) .word (0x100B | ((regnum) << 15) | (((offset) & 0xfff) << 20))</li>
- #define CWB(regnum, offset) .word (0x200B  $\mid$  ((regnum) << 15)  $\mid$  (((offset) & 0xfff) << 20)) Cache writeback.

### 8.3.1 Detailed Description

Contains defines used in assembly functions of all modules.

```
* Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
  * Redistribution and use in source and binary forms, with or without
   * modification, are permitted provided that the following conditions are met:
   \star 1. Redistributions of source code must retain the above copyright notice,
8
   \star this list of conditions and the following disclaimer.
^{10} * 2. Redistributions in binary form must reproduce the above copyright notice, ^{11} * this list of conditions and the following disclaimer in the documentation
    \star and/or other materials provided with the distribution.
14
   * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
   * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
15
16
   * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
   * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
   * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
20
   * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2.1
   \star INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
   * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)

* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
23
   * POSSIBILITY OF SUCH DAMAGE.
25
2.6
38
66 #define pngrpsel
                         0x7C0
67
73 #define pnce
                         0x7C1
80 #define pnlm
                         0x7C2
81
87 #define pnxsel
                         0x7C3
88
94 #define pncache
                         0x7C4
101 #define pncpus
                          0xFC0
102
108 #define pnm2cap
                          0xFC1
109
115 #define pnx
                          0xFC2
116
122 #define pncause
                          0xFC3
123
129 #define pnepc
                          0xFC4
130
136 #define pncacheinfo 0xFC5
143 #define pncachesets 0xFC6
144
150 #define pnclockinfo 0xFC7
151
157 #define pnmemsize
158
167 #define mtval
                          0x343
168
178
203 #define HALT
                       .word 0x0000000B
204
```

94 File Documentation

# 8.4 libparanut.h File Reference

API of the libparanut.

```
#include <stdint.h>
#include "pn_config.h"
Include dependency graph for libparanut.h:
```



This graph shows which files directly or indirectly include this file:



## Classes

struct \_\_pn\_spinlock

A synchronization primitive. Use \_pn\_spinlock instead of this.

#### **Macros**

```
• #define PN_SUCCESS 0
```

Successful execution.

• #define PN ERR PARAM (-1)

Parameter error.

• #define PN\_ERR\_NOIMP (-2)

Function not implemented.

• #define PN\_ERR\_COPU (-3)

CoPU error.

• #define PN\_ERR\_MATCH (-4)

Mode begin and end matching error.

• #define PN\_ERR\_LOCKOCC (-5)

Lock occupied error.

#define PN\_ERR\_CACHE\_LINESIZE (-6)

Weird cache line size error.

• #define PN\_ERR\_EXC (-8)

Exception code not implemented error.

• #define PN M0 0x0U

Mode 0 (halted Mode).

#define PN\_M1 0x1U

Mode 1 (linked Mode).

• #define PN M2 0x2U

Mode 2 (unlinked or threaded Mode).

#define PN\_M3 0x3U

Mode 3 (autonomous Mode).

## **Typedefs**

typedef struct \_\_pn\_spinlock \_pn\_spinlock

Renaming of struct \_\_pn\_spinlock for your convenience.

typedef int32\_t PN\_CID

Signed type that can be used to address any core in this architecture.

• typedef int32\_t PN\_NUMC

Signed type that can hold the maximum number of cores in this architecture.

typedef uint32\_t PN\_CMSK

Unsigned type that can act as a core mask.

• typedef int32\_t PN\_NUMG

Signed type that can be used to address any group in this architecture.

96 File Documentation

#### **Functions**

• PN NUMC pn numcores (void)

Get the number of cores in your system.

• PN CMSK pn m2cap (void)

Check which cores are capable of Mode 2 operation.

PN\_CMSK pn\_m2cap\_g (PN\_NUMG groupnum)

Check which cores are capable of Mode 2 operation.

PN\_CMSK pn\_m3cap (void)

Check which cores are capable of Mode 3 operation.

PN\_CMSK pn\_m3cap\_g (PN\_NUMG groupnum)

Check which cores are capable of Mode 3 operation.

PN\_CID pn\_coreid (void)

Get the ID of the core that this function is executed on.

PN\_CID pn\_coreid\_g (PN\_NUMG \*groupnum)

Get the ID and group number of the core that this code is running on.

void pn\_halt (void)

Halt whatever core the function is executed on.

int pn\_halt\_CoPU (PN\_CID coreid)

Halts a CoPU.

• int pn\_halt\_CoPU\_m (PN\_CMSK coremask)

Halts one or more CoPUs.

• int pn\_halt\_CoPU\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Halts the CoPUs specified in the coremask\_array.

long long int pn\_time\_ns (void)

Returns system time in ns. Does not care for overflow.

• int pn\_simulation (void)

Checks if we run in simulation instead of real hardware.

PN\_CID pn\_begin\_linked (PN\_NUMC numcores)

Links a given number of CoPUs to the CePU.

• PN\_CID pn\_begin\_linked\_m (PN\_CMSK coremask)

Links the CPUs specified in the coremask.

PN\_CID pn\_begin\_linked\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Links the CPUs specified in the coremask\_array.

• int pn\_end\_linked (void)

Ends linked execution.

void pn\_thread\_entry (void)

Function that has to be called for CoPUs at the end of the startup code.

• PN\_CID pn\_begin\_threaded (PN\_NUMC numcores)

Puts numcores CPUs in threaded mode.

• PN\_CID pn\_begin\_threaded\_m (PN\_CMSK coremask)

Puts the CPUs specified in the coremask in threaded mode.

• PN\_CID pn\_begin\_threaded\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Puts the CPUs specified in the coremask\_array in threaded mode.

int pn\_end\_threaded (void)

Ends threaded execution.

• int pn cache init (void)

Function that has to be called in the main function before any of the functions in the Cache Module can be called. Initializes some internal data and enables the cache.

int pn\_cache\_enable (void)

Enables instruction and data cache. When changing this, make sure that the pn\_cache\_init() function is still correct!

int pn cache disable (void)

Disables instruction and data cache.

unsigned long pn\_cache\_linesize (void)

Returns the cache line size in bit.

unsigned long pn cache size (void)

Returns the cache size in Byte.

int pn cache invalidate (void \*addr, unsigned long size)

Invalidates the cache entries containing the given address range.

int pn\_cache\_invalidate\_all (void)

Invalidates the whole cache. When changing this, make sure that the pn\_cache\_init() function is still correct!

int pn\_cache\_writeback (void \*addr, unsigned long size)

Writes back the cache lines that cached the given address range.

• int pn\_cache\_writeback\_all (void)

Writes whole cache back.

• int pn\_cache\_flush (void \*addr, unsigned long size)

Combination of pn\_cache\_invalidate() and pn\_cache\_writeback().

int pn\_cache\_flush\_all (void)

Flushes the whole cache.

void pn exception init (void)

Initializes libparanut internal exception handling. Interrupts (not exceptions in general!) are disabled after. Should be called before using pn\_exception\_set\_handler().

• int pn\_exception\_set\_handler (void(\*handler)(unsigned int cause, unsigned int program\_counter, unsigned int mtval), unsigned int exception\_code)

Set your own exception handler.

void pn\_ecall (void)

Raises an environment call exception.

void pn\_interrupt\_enable (void)

Enables interrupts only.

void pn\_interrupt\_disable (void)

Disables interrupts only.

void pn\_progress\_mepc (void)

Sets program counter of the register which keeps the exception return adress to next instruction.

```
• int pn_spinlock_init (_pn_spinlock *spinlock)
```

Creates a lock.

• int pn spinlock lock ( pn spinlock \*spinlock)

Waits for a lock. Forever, if it must. Use with caution.

int pn\_spinlock\_trylock (\_pn\_spinlock \*spinlock)

Tries to acquire a lock. Nonblocking.

int pn spinlock unlock ( pn spinlock \*spinlock)

Unlocks a lock.

• int pn\_spinlock\_destroy (\_pn\_spinlock \*spinlock)

Destroys a lock.

## 8.4.1 Detailed Description

API of the libparanut.

## 8.5 Makefile File Reference

Makefile of the libparanut.

## 8.5.1 Detailed Description

Makefile of the libparanut.

This Makefile is supposed to make (ha!) the compilation of libparanut more handy. To check out exactly how this works, see the section HOWTO in the mainpage!

**Todo** The Makefile might not be compliant with any other tool than GNU make. Compatibility with other tools should be tested and listed (maybe in the mainpage). The HOWTO section needs to be changed, then.

#### Attention

Why am I calling a Python Skript when I'm building pn\_cache\_RV32I\_nnn.S (example: pn\_cache\_RV32I\_← auto.S) instead of just writing the file myself? And why does that cache target exist? Click pn\_cache\_RV32← I\_buildscript.py to find out!

```
17 # CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 # DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
19 # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
20 # IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 21 # OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25
26 # Call clean when changing these!
27
28 # System Parameters
29 PN_CACHE_LINESIZE
                                        # Cache Linesize in Bits, Default: auto
                            = auto
                                          auto means all power of two linesizes from 32 to 2048
30
31 PN_RWIDTH
                           = 32
                                         # Register Width in Bits, Default: 32
32
33 # Switch for raw compilation (optimized for performance, will drop security checks)
34 # Default: 0
35 PN_COMPILE_RAW
37 # Chose modules - Set to 0 to switch off
38 # Default: 1
39 PN WITH BASE
                            = 1
                            = 1
40 PN WITH CACHE
41 PN_WITH_LINK
                            = 1
42 PN_WITH_THREAD
43 PN_WITH_EXCEPTION
44 PN_WITH_SPINLOCK
                            = 1
4.5
47
48 # Instruction Set Architecture
49 # Currently available:
50 # 1. RISCV 32 bit - Set to RV32I
51 \# Don't forget to change compiler when touching this!
52 PN_ISA
                            = RV32I
53
54 # Compiler
55 # Currently available:
56 # 1. GCC - Available GCC for chosen ISA
57 PN_COMPILER
                            = GCC
58
59 # Compile with Debug Symbols
60 # Default: 1
61 PN_DEBUG
62
64
65 ifeq ($(PN_ISA),RV32I)
66
      ifeq ($(PN_COMPILER),GCC)
68
69
          # Set the list of system parameters together
         PN_CONFIG_DEFINES = -D PN_CACHE_LINESIZE=$(PN_CACHE_LINESIZE) -D PN_RWIDTH=$(PN_RWIDTH)
PN_CONFIG_DEFINES += -D PN_JOBQUEUE_SIZE=$(PN_JOBQUEUE_SIZE)
70
71
72
          # Put in define for raw compilation if it was set before
74
          ifeq ($(PN_COMPILE_RAW),1)
75
             PN_CONFIG_DEFINES += -D PN_COMPILE_RAW
76
          endif
77
78
          # Actual Compiler and Assembler
79
                             = riscv32-unknown-elf-gcc
         ASM
                              = riscv32-unknown-elf-as
81
82
          # Compiler Flags
83
          CFLAGS
                             = -c -ansi -O3 -Wall -Werror -I./ -I./common $(PN CONFIG DEFINES)
                            += -mabi=ilp32
84
         CFLAGS
85
          ifeq ($(PN_WITH_SPINLOCK),0)
             ifeq ($(PN_WITH_LINK),0)
87
88
                 CFLAGS
                              += -march=rv32i
89
             else
                CFLAGS
90
                              += -march=rv32im
             endif
91
             ifeq ($(PN_WITH_LINK),0)
93
94
                 CFLAGS += -march=rv32ia
95
             else
                CFLAGS
                              += -march=rv32ima
96
97
             endif
98
          endif
99
100
          ifeq ($(PN_DEBUG),1)
101
              CFLAGS
          endif
103
```

```
104
           CFLAGS
105
           # Assembler Flags
106
                                 = --fatal-warnings -mabi=ilp32 -I./common
107
           AFLAGS
108
           ifeq ($(PN_WITH_SPINLOCK),0)
109
               ifeq ($(PN_WITH_LINK),0)
110
111
                   AFLAGS
                                  += -march=rv32i
112
                                 += -march=rv32im
113
                  AFLAGS
               endif
114
115
            else
               ifeq ($(PN_WITH_LINK),0)
116
                                  += -march=rv32ia
117
                   AFLAGS
118
                else
119
                   AFLAGS
                                  += -march=rv32ima
                endif
120
            endif
121
122
123
            ifeq ($(PN_DEBUG),1)
124
                AFLAGS
            endif
125
126
           AFLAGS
                                 += -0
127
128
129
130
131
           $(error No valid compiler set for the ISA that you chose.)
132
133
        endif
134
135 else
136
137
        $(error No valid ISA set.)
138
139 endif
140
143 # Assemble object list so we know what objects to build
144 OBJECT_LIST =
145
146 ifeq ($(PN_WITH_BASE),1)
       PN_CONFIG_DEFINES
147
                                += -D PN_WITH_BASE
148
        BPATH
                                 = ./pn_base/pn_base
149
        OBJECT_LIST
                                += $(BPATH).o $(BPATH)_$(PN_ISA).o
150 endif
1.51
152 ifeq ($(PN_WITH_LINK),1)
       PN_CONFIG_DEFINES
                                += -D PN_WITH_LINK
153
                                 = ./pn_link/pn_link
154
        LPATH
155
        OBJECT_LIST
                                += $(LPATH).o $(LPATH)_$(PN_ISA).o
156 endif
157
158 ifeq ($(PN_WITH_THREAD),1)
159 PN_CONFIG_DEFINES
                               += -D PN_WITH_THREAD
                                = ./pn_thread/pn_thread
160
161
        OBJECT_LIST
                                += $(TPATH).o $(TPATH)_$(PN_ISA).o
162 endif
163
164 ifeq ($(PN_WITH_CACHE),1)
       PN_CONFIG_DEFINES
165
                               += -D PN WITH CACHE
166
        CPATH
                                 = ./pn_cache/pn_cache
167
        OBJECT_LIST
                                += $(CPATH).o $(CPATH)_$(PN_ISA)_$(strip $(PN_CACHE_LINESIZE)).o
168 endif
169
170 ifeq ($(PN_WITH_EXCEPTION),1)
                            += -D PN_WITH_EXCEPTION
        PN_CONFIG_DEFINES
171
172
        EPATH
                                = ./pn exception/pn exception
173
                               += $(EPATH).0 $(EPATH)_$(PN_ISA).0
        OBJECT_LIST
174 endif
175
176 ifeq ($(PN_WITH_SPINLOCK),1)
                           += -D PN_WITH_SPINLOCK
       PN_CONFIG_DEFINES
177
178
        SPATH
                                = ./pn spinlock/pn spinlock
179
                              += $(SPATH).o $(SPATH)_$(PN_ISA).o
180 endif
181
182 # Check if object list is empty because it would not make any sense to build the library then
183 ifeq ($(strip $(OBJECT_LIST)),)
184 $(error No modules enabled.)
185 endif
186
187 # Add the objects for the common part
188 OBJECT_LIST
                              += ./common/common_$(PN_ISA).o
189
190
```

```
191 # Everything in this list has to be put into INSTALL directory
                                = ./INSTALL/libparanut.a ./INSTALL/libparanut.h
193 INSTALL_LIST
                               += ./INSTALL/pn_config.h
194
195
197
198 # Creates everything for usage of libparanut
199 all: $(INSTALL_LIST)
200
201 # Creates all cache files for RV32I anew in case of changes in buildscript.
202 # Important for development only.
203 cache: ./pn_cache/pn_cache_RV32I_buildscript.py
       python $< 32
204
205
        python $< 64
206
        python $< 128
207
        python $< 256
       python $< 512
208
209
       python $< 1024
210
       python $< 2048
211
       python $< auto
212
213 # Generates library from object files
214 ./INSTALL/libparanut.a: $(OBJECT_LIST)
215
       mkdir -p INSTALL
       riscv32-unknown-elf-ar cr $@ $(OBJECT_LIST)
216
217
218 # Builds objects from C source code
219 %.o: %.[cS] libparanut.h pn_config.h
220
        $(CC) $(CFLAGS) $@ $<;
221
222 # Cache Module Assembly Code for RV32I is generated at compile time
223 ./pn_cache/pn_cache_RV32I_*.S: ./pn_cache/pn_cache_RV32I_buildscript.py
224
        python $< $(strip $(PN_CACHE_LINESIZE))</pre>
225
226 # Put libparanut.h (API) into INSTALL directory
227 ./INSTALL/libparanut.h: libparanut.h pn_config.h
       mkdir -p INSTALL
229
        cp libparanut.h ./INSTALL/
230
231 # Generate pn_config header from system parameters - Only dependent on Makefile itself
232 SHELL = /bin/bash
233 ./INSTALL/pn_config.h:
234
        mkdir -p INSTALL
        touch ./INSTALL/pn_config.h echo "/* Automatically generated file. See Makefile. No edits here! \star/" > ./INSTALL/pn_config.h
235
236
237
        echo "#define PN_CACHE_LINESIZE $(PN_CACHE_LINESIZE)"
                                                                                >> ./INSTALL/pn_config.h
        echo "#define PN_RWIDTH $(PN_RWIDTH)"
238
                                                                                >> ./INSTALL/pn_config.h
       if (($(PN_COMPILE_RAW) == 1));
239
            then echo "#define PN_COMPILE_RAW"
240
                                                   >> ./INSTALL/pn config.h; fi
241
       if (($(PN_WITH_BASE) == 1));
            then echo "#define PN_WITH_BASE"

(($(PN_WITH_CACUE))
                                                  >> ./INSTALL/pn_config.h; fi
242
       if (($(PN_WITH_CACHE) == 1));
    then echo "#define PN_WITH_CACHE" >> ./INSTALL/pn_config.h; fi
if (($(PN_WITH_EXCEPTION) == 1));
    then echo "#define PN_WITH_EXCEPTION" >> ./INSTALL/pn_config.h; fi
243
2.44
245
246
      if (($(PN_WITH_LINK) == 1));
247
            then echo "#define PN_WITH_LINK"
                                                   >> ./INSTALL/pn_config.h; fi
248
       if (($(PN_WITH_THREAD) == 1)); then echo "#define PN_WITH_THREAD"
249
250
                                                   >> ./INSTALL/pn_config.h; fi
       if (($(PN_WITH_SPINLOCK) == 1));
2.51
            then echo "#define PN_WITH_SPINLOCK" >> ./INSTALL/pn_config.h; fi
252
253
254 # The other INSTALL targets just have to be copied from common directory
255 ./INSTALL/%: ./common/%
256
       mkdir -p INSTALL
        cp $< $ ./INSTALL
2.57
258
259 \# Removes library, object files, and auto generated files
260 clean:
        find . -name '*.o' -delete
261
2.62
        if [ -d INSTALL ]; then rm -r INSTALL; fi
263
```

## 8.6 pn\_base/pn\_base.c File Reference

Contains architecture independent implementations of the Base Module functions.

#include "common.h"

Include dependency graph for pn\_base.c:



## **Functions**

• PN\_NUMC pn\_numcores (void)

Get the number of cores in your system.

PN\_CMSK pn\_m2cap (void)

Check which cores are capable of Mode 2 operation.

PN\_CMSK pn\_m2cap\_g (PN\_NUMG groupnum)

Check which cores are capable of Mode 2 operation.

PN\_CMSK pn\_m3cap (void)

Check which cores are capable of Mode 3 operation.

• PN\_CMSK pn\_m3cap\_g (PN\_NUMG groupnum)

Check which cores are capable of Mode 3 operation.

• PN\_CID pn\_coreid (void)

Get the ID of the core that this function is executed on.

• PN\_CID pn\_coreid\_g (PN\_NUMG \*groupnum)

Get the ID and group number of the core that this code is running on.

void pn\_halt (void)

Halt whatever core the function is executed on.

• int pn\_halt\_CoPU (PN\_CID coreid)

Halts a CoPU.

• int pn\_halt\_CoPU\_m (PN\_CMSK coremask)

Halts one or more CoPUs.

int pn\_halt\_CoPU\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Halts the CoPUs specified in the coremask\_array.

• long long int pn time ns (void)

Returns system time in ns. Does not care for overflow.

• int pn\_simulation (void)

Checks if we run in simulation instead of real hardware.

• unsigned long ticks\_as (void)

Reads machine cycle counter.

int freq\_as (void)

Reads pnclockinfo register which contains clock speed.

#### 8.6.1 Detailed Description

Contains architecture independent implementations of the Base Module functions.

Functions with suffix \_as are architecture specific and therefore implemented in the pn\_base\_\$(PN\_ISA).S file in the same directory.

## 8.7 pn\_base/pn\_base\_RV32I.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_base.c.

## **Functions**

· unsigned long ticks\_as (void)

Reads machine cycle counter.

int freq\_as (void)

Reads pnclockinfo register which contains clock speed.

## 8.7.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_base.c.

```
1 /*
2 * Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright notice,
8 * this list of conditions and the following disclaimer.
9 *
10 * 2. Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
18 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
```

```
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
   * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
   * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
22
   * POSSIBILITY OF SUCH DAMAGE.
26
38 /*
39
   \star Put in here so Doxygen will know that it is implemented in this file.
   \star Sadly, Doxygen has no built in assembly interpreter, so we are stuck with
40
41
   * this.
42
44 #ifdef DOXYGEN
45
     unsigned long ticks_as(void) {}
62
63
     int freq_as(void) {}
81 #endif /* DOXYGEN */
82
84
85 #ifndef DOXYGEN
87 .text
                                         /\star enter text section
88 .align 2
                                         /* align Code to 2^2 Bytes
89
90 /\star declare labels in here to be global \star/
91 .globl ticks_as
92 .globl freq_as
94 /\star ParaNut Custom Registers and Instructions \star/
95 #include "custom_RV32I.S"
96
99 ticks_as:
100
      csrr a0, mcycle csrr a1, mcycleh
                                         /* put mcycle in return value
/* put mcycleh in second return value
101
102
103
                                          /* return
      ret
104
105 /*----
106
107 freq_as:
108
                                    /* put pnclockinfo in return value
      csrr a0, pnclockinfo
109
110
                                          /* return
      ret
111
112 #endif /* !DOXYGEN */
```

# 8.8 pn\_cache/pn\_cache.c File Reference

Contains architecture independent implementations of the Cache Module functions.

#include "common.h"

Include dependency graph for pn\_cache.c:



## Macros

• #define BULK\_LINES 32

Number of lines that will at least be affected when calling the bulk functions.

• #define sec check

Check if size is larger than actual memory.

## **Functions**

int pn\_cache\_init (void)

Function that has to be called in the main function before any of the functions in the Cache Module can be called. Initializes some internal data and enables the cache.

• int pn\_cache\_enable (void)

Enables instruction and data cache. When changing this, make sure that the pn\_cache\_init() function is still correct!

• int pn\_cache\_disable (void)

Disables instruction and data cache.

• unsigned long pn\_cache\_linesize (void)

Returns the cache line size in bit.

• unsigned long pn\_cache\_size (void)

Returns the cache size in Byte.

• int pn\_cache\_invalidate (void \*addr, unsigned long size)

Invalidates the cache entries containing the given address range.

int pn\_cache\_invalidate\_all (void)

Invalidates the whole cache. When changing this, make sure that the pn\_cache\_init() function is still correct!

• int pn\_cache\_writeback (void \*addr, unsigned long size)

Writes back the cache lines that cached the given address range.

• int pn\_cache\_writeback\_all (void)

Writes whole cache back.

• int pn\_cache\_flush (void \*addr, unsigned long size)

Combination of pn\_cache\_invalidate() and pn\_cache\_writeback().

int pn cache flush all (void)

Flushes the whole cache.

void enable cache as (void)

Enables cache.

void disable\_cache\_as (void)

Disables cache.

· unsigned int cache banks as (void)

Returns number of cache banks.

unsigned int cache\_sets\_as (void)

Returns number of cache sets.

• unsigned int mem\_size\_as (void)

Reads memory size.

• void invalidate\_1024\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate bulk 1024 as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_1024\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_1024\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate\_32\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

• void invalidate\_bulk\_32\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_32\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

· void writeback bulk 32 as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

• void flush\_32\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_32\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

- void invalidate\_64\_as (unsigned int addr, unsigned int endaddr)
   Invalidates single cache lines until end address is reached.
- void invalidate\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

  Invalidates 32 cache lines at once until end address is reached.
- void writeback\_64\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

- void flush\_64\_as (unsigned int addr, unsigned int endaddr)
   Flushes single cache lines until end address is reached.
- void flush\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)
   Flushes 32 cache lines at once until end address is reached.
- void invalidate\_128\_as (unsigned int addr, unsigned int endaddr)

  Invalidates single cache lines until end address is reached.
- void invalidate\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)
   Invalidates 32 cache lines at once until end address is reached.
- void writeback\_128\_as (unsigned int addr, unsigned int endaddr)

  Writes back single cache lines until end address is reached.
- void writeback\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)

  Writes back 32 cache lines at once until end address is reached.
- void flush\_128\_as (unsigned int addr, unsigned int endaddr)
   Flushes single cache lines until end address is reached.
- void flush\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)
   Flushes 32 cache lines at once until end address is reached.
- void invalidate\_256\_as (unsigned int addr, unsigned int endaddr)

  Invalidates single cache lines until end address is reached.
- void invalidate\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)
   Invalidates 32 cache lines at once until end address is reached.
- void writeback\_256\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

- void writeback\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)
   Writes back 32 cache lines at once until end address is reached.
- void flush\_256\_as (unsigned int addr, unsigned int endaddr)

  Flushes single cache lines until end address is reached.
- void flush\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

- void invalidate\_512\_as (unsigned int addr, unsigned int endaddr)
   Invalidates single cache lines until end address is reached.
- void invalidate\_bulk\_512\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_512\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback bulk 512 as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_512\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush bulk 512 as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate\_2048\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate bulk 2048 as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_2048\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_2048\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

• void flush\_2048\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

• void flush\_bulk\_2048\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

## 8.8.1 Detailed Description

Contains architecture independent implementations of the Cache Module functions.

Functions with suffix \_as are architecture specific and therefore implemented in the pn\_cache\_\$(PN\_ISA).S file in the same directory.

For RV32I architecture, it was not practical to implement the assembly code by hand. A buildscript called pn\_cache\_RV32I\_buildscript.py was created instead which takes the PN\_CACHE\_LINESIZE parameter and creates a correct version of the pn\_cache\_RV32I\_nnn.S (example: pn\_cache\_RV32I\_auto.S) file. For reasons on why this was done, see the documentation of pn\_cache\_RV32I\_buildscript.py itself.

## 8.8.2 Macro Definition Documentation

#### 8.8.2.1 BULK\_LINES

#define BULK\_LINES 32

Number of lines that will at least be affected when calling the bulk functions.

```
8.8.2.2 sec_check
```

```
#define sec_check
```

#### Value:

Check if size is larger than actual memory.

Todo Can these functions be used on CoPU?

## 8.9 pn\_cache/pn\_cache\_RV32I\_1024.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 1024.

#### **Functions**

void enable\_cache\_as (void)

Enables cache.

void disable\_cache\_as (void)

Disables cache.

• unsigned int cache\_banks\_as (void)

Returns number of cache banks.

unsigned int cache sets as (void)

Returns number of cache sets.

• unsigned int mem\_size\_as (void)

Reads memory size.

void invalidate\_1024\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

• void invalidate\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_1024\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

• void writeback\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_1024\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

#### 8.9.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 1024.

This file (for this specific architecture, others may do it differently) was created by pn\_cache\_RV32I\_buildscript.py while compiling (automatically called by Makefile), as are the other files with the pattern pn\_cache\_RV32I\_\*.S for name. The reasons for this are described in the pn\_cache\_RV32I\_buildscript.py documentation itself.

The code shown below was created with a cache line size of 1024 Bit.

So far, the following cache line sizes are available (in bits): 32 64 128 256 512 1024 2048

```
• enable_cache_as()
```

- disable\_cache\_as()
- cache\_banks\_as()
- cache\_sets\_as()
- mem\_size\_as()
- · invalidate\_1024\_as()
- invalidate\_bulk\_1024\_as()
- writeback\_1024\_as()
- writeback\_bulk\_1024\_as()
- flush\_1024\_as()
- flush\_bulk\_1024\_as()

```
* I was automatically generated by pn_cache_RV32I_buildscript.py, * invoked by libparanut Makefile -> No edits!
4
43 /*
   \star Put in here so Doxygen will know that it is implemented in this
45
   * file. Sadly, Doxygen has no built in assembly interpreter, so we
46
   * are stuck with this.
47
48
49 #ifdef DOXYGEN
65
      void enable_cache_as(void) {}
66
      void disable cache as(void) {}
72
73
      unsigned int cache_banks_as(void) {}
82
90
      unsigned int cache_sets_as(void) {}
91
99
      unsigned int mem_size_as(void) {}
100
109
       void invalidate_1024_as(unsigned int addr, unsigned int endaddr) {}
110
119
       void invalidate_bulk_1024_as(unsigned int addr, unsigned int endaddr) {}
120
129
       void writeback_1024_as(unsigned int addr, unsigned int endaddr) {}
130
139
       void writeback_bulk_1024_as(unsigned int addr, unsigned int endaddr) {}
140
149
       void flush_1024_as(unsigned int addr, unsigned int endaddr) {}
150
       void flush_bulk_1024_as(unsigned int addr, unsigned int endaddr) {}
159
160
169 #endif /* DOXYGEN */
```

```
173 #ifndef DOXYGEN
174
175 .text
                                      /* enter text section
176 .align 2
                                      /* align Code to 2^2 Bytes
177
178 /\star declare labels in here to be global \star/
179 .globl enable_cache_as
180 .globl disable_cache_as
181 .globl cache_banks_as
182 .globl cache_sets_as
183 .glob1 mem_size_as
184 .globl invalidate_1024_as
185 .globl invalidate_bulk_1024_as
186 .globl writeback_1024_as
187 .globl writeback_bulk_1024_as
188 .globl flush_1024_as
189 .globl flush_bulk_1024_as
191 /* ParaNut Custom Registers and Instructions */
192 #include "custom_RV32I.S"
193
195
196 enable_cache_as:
197
198
     li t0,
199
      csrs pncache, t0
200
     ret
201
202 /*---
203
204 disable_cache_as:
     fence
205
     li t0,
206
     csrw pncache, t0
207
208
209
210 /*-----*/
211
212 cache_banks_as:
    csrr a0, pncacheinfo
srli a0, a0, 8
213
214
215
     ret
216
217 /*-----*/
218
219 cache sets as:
220 csrr a0,
                 pncachesets
221
222
223 /*-----
224
225 mem size as:
   csrr a0, pnmemsize
226
     ret
228
229 /*----*/
230
231 invalidate 1024 as:
232
     fence
233 invalidate_1024_as_loop:
   CINV(10, 0x000)
234
235
      addi a0, a0, 128
236
     blt a0, a1, invalidate_1024_as_loop
237
     ret
238
239 /*---
241 invalidate_bulk_1024_as:
2.42
     fence
243 li t0, 2048
244 invalidate_bulk_1024_as_loop:
    CINV(10, 0)
CINV(10, 128)
245
246
247
     CINV(10, 256)
248
     CINV(10, 384)
249
     CINV(10, 512)
     CINV(10, 640)
CINV(10, 768)
250
251
      CINV(10, 896)
252
253
      CINV(10, 1024)
254
      CINV(10, 1152)
255
      CINV(10, 1280)
      CINV(10, 1408)
CINV(10, 1536)
256
257
```

```
258
       CINV(10, 1664)
259
       CINV(10, 1792)
260
       CINV(10, 1920)
       add a0, a0, t0
CINV(10, 0)
CINV(10, 128)
261
2.62
263
264
       CINV(10, 256)
265
       CINV(10, 384)
266
       CINV(10, 512)
267
       CINV(10, 640)
       CINV(10, 768)
268
       CINV(10, 896)
269
       CINV(10, 1024)
270
271
       CINV(10, 1152)
272
       CINV(10, 1280)
273
274
       CINV(10, 1408)
       CINV(10, 1536)
       CINV(10, 1664)
275
276
       CINV(10, 1792)
277
       CINV(10, 1920)
278
       add a0, a0, t0
279
       blt a0, a1, invalidate_bulk_1024_as_loop
280
       ret
281
282 /*-
284 writeback_1024_as:
285
       fence
286 writeback_1024_as_loop:
       CWB(10, 0x000)
addi a0, a0, 128
blt a0, a1, writeback_1024_as_loop
287
288
289
290
291
292 /*----
293
294 writeback_bulk_1024_as:
      fence
296 li t0, 2048
297 writeback_bulk_1024_as_loop:
298
      CWB(10, 0)
       CWB(10, 128)
CWB(10, 256)
CWB(10, 384)
299
300
301
302
       CWB(10, 512)
303
       CWB(10, 640)
304
       CWB(10, 768)
305
       CWB(10, 896)
       CWB(10, 1024)
306
307
       CWB(10, 1152)
308
       CWB(10, 1280)
309
       CWB(10, 1408)
310
       CWB(10, 1536)
       CWB(10, 1664)
CWB(10, 1792)
311
312
       CWB(10, 1920)
313
314
       add a0, a0, t0
315
       CWB(10, 0)
316
       CWB(10, 128)
317
       CWB(10, 256)
       CWB(10, 384)
CWB(10, 512)
318
319
320
       CWB(10, 640)
321
       CWB(10, 768)
322
       CWB(10, 896)
323
       CWB(10, 1024)
324
       CWB(10, 1152)
       CWB(10, 1280)
325
       CWB(10, 1408)
326
327
       CWB(10, 1536)
328
       CWB(10, 1664)
329
       CWB(10, 1792)
330
       CWB(10, 1920)
331
       add a0, a0, t0
       blt a0, a1, writeback_bulk_1024_as_loop
332
333
334
335 /*-----*/
336
337 flush_1024_as:
338
       fence
339 flush_1024_as_loop:
340
       CFLUSH(10, 0x000)
341
       addi a0, a0, 128
       blt a0, a1, flush_1024_as_loop
342
343
       ret
344
```

```
347 flush_bulk_1024_as:
348 fence
349 li t0, 2048
350 flush_bulk_1024_as_loop:
     CFLUSH(10, 0)
352
      CFLUSH(10, 128)
353
     CFLUSH(10, 256)
354
     CFLUSH(10, 384)
355
     CFLUSH(10, 512)
     CFLUSH(10, 640)
356
357
      CFLUSH(10, 768)
358
      CFLUSH(10, 896)
359
      CFLUSH(10, 1024)
360
      CFLUSH(10, 1152)
361
      CFLUSH(10, 1280)
      CFLUSH(10, 1408)
362
      CFLUSH(10, 1536)
363
364
      CFLUSH(10, 1664)
365
      CFLUSH(10, 1792)
366
      CFLUSH(10, 1920)
      add a0, a0, t0 CFLUSH(10, 0)
367
368
369
      CFLUSH(10, 128)
370
      CFLUSH(10, 256)
371
      CFLUSH(10, 384)
372
      CFLUSH(10, 512)
373
      CFLUSH(10, 640)
374
      CFLUSH(10, 768)
      CFLUSH(10, 896)
375
376
      CFLUSH(10, 1024)
377
      CFLUSH(10, 1152)
378
      CFLUSH(10, 1280)
379
      CFLUSH(10, 1408)
380
      CFLUSH(10, 1536)
      CFLUSH(10, 1664)
381
      CFLUSH(10, 1792)
382
      CFLUSH(10, 1920)
384
      add a0, a0, t0
385
      blt a0, a1, flush_bulk_1024_as_loop
386
      ret
387
388 #endif /* !DOXYGEN */
```

# 8.10 pn\_cache/pn\_cache\_RV32I\_128.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 128.

#### **Functions**

```
· void enable cache as (void)
```

Enables cache.

void disable\_cache\_as (void)

Disables cache.

• unsigned int cache\_banks\_as (void)

Returns number of cache banks.

unsigned int cache\_sets\_as (void)

Returns number of cache sets.

• unsigned int mem\_size\_as (void)

Reads memory size.

• void invalidate\_128\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

• void writeback\_128\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

• void writeback\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush 128 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

• void flush\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

## 8.10.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 128.

This file (for this specific architecture, others may do it differently) was created by pn\_cache\_RV32I\_buildscript.py while compiling (automatically called by Makefile), as are the other files with the pattern pn\_cache\_RV32I\_\*.S for name. The reasons for this are described in the pn\_cache\_RV32I\_buildscript.py documentation itself.

The code shown below was created with a cache line size of 128 Bit.

So far, the following cache line sizes are available (in bits): 32 64 128 256 512 1024 2048

- enable\_cache\_as()
- disable\_cache\_as()
- · cache\_banks\_as()
- cache\_sets\_as()
- mem\_size\_as()
- invalidate\_128\_as()
- invalidate\_bulk\_128\_as()
- writeback\_128\_as()
- writeback\_bulk\_128\_as()
- flush\_128\_as()
- flush\_bulk\_128\_as()

```
1 /*
 * I was automatically generated by pn_cache_RV32I_buildscript.py, * invoked by libparanut Makefile -> No edits!
3
4
5
43 /*
^{44} * Put in here so Doxygen will know that it is implemented in this
45
   * file. Sadly, Doxygen has no built in assembly interpreter, so we
46
   * are stuck with this.
47
48
49 #ifdef DOXYGEN
50
     void enable_cache_as(void) {}
65
66
72
     void disable_cache_as(void) {}
73
81
     unsigned int cache_banks_as(void) {}
82
     unsigned int cache_sets_as(void) {}
91
99
     unsigned int mem_size_as(void) {}
100
      void invalidate_128_as(unsigned int addr, unsigned int endaddr) {}
109
110
119
      void invalidate_bulk_128_as(unsigned int addr, unsigned int endaddr) {}
120
129
      void writeback_128_as(unsigned int addr, unsigned int endaddr) {}
130
139
      void writeback_bulk_128_as(unsigned int addr, unsigned int endaddr) {}
140
149
      void flush_128_as(unsigned int addr, unsigned int endaddr) {}
150
159
      void flush_bulk_128_as(unsigned int addr, unsigned int endaddr) {}
160
169 #endif /* DOXYGEN */
170
172
173 #ifndef DOXYGEN
174
175 .text
                                         /* enter text section
176 .align 2
                                         /* align Code to 2^2 Bytes
177
178 /\star declare labels in here to be global \star/
179 .globl enable_cache_as
180 .globl disable_cache_as
181 .glob1 cache_banks_as
182 .glob1 cache_sets_as
183 .glob1 mem size as
184 .globl invalidate_128_as
185 .globl invalidate_bulk_128_as
186 .globl writeback_128_as
187 .globl writeback_bulk_128_as
188 .globl flush_128_as
189 .globl flush_bulk_128_as
190
191 /* ParaNut Custom Registers and Instructions */
192 #include "custom_RV32I.S"
193
195
196 enable_cache_as:
197
     fence
198
      li t0.
199
      csrs pncache, t0
200
      ret
201
202 /*---
203
204 disable_cache_as:
     fence
205
      li t0,
206
207
      csrw pncache, t0
208
      ret
209
210 /*----
211
212 cache_banks_as:
213
     csrr a0, pncacheinfo
214
      srli a0,
                    a0, 8
215
      ret
217 /*----
218
219 cache_sets_as:
220 csrr a0.
                  pncachesets
```

```
221
     ret
222
223 /*---
224
225 mem_size_as:
     csrr a0,
                  pnmemsize
226
227
228
229 /*-----*/
230
231 invalidate_128_as:
232
      fence
233 invalidate_128_as_loop:
234
     CINV(10, 0x000)
235
       addi a0, a0, 16
236
       blt a0, a1, invalidate_128_as_loop
237
      ret
238
239 /*-----
240
241 invalidate_bulk_128_as:
242
      fence
243 invalidate_bulk_128_as_loop:
      CINV(10, 0)
CINV(10, 16)
2.44
245
246
      CINV(10, 32)
247
      CINV(10, 48)
248
      CINV(10, 64)
      CINV(10, 80)
249
      CINV(10, 96)
250
251
      CINV(10, 112)
252
      CINV(10, 128)
253
       CINV(10, 144)
254
      CINV(10, 160)
255
      CINV(10, 176)
256
      CINV(10, 192)
257
      CINV(10, 208)
258
      CINV(10, 224)
259
      CINV(10, 240)
260
       CINV(10, 256)
261
      CINV(10, 272)
      CINV(10, 288)
2.62
      CINV(10, 304)
263
      CINV(10, 320)
264
265
      CINV(10, 336)
266
      CINV(10, 352)
267
      CINV(10, 368)
      CINV(10, 384)
268
      CINV(10, 400)
269
270
      CINV(10, 416)
271
       CINV(10, 432)
272
       CINV(10, 448)
273
       CINV(10, 464)
2.74
       CINV(10, 480)
275
      CINV(10, 496)
276
      addi a0, a0, 512
blt a0, a1, invalidate_bulk_128_as_loop
277
278
279
280 /*-----
281
282 writeback_128_as:
283
      fence
284 writeback_128_as_loop:
285
      CWB(10, 0x000)
      addi a0, a0, 16
blt a0, a1, writeback_128_as_loop
286
287
288
      ret
289
291
292 writeback_bulk_128_as:
293
      fence
294 writeback_bulk_128_as_loop:
      CWB(10, 0)
295
296
       CWB(10, 16)
297
       CWB(10, 32)
298
       CWB(10, 48)
299
       CWB(10, 64)
300
      CWB(10, 80)
301
       CWB(10, 96)
302
       CWB(10, 112)
303
       CWB(10, 128)
304
       CWB(10, 144)
305
       CWB(10, 160)
306
      CWB(10, 176)
CWB(10, 192)
307
```

```
308
      CWB(10, 208)
309
      CWB(10, 224)
310
      CWB(10, 240)
311
      CWB(10, 256)
312
      CWB (10, 272)
313
      CWB(10, 288)
314
      CWB(10, 304)
315
316
      CWB(10, 336)
317
      CWB(10, 352)
318
      CWB(10, 368)
319
      CWB(10, 384)
320
      CWB(10, 400)
321
      CWB(10, 416)
322
      CWB(10, 432)
323
      CWB(10, 448)
324
      CWB (10, 464)
325
      CWB (10, 480)
326
      CWB(10, 496)
327
      addi a0, a0, 512
328
      blt a0, a1, writeback_bulk_128_as_loop
329
330
331 /*-
332
333 flush_128_as:
334
335 flush_128_as_loop:
336
      CFLUSH(10, 0x000)
      addi a0, a0, 16
blt a0, a1, flush_128_as_loop
337
338
339
340
341 /*-
342
343 flush_bulk_128_as:
344
      fence
345 flush_bulk_128_as_loop:
      CFLUSH(10, 0)
347
      CFLUSH(10, 16)
348
      CFLUSH(10, 32)
349
      CFLUSH(10, 48)
350
      CFLUSH(10, 64)
351
      CFLUSH(10, 80)
352
      CFLUSH(10, 96)
353
      CFLUSH(10,
354
      CFLUSH(10, 128)
355
      CFLUSH(10,
356
      CFLUSH(10.
                 160)
357
      CFLUSH(10, 176)
358
      CFLUSH(10, 192)
359
      CFLUSH(10, 208)
360
      CFLUSH(10, 224)
361
      CFLUSH(10,
                 240)
362
      CFLUSH(10, 256)
      CFLUSH(10,
363
                 272)
364
      CFLUSH(10, 288)
      CFLUSH(10, 304)
365
      CFLUSH(10,
366
                 320)
367
      CFLUSH (10,
                  336)
368
      CFLUSH (10,
                 352)
369
      CFLUSH(10, 368)
370
      CFLUSH(10, 384)
371
      CFLUSH(10, 400)
372
      CFLUSH(10, 416)
373
      CFLUSH(10, 432)
374
      CFLUSH(10, 448)
375
      CFLUSH(10, 464)
376
      CFLUSH(10, 480)
      CFLUSH(10, 496)
378
      addi a0, a0, 512
379
      blt a0, a1, flush_bulk_128_as_loop
380
381
382 #endif /* !DOXYGEN */
```

## 8.11 pn\_cache/pn\_cache\_RV32I\_2048.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 2048.

#### **Functions**

void enable\_cache\_as (void)

Enables cache.

• void disable\_cache\_as (void)

Disables cache.

unsigned int cache\_banks\_as (void)

Returns number of cache banks.

• unsigned int cache\_sets\_as (void)

Returns number of cache sets.

• unsigned int mem\_size\_as (void)

Reads memory size.

void invalidate\_2048\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_2048\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_2048\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_2048\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

• void flush 2048 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

• void flush bulk 2048 as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

#### 8.11.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 2048.

This file (for this specific architecture, others may do it differently) was created by pn\_cache\_RV32I\_buildscript.py while compiling (automatically called by Makefile), as are the other files with the pattern pn\_cache\_RV32I\_\*.S for name. The reasons for this are described in the pn\_cache\_RV32I\_buildscript.py documentation itself.

The code shown below was created with a cache line size of 2048 Bit.

So far, the following cache line sizes are available (in bits): 32 64 128 256 512 1024 2048

- enable\_cache\_as()
- disable\_cache\_as()
- cache\_banks\_as()
- cache\_sets\_as()

```
mem_size_as()
    • invalidate 2048 as()

    invalidate bulk 2048 as()

    writeback_2048_as()
    writeback_bulk_2048_as()
    • flush 2048 as()
    • flush bulk 2048 as()
2
  * I was automatically generated by pn_cache_RV32I_buildscript.py,
3
  * invoked by libparanut Makefile -> No edits!
4
43 /*
44 \,* Put in here so Doxygen will know that it is implemented in this
45 \star file. Sadly, Doxygen has no built in assembly interpreter, so we
46 \star are stuck with this.
47
48
49 #ifdef DOXYGEN
50
65
     void enable_cache_as(void) {}
66
     void disable_cache_as(void) {}
72
73
81
     unsigned int cache_banks_as(void) {}
90
     unsigned int cache_sets_as(void) {}
91
99
     unsigned int mem_size_as(void) {}
100
109
      void invalidate_2048_as(unsigned int addr, unsigned int endaddr) {}
110
      void invalidate_bulk_2048_as(unsigned int addr, unsigned int endaddr) {}
120
129
      void writeback_2048_as(unsigned int addr, unsigned int endaddr) {}
130
139
      void writeback_bulk_2048_as(unsigned int addr, unsigned int endaddr) {}
140
149
      void flush_2048_as(unsigned int addr, unsigned int endaddr) {}
150
159
      void flush_bulk_2048_as(unsigned int addr, unsigned int endaddr) {}
160
169 #endif /* DOXYGEN */
170
172
173 #ifndef DOXYGEN
174
175 .text
                                          /* enter text section
176 .align 2
                                         /* align Code to 2^2 Bytes
177
178 /* declare labels in here to be global */
179 .globl enable_cache_as
180 .globl disable_cache_as
181 .globl cache_banks_as
182 .globl cache_sets_as
183 .globl mem_size_as
184 .globl invalidate_2048_as
185 .globl invalidate_bulk_2048_as
186 .globl writeback\_2048\_as
187 .globl writeback_bulk_2048_as
188 .globl flush_2048_as
189 .globl flush_bulk_2048_as
190
191 /* ParaNut Custom Registers and Instructions */ 192 #include "custom_RV321.S"
193
195
196 enable_cache_as:
197
      fence
      li t0,
198
199
      csrs pncache, t0
200
      ret
201
```

```
203
204 disable_cache_as:
      fence
205
                  0
       li t0,
206
207
       csrw pncache, t0
208
       ret
209
210 /*----
211
212 cache_banks_as:
      csrr a0, pncacheinfo
213
214
       srli a0,
                      a0, 8
215
       ret
216
217 /*----
218
219 cache_sets_as:
     csrr a0, pncachesets
220
221
      ret
222
223 /*----
224
225 mem_size_as:
    csrr a0, pnmemsize
226
227
      ret
228
229 /*-----
230
231 invalidate_2048_as:
232
      fence
233 invalidate_2048_as_loop:
234
      CINV(10, 0x000)
235
       addi a0, a0, 256
236
      blt a0, a1, invalidate_2048_as_loop
237
238
239 /*----
241 invalidate_bulk_2048_as:
242 fence
243 li t0, 2048
244 invalidate_bulk_2048_as_loop:
      CINV(10, 0)
CINV(10, 256)
245
246
247
      CINV(10, 512)
248
      CINV(10, 768)
249
      CINV(10, 1024)
      CINV(10, 1280)
CINV(10, 1536)
CINV(10, 1792)
250
251
252
253
       add a0, a0, t0
254
       CINV(10, 0)
255
       CINV(10, 256)
      CINV(10, 512)
CINV(10, 768)
256
257
258
       CINV(10, 1024)
259
       CINV(10, 1280)
260
       CINV(10, 1536)
261
       CINV(10, 1792)
      add a0, a0, t0
CINV(10, 0)
CINV(10, 256)
CINV(10, 512)
262
263
264
265
266
       CINV(10, 768)
267
       CINV(10, 1024)
268
       CINV(10, 1280)
       CINV(10, 1536)
CINV(10, 1792)
269
270
271
       add a0, a0, t0
272
       CINV(10, 0)
273
       CINV(10, 256)
274
       CINV(10, 512)
       CINV(10, 768)
275
276
       CINV(10, 1024)
277
       CINV(10, 1280)
278
       CINV(10, 1536)
279
       CINV(10, 1792)
280
       add a0, a0, t0
281
       blt a0, a1, invalidate_bulk_2048_as_loop
282
       ret.
283
284 /*----
285
286 writeback_2048_as:
287
      fence
288 writeback_2048_as_loop:
289
      CWB(10, 0x000)
```

```
290
       addi a0, a0, 256
291
       blt a0, a1, writeback_2048_as_loop
292
293
294 /*----
295
296 writeback_bulk_2048_as:
297
       fence
298 li t0, 2048
299 writeback_bulk_2048_as_loop:
       CWB(10, 0)
CWB(10, 256)
300
301
302
       CWB(10, 512)
303
       CWB(10, 768)
304
       CWB(10, 1024)
305
       CWB(10, 1280)
       CWB(10, 1536)
306
       CWB(10, 1792)
307
308
       add a0, a0, t0
309
       CWB(10, 0)
310
       CWB(10, 256)
311
       CWB(10, 512)
312
       CWB(10, 768)
       CWB(10, 1024)
313
314
       CWB(10, 1280)
315
       CWB(10, 1536)
316
       CWB(10, 1792)
317
       add a0, a0, t0
318
       CWB(10, 0)
319
       CWB(10, 256)
320
       CWB(10, 512)
321
       CWB(10, 768)
322
       CWB(10, 1024)
323
       CWB(10, 1280)
324
       CWB(10, 1536)
325
       CWB(10, 1792)
326
       add a0, a0, t0 CWB(10, 0)
327
328
       CWB(10, 256)
329
       CWB(10, 512)
330
       CWB(10, 768)
       CWB(10, 1024)
331
332
       CWB (10, 1280)
333
       CWB(10, 1536)
334
       CWB(10, 1792)
335
       add a0, a0, t0
336
       blt a0, a1, writeback_bulk_2048_as_loop
337
       ret
338
339 /*-
340
341 flush_2048_as:
342
       fence
343 flush_2048_as_loop:
344
       CFLUSH(10, 0x000)
       addi a0, a0, 256
blt a0, a1, flush_2048_as_loop
345
346
347
348
349 /*-----
350
351 flush_bulk_2048_as:
352
       fence
353 li t0, 2048
354 flush_bulk_2048_as_loop:
355
       CFLUSH(10, 0)
356
       CFLUSH(10, 256)
357
       CFLUSH(10, 512)
       CFLUSH(10, 768)
358
359
       CFLUSH(10, 1024)
360
       CFLUSH(10, 1280)
361
       CFLUSH(10, 1536)
362
       CFLUSH(10, 1792)
       add a0, a0, t0
CFLUSH(10, 0)
363
364
365
       CFLUSH(10, 256)
366
       CFLUSH(10, 512)
367
       CFLUSH(10, 768)
368
       CFLUSH(10, 1024)
369
       CFLUSH(10, 1280)
370
       CFLUSH(10, 1536)
CFLUSH(10, 1792)
371
372
       add a0, a0, t0
373
       CFLUSH(10, 0)
374
       CFLUSH(10, 256)
375
       CFLUSH(10, 512)
CFLUSH(10, 768)
376
```

```
CFLUSH(10, 1024)
378
     CFLUSH(10, 1280)
379
     CFLUSH(10, 1536)
380
     CFLUSH(10, 1792)
381
     add a0, a0, t0 CFLUSH(10, 0)
382
     CFLUSH(10, 256)
383
384
     CFLUSH(10, 512)
385
     CFLUSH(10, 768)
386
     CFLUSH(10, 1024)
387
     CFLUSH(10, 1280)
     CFLUSH(10, 1536)
388
389
     CFLUSH(10, 1792)
390
     add a0, a0, t0
391
     blt a0, a1, flush_bulk_2048_as_loop
392
393
394 #endif /* !DOXYGEN */
```

# 8.12 pn\_cache/pn\_cache\_RV32I\_256.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 256.

#### **Functions**

void enable\_cache\_as (void)

Enables cache.

· void disable\_cache\_as (void)

Disables cache.

• unsigned int cache\_banks\_as (void)

Returns number of cache banks.

unsigned int cache\_sets\_as (void)

Returns number of cache sets.

• unsigned int mem\_size\_as (void)

Reads memory size.

• void invalidate\_256\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_256\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_256\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

## 8.12.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 256.

This file (for this specific architecture, others may do it differently) was created by pn\_cache\_RV32I\_buildscript.py while compiling (automatically called by Makefile), as are the other files with the pattern pn\_cache\_RV32I\_\*.S for name. The reasons for this are described in the pn\_cache\_RV32I\_buildscript.py documentation itself.

The code shown below was created with a cache line size of 256 Bit.

So far, the following cache line sizes are available (in bits): 32 64 128 256 512 1024 2048

```
• enable_cache_as()
```

- disable\_cache\_as()
- cache\_banks\_as()
- cache\_sets\_as()
- mem\_size\_as()
- invalidate\_256\_as()
- invalidate\_bulk\_256\_as()
- writeback\_256\_as()
- writeback\_bulk\_256\_as()
- flush\_256\_as()
- flush\_bulk\_256\_as()

```
* I was automatically generated by pn_cache_RV32I_buildscript.py, * invoked by libparanut Makefile -> No edits!
4
43 /*
   \star Put in here so Doxygen will know that it is implemented in this
45
   * file. Sadly, Doxygen has no built in assembly interpreter, so we
46
   * are stuck with this.
47
48
49 #ifdef DOXYGEN
65
      void enable_cache_as(void) {}
66
      void disable cache as(void) {}
72
73
81
      unsigned int cache_banks_as(void) {}
82
90
      unsigned int cache_sets_as(void) {}
91
99
      unsigned int mem_size_as(void) {}
100
109
       void invalidate_256_as(unsigned int addr, unsigned int endaddr) {}
110
119
       void invalidate_bulk_256_as(unsigned int addr, unsigned int endaddr) {}
120
129
       void writeback_256_as(unsigned int addr, unsigned int endaddr) {}
130
139
       void writeback_bulk_256_as(unsigned int addr, unsigned int endaddr) {}
140
149
       void flush_256_as(unsigned int addr, unsigned int endaddr) {}
150
       void flush_bulk_256_as(unsigned int addr, unsigned int endaddr) {}
159
160
169 #endif /* DOXYGEN */
```

```
173 #ifndef DOXYGEN
174
175 .text
                                   /* enter text section
                                   /* align Code to 2^2 Bytes
176 .align 2
177
178 /\star declare labels in here to be global \star/
179 .globl enable_cache_as
180 .globl disable_cache_as
181 .globl cache_banks_as
182 .glob1 cache_sets_as
183 .glob1 mem_size_as
184 .globl invalidate_256_as
185 .globl invalidate_bulk_256_as
186 .globl writeback_256_as
187 .globl writeback_bulk_256_as
188 .globl flush_256_as
189 .globl flush_bulk_256_as
191 /* ParaNut Custom Registers and Instructions */
192 #include "custom_RV32I.S"
193
195
196 enable_cache_as:
     fence
197
198
     li t0,
199
     csrs pncache, t0
200
     ret
201
202 /*---
203
204 disable_cache_as:
205
     fence
     li tO,
206
     csrw pncache, t0
207
208
209
210 /*-----*/
211
212 cache_banks_as:
             pncacher.
a0, 8
213
    csrr a0,
                 pncacheinfo
214
     srli a0,
215
     ret
216
217 /*-----*/
218
219 cache sets as:
220 csrr a0,
                 pncachesets
221
    ret
222
223 /*-----
224
225 mem size as:
226
   csrr a0, pnmemsize
227
    ret
228
229 /*----*/
230
231 invalidate 256 as:
232
     fence
233 invalidate_256_as_loop:
   CINV(10, 0x000)
234
235
     addi a0, a0, 32
236
     blt a0, a1, invalidate_256_as_loop
237
     ret
238
239 /*---
241 invalidate_bulk_256_as:
2.42
     fence
243 invalidate_bulk_256_as_loop:
     CINV(10, 0)
CINV(10, 32)
244
245
246
     CINV(10, 64)
247
     CINV(10, 96)
248
     CINV(10, 128)
     CINV(10, 160)
249
250
     CINV(10, 192)
     CINV(10, 224)
251
     CINV(10, 256)
252
253
     CINV(10, 288)
254
     CINV(10, 320)
255
     CINV(10, 352)
     CINV(10, 384)
CINV(10, 416)
256
257
```

```
258
      CINV(10, 448)
259
      CINV(10, 480)
260
      CINV(10, 512)
     CINV(10, 544)
261
2.62
      CINV(10, 576)
263
      CINV(10, 608)
      CINV(10, 640)
264
265
      CINV(10, 672)
266
      CINV(10, 704)
267
      CINV(10, 736)
      CINV(10, 768)
268
269
      CINV(10, 800)
270
      CINV(10, 832)
271
      CINV(10, 864)
272
      CINV(10, 896)
273
      CINV(10, 928)
      CINV(10, 960)
274
275
      CINV(10, 992)
276
      addi a0, a0, 1024
277
      blt a0, a1, invalidate_bulk_256_as_loop
278
279
280 /*------/
2.81
282 writeback_256_as:
      fence
284 writeback_256_as_loop:
285
      CWB(10, 0x000)
286
      addi a0, a0, 32
287
      blt a0, a1, writeback_256_as_loop
288
      ret
289
290 /*----*/
291
292 writeback_bulk_256_as:
293
     fence
294 writeback_bulk_256_as_loop:
     CWB(10, 0)
CWB(10, 32)
295
296
297
      CWB(10, 64)
298
      CWB(10, 96)
299
      CWB(10, 128)
300
      CWB(10, 160)
301
      CWB(10, 192)
302
      CWB(10, 224)
303
      CWB(10, 256)
304
      CWB(10, 288)
305
      CWB(10, 320)
306
      CWB (10, 352)
307
      CWB(10, 384)
308
      CWB(10, 416)
309
      CWB(10, 448)
310
      CWB(10, 480)
311
      CWB(10, 512)
312
      CWB (10, 544)
      CWB(10, 576)
313
314
      CWB(10, 608)
315
      CWB(10, 640)
316
      CWB(10, 672)
317
      CWB(10, 704)
      CWB(10, 736)
318
      CWB(10, 768)
319
320
      CWB(10, 800)
321
      CWB(10, 832)
322
      CWB(10, 864)
323
      CWB(10, 896)
324
      CWB(10, 928)
325
      CWB(10, 960)
      CWB(10, 992)
326
327
      addi a0, a0, 1024
328
      blt a0, a1, writeback_bulk_256_as_loop
329
330
332
333 flush_256_as:
334
      fence
335 flush_256_as_loop:
336
      CFLUSH(10, 0x000)
      addi a0, a0, 32
blt a0, a1, flush_256_as_loop
337
338
339
      ret
340
341 /*-----
342
343 flush_bulk_256_as:
344
      fence
```

```
345 flush_bulk_256_as_loop:
      CFLUSH(10, 0)
347
      CFLUSH(10, 32)
348
      CFLUSH(10, 64)
      CFLUSH(10, 96)
349
350
      CFLUSH(10, 128)
351
      CFLUSH(10, 160)
352
      CFLUSH(10, 192)
353
      CFLUSH(10, 224)
354
      CFLUSH(10,
                256)
355
      CFLUSH (10,
                288)
      CFLUSH(10, 320)
356
      CFLUSH(10,
357
358
      CFLUSH(10, 384)
359
      CFLUSH(10, 416)
360
      CFLUSH(10,
                448)
      CFLUSH(10, 480)
361
      CFLUSH(10,
362
                512)
363
      CFLUSH(10, 544)
364
      CFLUSH(10,
365
      CFLUSH(10, 608)
366
      CFLUSH(10,
                640)
367
      CFLUSH(10,
                672)
      CFLUSH(10,
368
                704)
369
      CFLUSH(10,
                736)
370
      CFLUSH(10,
371
      CFLUSH(10,
372
      CFLUSH(10,
373
      CFLUSH(10,
374
      CFLUSH(10, 896)
      CFLUSH(10, 928)
375
376
      CFLUSH(10, 960)
377
      CFLUSH(10, 992)
378
      addi a0, a0, 1024
379
      blt a0, a1, flush_bulk_256_as_loop
380
381
382 #endif /* !DOXYGEN */
```

# 8.13 pn\_cache/pn\_cache\_RV32I\_32.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 32.

## **Functions**

· void enable\_cache\_as (void)

Enables cache.

void disable\_cache\_as (void)

Disables cache.

unsigned int cache\_banks\_as (void)

Returns number of cache banks.

unsigned int cache\_sets\_as (void)

Returns number of cache sets.

unsigned int mem\_size\_as (void)

Reads memory size.

· void invalidate\_32\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_32\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_32\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback bulk 32 as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush 32 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_32\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

## 8.13.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 32.

This file (for this specific architecture, others may do it differently) was created by pn\_cache\_RV32I\_buildscript.py while compiling (automatically called by Makefile), as are the other files with the pattern pn\_cache\_RV32I\_\*.S for name. The reasons for this are described in the pn\_cache\_RV32I\_buildscript.py documentation itself.

The code shown below was created with a cache line size of 32 Bit.

So far, the following cache line sizes are available (in bits): 32 64 128 256 512 1024 2048

```
• enable cache as()
```

- · disable\_cache\_as()
- cache banks as()
- cache\_sets\_as()
- mem\_size\_as()
- invalidate\_32\_as()
- invalidate bulk 32 as()
- writeback\_32\_as()
- writeback\_bulk\_32\_as()
- flush\_32\_as()
- flush\_bulk\_32\_as()

```
1 /*
2 * I was automatically generated by pn_cache_RV32I_buildscript.py,
3 * invoked by libparanut Makefile -> No edits!
4 */
5
43 /*
44 * Put in here so Doxygen will know that it is implemented in this
45 * file. Sadly, Doxygen has no built in assembly interpreter, so we
46 * are stuck with this.
47 */
48
49 #ifdef DOXYGEN
50
65 void enable_cache_as(void) {}
```

```
66
72
     void disable_cache_as(void) {}
73
81
     unsigned int cache_banks_as(void) {}
82
90
     unsigned int cache sets as(void) {}
91
99
     unsigned int mem_size_as(void) {}
100
      void invalidate_32_as(unsigned int addr, unsigned int endaddr) {}
109
110
119
      void invalidate_bulk_32_as(unsigned int addr, unsigned int endaddr) {}
120
129
      void writeback_32_as(unsigned int addr, unsigned int endaddr) {}
130
139
      void writeback_bulk_32_as(unsigned int addr, unsigned int endaddr) {}
140
149
      void flush 32 as(unsigned int addr, unsigned int endaddr) {}
150
159
      void flush_bulk_32_as(unsigned int addr, unsigned int endaddr) {}
160
169 #endif /* DOXYGEN */
170
172
173 #ifndef DOXYGEN
174
175 .text
                                       /\star enter text section
176 .align 2
                                       /* align Code to 2^2 Bytes
177
178 /* declare labels in here to be global */
179 .globl enable_cache_as
180 .globl disable_cache_as
181 .glob1 cache_banks_as
182 .glob1 cache_sets_as
183 .glob1 mem_size_as
184 .globl invalidate_32_as
185 .globl invalidate_bulk_32_as
186 .globl writeback_32_as
187 .globl writeback_bulk_32_as
188 .globl flush_32_as
189 .globl flush_bulk_32_as
190
191 /* ParaNut Custom Registers and Instructions */
192 #include "custom_RV32I.S"
193
195
196 enable cache as:
197
     fence
198
      li t0,
199
     csrs pncache, t0
200
      ret
201
202 /*----
203
204 disable_cache_as:
205
     fence
206
     li t0,
207
      csrw pncache, t0
208
     ret
209
210 /*--
211
212 cache_banks_as:
213
    csrr a0, pncacheinfo
214
      srli a0,
                  a0, 8
215
      ret
216
218
219 cache_sets_as:
220 csrr a0, pncachesets
221
     ret
222
223 /*----
224
225 mem_size_as:
226
    csrr a0,
                 pnmemsize
227
     ret.
228
229 /*----
230
231 invalidate_32_as:
232
     fence
233 invalidate_32_as_loop:
234
     CINV(10, 0x000)
```

```
235
       addi a0, a0, 4
236
       blt a0, a1, invalidate_32_as_loop
237
238
239 /*-----*/
240
241 invalidate_bulk_32_as:
242
      fence
243 invalidate_bulk_32_as_loop:
244
      CINV(10, 0)
      CINV(10, 4)
245
      CINV(10, 8)
246
247
      CINV(10, 12)
248
      CINV(10, 16)
249
       CINV(10, 20)
250
      CINV(10, 24)
      CINV(10, 28)
251
      CINV(10, 32)
252
253
      CINV(10, 36)
254
      CINV(10, 40)
255
       CINV(10, 44)
256
      CINV(10, 48)
257
      CINV(10, 52)
      CINV(10, 56)
2.58
259
      CINV(10, 60)
260
      CINV(10, 64)
261
       CINV(10, 68)
262
      CINV(10, 72)
263
      CINV(10, 76)
264
      CINV(10, 80)
265
      CINV(10, 84)
266
      CINV(10, 88)
267
       CINV(10, 92)
268
       CINV(10, 96)
269
      CINV(10, 100)
270
      CINV(10, 104)
271
      CINV(10, 108)
272
       CINV(10, 112)
273
       CINV(10, 116)
274
       CINV(10, 120)
275
       CINV(10, 124)
276
      addi a0, a0, 128
277
      blt a0, a1, invalidate_bulk_32_as_loop
278
       ret
280 /*----
281
282 writeback_32_as:
283
      fence
284 writeback_32_as_loop:
285
      CWB(10, 0x000)
286
       addi a0, a0, 4
287
       blt a0, a1, writeback_32_as_loop
288
      ret
289
290 /*----
291
292 writeback_bulk_32_as:
293
      fence
294 writeback_bulk_32_as_loop:
295
      CWB(10, 0)
296
       CWB (10, 4)
297
       CWB(10, 8)
298
       CWB(10, 12)
299
       CWB(10, 16)
300
       CWB(10, 20)
301
       CWB(10, 24)
302
       CWB (10, 28)
303
      CWB (10, 32)
304
       CWB(10, 36)
305
       CWB(10, 40)
306
       CWB(10, 44)
307
       CWB(10, 48)
308
       CWB (10, 52)
309
       CWB (10, 56)
310
       CWB(10, 60)
311
       CWB(10, 64)
312
       CWB(10, 68)
313
       CWB(10, 72)
      CWB(10, 76)
314
315
       CWB(10, 80)
316
       CWB(10, 84)
317
       CWB(10, 88)
318
       CWB(10, 92)
319
       CWB(10, 96)
      CWB(10, 100)
CWB(10, 104)
320
321
```

```
322
       CWB(10, 108)
323
       CWB(10, 112)
324
       CWB(10, 116)
325
       CWB(10, 120)
326
       CWB(10, 124) addi a0, a0, 128
327
328
       blt a0, a1, writeback_bulk_32_as_loop
329
330
331 /*-
332
333 flush_32_as:
334
       fence
335 flush_32_as_loop:
336
       CFLUSH(10, 0x000)
       addi a0, a0, 4
blt a0, a1, flush_32_as_loop
337
338
339
340
341 /*-
342
343 flush_bulk_32_as:
344
       fence
345 flush_bulk_32_as_loop:
346
       CFLUSH(10, 0)
347
       CFLUSH(10, 4)
       CFLUSH(10, 8)
348
349
       CFLUSH(10, 12)
350
       CFLUSH(10, 16)
351
       CFLUSH(10, 20)
       CFLUSH(10, 24)
352
353
       CFLUSH(10, 28)
354
       CFLUSH(10, 32)
355
       CFLUSH(10, 36)
356
357
       CFLUSH(10, 40)
       CFLUSH(10, 44)
358
       CFLUSH(10, 48)
359
       CFLUSH(10, 52)
360
       CFLUSH(10, 56)
361
       CFLUSH(10, 60)
362
       CFLUSH(10, 64)
363
       CFLUSH(10, 68)
       CFLUSH(10, 72)
364
365
       CFLUSH(10, 76)
366
       CFLUSH(10, 80)
367
       CFLUSH(10, 84)
368
       CFLUSH(10, 88)
369
370
       CFLUSH(10,
       CFLUSH (10,
371
       CFLUSH(10, 100)
372
       CFLUSH(10, 104)
373
       CFLUSH(10, 108)
374
       CFLUSH(10, 112)
375
376
       CFLUSH(10, 116)
       CFLUSH(10, 120)
       CFLUSH(10, 124)
addi a0, a0, 128
377
378
379
       blt a0, a1, flush_bulk_32_as_loop
380
381
382 #endif /* !DOXYGEN */
383
```

# 8.14 pn\_cache/pn\_cache\_RV32I\_512.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 512.

#### **Functions**

• void enable\_cache\_as (void)

Enables cache.

void disable\_cache\_as (void)

Disables cache.

· unsigned int cache banks as (void)

Returns number of cache banks.

unsigned int cache sets as (void)

Returns number of cache sets.

unsigned int mem size as (void)

Reads memory size.

void invalidate\_512\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_512\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_512\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_512\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

• void flush\_512\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush bulk 512 as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

#### 8.14.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 512.

This file (for this specific architecture, others may do it differently) was created by pn\_cache\_RV32I\_buildscript.py while compiling (automatically called by Makefile), as are the other files with the pattern pn\_cache\_RV32I\_\*.S for name. The reasons for this are described in the pn\_cache\_RV32I\_buildscript.py documentation itself.

The code shown below was created with a cache line size of 512 Bit.

So far, the following cache line sizes are available (in bits): 32 64 128 256 512 1024 2048

- enable cache as()
- disable\_cache\_as()
- cache\_banks\_as()
- cache\_sets\_as()
- mem\_size\_as()
- invalidate\_512\_as()
- invalidate\_bulk\_512\_as()
- writeback\_512\_as()

```
writeback_bulk_512_as()
```

• flush bulk 512 as()

```
• flush_512_as()
```

212 cache\_banks\_as:

```
1 /*
  * I was automatically generated by pn_cache_RV32I_buildscript.py,
* invoked by libparanut Makefile -> No edits!
5
43 /*
44 \star Put in here so Doxygen will know that it is implemented in this
45 \star file. Sadly, Doxygen has no built in assembly interpreter, so we
46
   * are stuck with this.
48
49 #ifdef DOXYGEN
50
     void enable cache as(void) {}
6.5
66
72
     void disable_cache_as(void) {}
81
     unsigned int cache_banks_as(void) {}
82
90
     unsigned int cache_sets_as(void) {}
91
99
     unsigned int mem_size_as(void) {}
100
109
      void invalidate_512_as(unsigned int addr, unsigned int endaddr) {}
110
      void invalidate_bulk_512_as(unsigned int addr, unsigned int endaddr) {}
119
120
129
      void writeback_512_as(unsigned int addr, unsigned int endaddr) {}
130
139
      void writeback_bulk_512_as(unsigned int addr, unsigned int endaddr) {}
140
149
      void flush_512_as(unsigned int addr, unsigned int endaddr) {}
150
159
      void flush_bulk_512_as(unsigned int addr, unsigned int endaddr) {}
160
169 #endif /* DOXYGEN */
170
172
173 #ifndef DOXYGEN
174
175 .text
                                          /* enter text section
176 .align 2
                                          /\star align Code to 2^2 Bytes
177
178 /* declare labels in here to be global */
179 .globl enable_cache_as
180 .globl disable_cache_as
181 .globl cache_banks_as
182 .glob1 cache_sets_as
183 .glob1 mem_size_as
184 .globl invalidate_512_as
185 .globl invalidate_bulk_512_as
186 .globl writeback_512_as
187 .globl writeback_bulk_512_as
188 .globl flush_512_as
189 .globl flush_bulk_512_as
190
191 /* ParaNut Custom Registers and Instructions */
192 #include "custom_RV32I.S"
193
195
196 enable_cache_as:
197
     fence
li t0,
198
199
      csrs pncache, t0
200
201
202 /*----
203
204 disable_cache_as:
205
     fence
li t0,
206
207
       csrw pncache, t0
208
      ret
209
210 /*----
211
```

```
213
      csrr a0,
                   pncacheinfo
214
      srli a0,
215
216
217 /*----
218
219 cache_sets_as:
220
    csrr a0, pncachesets
221
222
223 /*-----
224
225 mem_size_as:
               pnmemsize
226
   csrr a0,
227
228
229 /*-----*/
230
231 invalidate_512_as:
      fence
233 invalidate_512_as_loop:
234
      CINV(10, 0x000)
235
      addi a0, a0, 64
236
     blt a0, a1, invalidate_512_as_loop
237
     ret
238
239 /*----
240
241 invalidate_bulk_512_as:
242
     fence
243 li t0, 2048
244 invalidate_bulk_512_as_loop:
245
   CINV(10, 0)
246
      CINV(10, 64)
2.47
      CINV(10, 128)
     CINV(10, 192)
248
     CINV(10, 256)
249
250
     CINV(10, 320)
251
      CINV(10, 384)
252
      CINV(10, 448)
253
      CINV(10, 512)
254
      CINV(10, 576)
      CINV(10, 640)
255
256
      CINV(10, 704)
257
      CINV(10, 768)
258
      CINV(10, 832)
259
      CINV(10, 896)
      CINV(10, 960)
260
      CINV(10, 1024)
261
262
      CINV(10, 1088)
      CINV(10, 1152)
263
264
      CINV(10, 1216)
265
      CINV(10, 1280)
266
      CINV(10, 1344)
      CINV(10, 1408)
267
      CINV(10, 1472)
268
269
      CINV(10, 1536)
270
      CINV(10, 1600)
271
      CINV(10, 1664)
272
      CINV(10, 1728)
273
      CINV(10, 1792)
274
      CINV(10, 1856)
275
      CINV(10, 1920)
276
      CINV(10, 1984)
277
      add a0, a0, t0
278
      blt a0, a1, invalidate_bulk_512_as_loop
279
      ret
280
281 /*-
283 writeback_512_as:
284
     fence
285 writeback_512_as_loop:
     CWB(10, 0x000)
addi a0, a0, 64
blt a0, a1, writeback_512_as_loop
286
287
288
289
290
291 /*-----
292
293 writeback_bulk_512_as:
294
      fence
295 li t0, 2048
296 writeback_bulk_512_as_loop:
297
      CWB(10, 0)
298
      CWB(10, 64)
CWB(10, 128)
299
```

```
300
       CWB(10, 192)
301
       CWB(10, 256)
302
       CWB(10, 320)
       CWB(10, 384)
303
       CWB(10, 448)
CWB(10, 512)
304
305
306
       CWB(10, 576)
307
       CWB(10, 640)
308
       CWB(10, 704)
309
       CWB(10, 768)
       CWB(10, 832)
CWB(10, 896)
310
311
312
       CWB(10, 960)
313
       CWB(10, 1024)
314
       CWB(10, 1088)
315
       CWB(10, 1152)
       CWB(10, 1216)
316
317
       CWB(10, 1280)
318
       CWB(10, 1344)
319
       CWB(10, 1408)
320
       CWB(10, 1472)
321
       CWB(10, 1536)
       CWB(10, 1600)
322
       CWB(10, 1664)
CWB(10, 1728)
323
324
325
       CWB(10, 1792)
326
       CWB(10, 1856)
327
       CWB(10, 1920)
328
       CWB(10, 1984)
329
       add a0, a0, t0
330
       blt a0, a1, writeback_bulk_512_as_loop
331
332
333 /*----
334
335 flush_512_as:
336
       fence
337 flush_512_as_loop:
338
       CFLUSH(10, 0x000)
339
       addi a0, a0, 64
340
       blt a0, a1, flush_512_as_loop
341
       ret.
342
343 /*----
344
345 flush_bulk_512_as:
346 fence
347 li t0, 2048
348 flush_bulk_512_as_loop:
349 CFLUSH(10, 0)
350
       CFLUSH(10, 64)
351
       CFLUSH(10, 128)
352
       CFLUSH(10, 192)
353
       CFLUSH(10, 256)
354
       CFLUSH(10, 320)
355
       CFLUSH(10, 384)
356
       CFLUSH(10, 448)
357
       CFLUSH(10, 512)
358
       CFLUSH(10, 576)
359
       CFLUSH(10, 640)
       CFLUSH(10, 704)
360
       CFLUSH(10, 768)
361
362
       CFLUSH(10, 832)
363
       CFLUSH(10, 896)
364
       CFLUSH(10, 960)
365
       CFLUSH(10, 1024)
       CFLUSH(10, 1088)
366
       CFLUSH(10, 1152)
367
368
       CFLUSH(10, 1216)
369
       CFLUSH(10, 1280)
370
       CFLUSH(10, 1344)
371
       CFLUSH(10, 1408)
       CFLUSH(10, 1472)
CFLUSH(10, 1536)
372
373
       CFLUSH(10, 1600)
374
375
       CFLUSH(10, 1664)
376
       CFLUSH(10, 1728)
377
       CFLUSH(10, 1792)
378
       CFLUSH(10, 1856)
379
       CFLUSH(10, 1920)
380
       CFLUSH(10, 1984)
       add a0, a0, t0
blt a0, a1, flush_bulk_512_as_loop
381
382
383
       ret
384
385 #endif /* !DOXYGEN */
386
```

# 8.15 pn\_cache/pn\_cache\_RV32I\_64.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 64.

#### **Functions**

• void enable\_cache\_as (void)

Enables cache.

void disable\_cache\_as (void)

Disables cache.

unsigned int cache\_banks\_as (void)

Returns number of cache banks.

• unsigned int cache sets as (void)

Returns number of cache sets.

• unsigned int mem\_size\_as (void)

Reads memory size.

• void invalidate 64 as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

• void invalidate\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

• void writeback\_64\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

· void writeback bulk 64 as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

• void flush 64 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

• void flush\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

## 8.15.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for cache line size 64.

This file (for this specific architecture, others may do it differently) was created by pn\_cache\_RV32I\_buildscript.py while compiling (automatically called by Makefile), as are the other files with the pattern pn\_cache\_RV32I\_\*.S for name. The reasons for this are described in the pn\_cache\_RV32I\_buildscript.py documentation itself.

The code shown below was created with a cache line size of 64 Bit.

So far, the following cache line sizes are available (in bits): 32 64 128 256 512 1024 2048

Contains implementations of:

```
• enable_cache_as()
```

- disable\_cache\_as()
- cache\_banks\_as()
- cache\_sets\_as()
- mem\_size\_as()
- invalidate\_64\_as()
- invalidate\_bulk\_64\_as()
- writeback\_64\_as()
- writeback\_bulk\_64\_as()
- flush\_64\_as()
- flush\_bulk\_64\_as()

```
* I was automatically generated by pn_cache_RV32I_buildscript.py, * invoked by libparanut Makefile -> No edits!
4
43 /*
   \star Put in here so Doxygen will know that it is implemented in this
45
   * file. Sadly, Doxygen has no built in assembly interpreter, so we
46
   * are stuck with this.
47
48
49 #ifdef DOXYGEN
65
      void enable_cache_as(void) {}
66
      void disable cache as(void) {}
72
73
      unsigned int cache_banks_as(void) {}
82
90
      unsigned int cache_sets_as(void) {}
91
99
      unsigned int mem_size_as(void) {}
100
109
       void invalidate_64_as(unsigned int addr, unsigned int endaddr) {}
110
119
       void invalidate_bulk_64_as(unsigned int addr, unsigned int endaddr) {}
120
129
       void writeback_64_as(unsigned int addr, unsigned int endaddr) {}
130
139
       void writeback_bulk_64_as(unsigned int addr, unsigned int endaddr) {}
140
149
       void flush_64_as(unsigned int addr, unsigned int endaddr) {}
150
       void flush_bulk_64_as(unsigned int addr, unsigned int endaddr) {}
159
160
169 #endif /* DOXYGEN */
```

```
173 #ifndef DOXYGEN
174
175 .text
                                   /* enter text section
176 .align 2
                                   /* align Code to 2^2 Bytes
177
178 /\star declare labels in here to be global \star/
179 .globl enable_cache_as
180 .globl disable_cache_as
181 .globl cache_banks_as
182 .globl cache_sets_as
183 .glob1 mem_size_as
184 .globl invalidate_64_as
185 .globl invalidate_bulk_64_as
186 .globl writeback_64_as
187 .globl writeback_bulk_64_as
188 .globl flush_64_as
189 .globl flush_bulk_64_as
191 /* ParaNut Custom Registers and Instructions */
192 #include "custom_RV32I.S"
193
195
196 enable_cache_as:
197
198
     li t0,
199
     csrs pncache, t0
200
     ret
201
202 /*---
203
204 disable_cache_as:
205
     fence
     li t0.
206
     csrw pncache, t0
207
208
209
210 /*-----*/
211
212 cache_banks_as:
    csrr a0, pncacheinfo
srli a0, a0, 8
213
214
215
     ret
216
217 /*-----*/
218
219 cache sets as:
220 csrr a0,
                pncachesets
221
    ret
222
223 /*----
224
225 mem size as:
226
   csrr a0, pnmemsize
227
    ret
228
229 /*----*/
230
231 invalidate 64 as:
232
     fence
233 invalidate_64_as_loop:
   CINV(10, 0x000)
234
235
     addi a0, a0, 8
236
     blt a0, a1, invalidate_64_as_loop
237
     ret
238
239 /*---
241 invalidate_bulk_64_as:
2.42
     fence
243 invalidate_bulk_64_as_loop:
244
     CINV(10, 0)
     CINV(10, 8)
245
246
     CINV(10, 16)
247
     CINV(10, 24)
248
     CINV(10, 32)
249
     CINV(10, 40)
250
     CINV(10, 48)
     CINV(10, 56)
251
     CINV(10, 64)
252
253
     CINV(10, 72)
254
     CINV(10, 80)
255
     CINV(10, 88)
     CINV(10, 96)
CINV(10, 104)
256
257
```

```
258
      CINV(10, 112)
259
      CINV(10, 120)
260
      CINV(10, 128)
      CINV(10, 136)
261
      CINV(10, 144)
CINV(10, 152)
2.62
263
264
      CINV(10, 160)
265
      CINV(10, 168)
266
      CINV(10, 176)
267
      CINV(10, 184)
      CINV(10, 192)
268
      CINV(10, 200)
269
      CINV(10, 208)
270
271
      CINV(10, 216)
272
      CINV(10, 224)
273
274
      CINV(10, 232)
      CINV(10, 240)
      CINV(10, 248)
addi a0, a0, 256
275
276
277
      blt a0, a1, invalidate_bulk_64_as_loop
278
279
280 /*------/
2.81
282 writeback_64_as:
      fence
284 writeback_64_as_loop:
285
      CWB(10, 0x000)
286
      addi a0, a0, 8
287
      blt a0, a1, writeback_64_as_loop
288
      ret
289
290 /*----*/
291
292 writeback_bulk_64_as:
293
      fence
294 writeback_bulk_64_as_loop:
295
     CWB(10, 0)
296
      CWB(10, 8)
297
      CWB(10, 16)
298
      CWB(10, 24)
299
      CWB(10, 32)
300
      CWB(10, 40)
301
      CWB(10, 48)
302
      CWB(10, 56)
303
      CWB(10, 64)
304
      CWB(10, 72)
305
      CWB(10, 80)
      CWB(10, 88)
306
307
      CWB(10, 96)
308
      CWB(10, 104)
309
      CWB(10, 112)
310
      CWB(10, 120)
311
      CWB(10, 128)
312
      CWB(10, 136)
      CWB(10, 144)
313
314
      CWB(10, 152)
315
      CWB(10, 160)
316
      CWB(10, 168)
317
      CWB(10, 176)
318
      CWB(10, 184)
319
      CWB(10, 192)
320
      CWB(10, 200)
321
      CWB(10, 208)
322
      CWB(10, 216)
323
      CWB(10, 224)
      CWB(10, 232)
324
325
      CWB(10, 240)
326
      CWB(10, 248)
327
      addi a0, a0, 256
328
      blt a0, a1, writeback_bulk_64_as_loop
329
330
331 /*-----*/
332
333 flush_64_as:
334
      fence
335 flush_64_as_loop:
      CFLUSH(10, 0x000)
addi a0, a0, 8
blt a0, a1, flush_64_as_loop
336
337
338
339
      ret
340
341 /*----
342
343 flush_bulk_64_as:
344
      fence
```

```
345 flush_bulk_64_as_loop:
      CFLUSH(10, 0)
347
      CFLUSH(10, 8)
348
      CFLUSH(10, 16)
349
      CFLUSH(10, 24)
      CFLUSH(10, 32)
350
351
      CFLUSH(10, 40)
352
      CFLUSH(10, 48)
353
      CFLUSH(10, 56)
354
      CFLUSH(10, 64)
355
      CFLUSH(10.
                72)
      CFLUSH(10, 80)
356
357
      CFLUSH(10, 88)
      CFLUSH(10, 96)
358
359
      CFLUSH(10, 104)
360
      CFLUSH(10, 112)
361
      CFLUSH(10, 120)
      CFLUSH(10, 128)
362
363
      CFLUSH(10, 136)
      CFLUSH(10, 144)
364
365
      CFLUSH(10, 152)
366
      CFLUSH(10, 160)
367
      CFLUSH(10, 168)
      CFLUSH(10, 176)
368
369
      CFLUSH(10, 184)
370
      CFLUSH(10, 192)
371
      CFLUSH(10, 200)
372
      CFLUSH(10, 208)
373
      CFLUSH(10, 216)
374
      CFLUSH(10, 224)
      CFLUSH(10, 232)
375
376
      CFLUSH(10, 240)
377
      CFLUSH(10, 248)
378
      addi a0, a0, 256
379
      blt a0, a1, flush_bulk_64_as_loop
380
      ret
381
382 #endif /* !DOXYGEN */
```

# 8.16 pn\_cache/pn\_cache\_RV32I\_auto.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for all cache line sizes.

## **Functions**

```
    void enable_cache_as (void)
```

Enables cache.

· void disable\_cache\_as (void)

Disables cache.

• unsigned int cache\_banks\_as (void)

Returns number of cache banks.

• unsigned int cache\_sets\_as (void)

Returns number of cache sets.

• unsigned int mem\_size\_as (void)

Reads memory size.

void invalidate\_1024\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate bulk 1024 as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_1024\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_1024\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_1024\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate\_32\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

• void invalidate\_bulk\_32\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_32\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_32\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush 32 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush bulk 32 as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate\_64\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_64\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

• void flush\_64\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_64\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate\_128\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

• void writeback\_128\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_128\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_128\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush bulk 128 as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

void invalidate 256 as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

· void invalidate\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_256\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback bulk 256 as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush\_256\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_256\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

• void invalidate\_512\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

void invalidate\_bulk\_512\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

• void writeback 512 as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

void writeback\_bulk\_512\_as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

void flush 512 as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_512\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

• void invalidate\_2048\_as (unsigned int addr, unsigned int endaddr)

Invalidates single cache lines until end address is reached.

• void invalidate\_bulk\_2048\_as (unsigned int addr, unsigned int endaddr)

Invalidates 32 cache lines at once until end address is reached.

void writeback\_2048\_as (unsigned int addr, unsigned int endaddr)

Writes back single cache lines until end address is reached.

• void writeback bulk 2048 as (unsigned int addr, unsigned int endaddr)

Writes back 32 cache lines at once until end address is reached.

• void flush\_2048\_as (unsigned int addr, unsigned int endaddr)

Flushes single cache lines until end address is reached.

void flush\_bulk\_2048\_as (unsigned int addr, unsigned int endaddr)

Flushes 32 cache lines at once until end address is reached.

### 8.16.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_cache.c for all cache line sizes.

This file (for this specific architecture, others may do it differently) was created by pn\_cache\_RV32I\_buildscript.py while compiling (automatically called by Makefile), as are the other files with the pattern pn\_cache\_RV32I\_\*.S for name. The reasons for this are described in the pn\_cache\_RV32I\_buildscript.py documentation itself.

The code shown below was created for all cache line sizes.

So far, the following cache line sizes are available (in bits): 32 64 128 256 512 1024 2048

Contains implementations of:

- enable\_cache\_as()
- · disable\_cache\_as()
- cache\_banks\_as()
- cache\_sets\_as()
- mem\_size\_as()
- invalidate\_32\_as()
- invalidate\_bulk\_32\_as()
- writeback\_32\_as()
- writeback\_bulk\_32\_as()
- flush 32 as()
- flush\_bulk\_32\_as()
- invalidate\_64\_as()
- invalidate\_bulk\_64\_as()
- writeback\_64\_as()
- writeback\_bulk\_64\_as()
- flush\_64\_as()
- flush\_bulk\_64\_as()
- invalidate\_128\_as()
- invalidate\_bulk\_128\_as()
- writeback\_128\_as()
- writeback\_bulk\_128\_as()
- flush\_128\_as()
- flush\_bulk\_128\_as()
- invalidate\_256\_as()
- invalidate\_bulk\_256\_as()
- writeback\_256\_as()
- writeback\_bulk\_256\_as()

```
• flush_256_as()
    • flush bulk 256 as()
    • invalidate 512 as()
    • invalidate_bulk_512_as()
    writeback_512_as()
    writeback_bulk_512_as()
    • flush 512 as()
    • flush bulk 512 as()
    invalidate_1024_as()
    invalidate_bulk_1024_as()

    writeback 1024 as()

    writeback bulk 1024 as()

    • flush 1024 as()
    flush_bulk_1024_as()

    invalidate 2048 as()

    invalidate_bulk_2048_as()

    writeback_2048_as()

    • writeback_bulk_2048_as()
    • flush_2048_as()
    flush_bulk_2048_as()
  * I was automatically generated by pn_cache_RV32I_buildscript.py, * invoked by libparanut Makefile -> No edits!
79 /*
80 \,\,\star\, Put in here so Doxygen will know that it is implemented in this
81 \star file. Sadly, Doxygen has no built in assembly interpreter, so we
82 \star are stuck with this.
83 */
85 #ifdef DOXYGEN
101
       void enable_cache_as(void) {}
102
108
       void disable cache as(void) {}
109
117
       unsigned int cache_banks_as(void) {}
118
126
       unsigned int cache_sets_as(void) {}
127
135
       unsigned int mem_size_as(void) {}
136
145
       void invalidate_32_as(unsigned int addr, unsigned int endaddr) {}
146
155
       void invalidate_bulk_32_as(unsigned int addr, unsigned int endaddr) {}
156
165
       void writeback_32_as(unsigned int addr, unsigned int endaddr) {}
166
175
       void writeback_bulk_32_as(unsigned int addr, unsigned int endaddr) {}
176
185
       void flush_32_as(unsigned int addr, unsigned int endaddr) {}
```

void flush\_bulk\_32\_as(unsigned int addr, unsigned int endaddr) {}

void invalidate\_64\_as(unsigned int addr, unsigned int endaddr) {}

186

195 196 205

4

```
215
      void invalidate_bulk_64_as(unsigned int addr, unsigned int endaddr) {}
216
225
      void writeback_64_as(unsigned int addr, unsigned int endaddr) {}
226
      void writeback_bulk_64_as(unsigned int addr, unsigned int endaddr) {}
235
236
245
      void flush_64_as(unsigned int addr, unsigned int endaddr) {}
246
255
      void flush_bulk_64_as(unsigned int addr, unsigned int endaddr) {}
256
265
      void invalidate_128_as(unsigned int addr, unsigned int endaddr) {}
266
275
      void invalidate_bulk_128_as(unsigned int addr, unsigned int endaddr) {}
276
285
      void writeback_128_as(unsigned int addr, unsigned int endaddr) {}
286
295
      void writeback_bulk_128_as(unsigned int addr, unsigned int endaddr) {}
296
305
      void flush_128_as(unsigned int addr, unsigned int endaddr) {}
306
315
      void flush_bulk_128_as(unsigned int addr, unsigned int endaddr) {}
316
325
      void invalidate_256_as(unsigned int addr, unsigned int endaddr) {}
326
335
      void invalidate_bulk_256_as(unsigned int addr, unsigned int endaddr) {}
336
345
      void writeback_256_as(unsigned int addr, unsigned int endaddr) {}
346
355
      void writeback_bulk_256_as(unsigned int addr, unsigned int endaddr) {}
356
365
      void flush 256 as (unsigned int addr. unsigned int endaddr) {}
366
375
      void flush_bulk_256_as(unsigned int addr, unsigned int endaddr) {}
376
385
      void invalidate_512_as(unsigned int addr, unsigned int endaddr) {}
386
395
      void invalidate bulk 512 as (unsigned int addr, unsigned int endaddr) {}
396
405
      void writeback_512_as(unsigned int addr, unsigned int endaddr) {}
406
415
      void writeback_bulk_512_as(unsigned int addr, unsigned int endaddr) {}
416
425
      void flush 512 as (unsigned int addr, unsigned int endaddr) {}
426
435
      void flush_bulk_512_as(unsigned int addr, unsigned int endaddr) {}
436
445
      void invalidate_1024_as(unsigned int addr, unsigned int endaddr) {}
446
455
      void invalidate bulk 1024 as (unsigned int addr. unsigned int endaddr) {}
456
465
      void writeback_1024_as(unsigned int addr, unsigned int endaddr) {}
466
475
      void writeback_bulk_1024_as(unsigned int addr, unsigned int endaddr) {}
476
485
      void flush_1024_as(unsigned int addr, unsigned int endaddr) {}
486
495
      void flush_bulk_1024_as(unsigned int addr, unsigned int endaddr) {}
496
505
      void invalidate_2048_as(unsigned int addr, unsigned int endaddr) {}
506
      void invalidate_bulk_2048_as(unsigned int addr, unsigned int endaddr) {}
515
516
525
      void writeback_2048_as(unsigned int addr, unsigned int endaddr) {}
526
535
      void writeback_bulk_2048_as(unsigned int addr, unsigned int endaddr) {}
536
545
      void flush_2048_as(unsigned int addr, unsigned int endaddr) {}
546
555
      void flush_bulk_2048_as(unsigned int addr, unsigned int endaddr) {}
556
565 #endif /* DOXYGEN */
566
568
569 #ifndef DOXYGEN
570
571 .text
                                           /* enter text section
572 .align 2
                                          /* align Code to 2^2 Bytes
573
574 /* declare labels in here to be global */
575 .globl enable_cache_as
576 .globl disable_cache_as
577 .globl cache_banks_as
578 .globl cache_sets_as
579 .glob1 mem_size_as
580 .glob1 invalidate_32_as
581 .globl invalidate_bulk_32_as
```

```
582 .globl writeback_32_as
583 .globl writeback_bulk_32_as
584 .globl flush_32_as
585 .globl flush_bulk_32_as
586 .globl invalidate_64_as
587 .globl invalidate_bulk_64_as
588 .globl writeback_64_as
589 .globl writeback_bulk_64_as
590 .globl flush_64_as
591 .globl flush_bulk_64_as
592 .globl invalidate_128_as
593 .globl invalidate_bulk_128_as
594 .globl writeback_128_as
595 .globl writeback_bulk_128_as
596 .globl flush_128_as
597 .glob1 flush_bulk_128_as
598 .globl invalidate_256_as
599 .globl invalidate_bulk_256_as
600 .globl writeback_256_as
601 .globl writeback_bulk_256_as
602 .globl flush_256_as
603 .glob1 flush_bulk_256_as
604 .globl invalidate_512_as
605 .glob1 invalidate_bulk_512_as
606 .globl writeback_512_as
607 .globl writeback_bulk_512_as
608 .globl flush_512_as
609 .globl flush_bulk_512_as
610 .globl invalidate_1024_as
611 .globl invalidate_bulk_1024_as
612 .globl writeback_1024_as
613 .globl writeback_bulk_1024_as
614 .globl flush_1024_as
615 .glob1 flush_bulk_1024_as
616 .globl invalidate_2048_as
617 .globl invalidate_bulk_2048_as
618 .globl writeback_2048_as
619 .globl writeback_bulk_2048_as
620 .glob1 flush_2048_as
621 .globl flush_bulk_2048_as
622
623 /* ParaNut Custom Registers and Instructions */624 #include "custom_RV321.S"
625
627
628 enable_cache_as:
629
     fence
      li t0,
630
631
      csrs pncache, t0
632
633
634 /*----
635
636 disable_cache_as:
     fence
637
638
      li t0,
639
      csrw pncache, t0
640
641
642 /*----
643
644 cache_banks_as:
645
    csrr a0, pncacheinfo
646
      srli a0,
                   a0, 8
647
648
649 /*----
650
654
655 /*-----*/
656
657 mem_size_as:
658 csrr a0,
                 pnmemsize
659
660
661 /*----
662
663 invalidate_32_as:
664
      fence
665 invalidate_32_as_loop:
666
    CINV(10, 0x000)
     addi a0, a0, 4
blt a0, a1, invalidate_32_as_loop
667
668
```

```
669
670
671 /*-----*/
672
673 invalidate_bulk_32_as:
674
      fence
675 invalidate_bulk_32_as_loop:
676
     CINV(10, 0)
677
      CINV(10, 4)
678
      CINV(10, 8)
     CINV(10, 12)
679
      CINV(10, 16)
680
      CINV(10, 20)
681
682
      CINV(10, 24)
683
      CINV(10, 28)
684
      CINV(10, 32)
      CINV(10, 36)
685
686
      CINV(10, 40)
687
      CINV(10, 44)
688
      CINV(10, 48)
689
      CINV(10, 52)
690
      CINV(10, 56)
691
      CINV(10, 60)
      CINV(10, 64)
692
693
      CINV(10, 68)
694
      CINV(10, 72)
695
      CINV(10, 76)
696
      CINV(10, 80)
      CINV(10, 84)
697
698
      CINV(10, 88)
699
      CINV(10, 92)
700
      CINV(10, 96)
701
      CINV(10, 100)
702
      CINV(10, 104)
703
      CINV(10, 108)
      CINV(10, 112)
704
705
      CINV(10, 116)
706
      CINV(10, 120)
707
      CINV(10, 124)
708
      addi a0, a0, 128
709
      blt a0, a1, invalidate_bulk_32_as_loop
710
      ret
711
712 /*----
713
714 writeback_32_as:
715
     fence
716 writeback_32_as_loop:
     CWB(10, 0x000)
717
718
      addi a0, a0, 4
719
     blt a0, a1, writeback_32_as_loop
720
721
722 /*-----*/
723
724 writeback_bulk_32_as:
      fence
726 writeback_bulk_32_as_loop:
    CWB(10, 0)
CWB(10, 4)
727
728
729
      CWB(10, 8)
730
      CWB(10, 12)
731
      CWB(10, 16)
732
      CWB(10, 20)
733
      CWB(10, 24)
734
      CWB(10, 28)
735
      CWB(10, 32)
736
      CWB (10, 36)
737
      CWB(10, 40)
738
      CWB(10, 44)
739
      CWB(10, 48)
740
      CWB(10, 52)
741
      CWB(10, 56)
742
      CWB (10, 60)
743
      CWB(10, 64)
744
      CWB(10, 68)
745
      CWB(10, 72)
746
      CWB(10, 76)
747
      CWB(10, 80)
748
      CWB(10, 84)
749
      CWB(10, 88)
750
      CWB(10, 92)
751
      CWB(10, 96)
752
      CWB(10, 100)
753
      CWB(10, 104)
754
      CWB(10, 108)
CWB(10, 112)
755
```

```
CWB(10, 116)
756
757
       CWB(10, 120)
758
       CWB(10, 124)
759
       addi a0, a0, 128
760
       blt a0, a1, writeback_bulk_32_as_loop
761
762
763 /*----
764
765 flush_32_as:
766
      fence
767 flush_32_as_loop:
      CFLUSH(10, 0x000)
addi a0, a0, 4
768
769
770
       blt a0, a1, flush_32_as_loop
771
772
773 /*--
774
775 flush_bulk_32_as:
776
777 flush_bulk_32_as_loop:
778
      CFLUSH(10, 0)
779
       CFLUSH(10, 4)
780
       CFLUSH(10, 8)
781
      CFLUSH(10, 12)
       CFLUSH(10, 16)
782
783
       CFLUSH(10, 20)
784
       CFLUSH(10, 24)
785
       CFLUSH(10, 28)
       CFLUSH(10, 32)
786
787
       CFLUSH(10, 36)
788
       CFLUSH(10, 40)
789
       CFLUSH(10, 44)
790
       CFLUSH(10, 48)
       CFLUSH(10, 52)
791
792
       CFLUSH(10, 56)
793
       CFLUSH(10, 60)
794
       CFLUSH(10, 64)
795
       CFLUSH(10, 68)
796
       CFLUSH(10, 72)
797
       CFLUSH(10, 76)
       CFLUSH(10, 80)
798
799
       CFLUSH(10, 84)
800
       CFLUSH(10, 88)
801
       CFLUSH(10, 92)
802
       CFLUSH(10, 96)
803
       CFLUSH(10, 100)
804
       CFLUSH(10, 104)
805
       CFLUSH(10, 108)
       CFLUSH(10, 112)
806
807
       CFLUSH(10, 116)
808
       CFLUSH(10, 120)
809
       CFLUSH(10, 124)
810
       addi a0, a0, 128
811
       blt a0, a1, flush_bulk_32_as_loop
812
       ret
813
814 invalidate_64_as:
815
      fence
816 invalidate_64_as_loop:
      CINV(10, 0x000)
addi a0, a0, 8
blt a0, a1, invalidate_64_as_loop
817
818
819
820
821
822 /*-----*/
823
824 invalidate_bulk_64_as:
      fence
826 invalidate_bulk_64_as_loop:
827
      CINV(10, 0)
      CINV(10, 8)
828
       CINV(10, 16)
829
830
       CINV(10, 24)
831
       CINV(10, 32)
832
       CINV(10, 40)
833
       CINV(10, 48)
834
       CINV(10, 56)
835
       CINV(10, 64)
       CINV(10, 72)
836
       CINV(10, 80)
837
838
       CINV(10, 88)
839
       CINV(10, 96)
840
       CINV(10, 104)
      CINV(10, 112)
CINV(10, 120)
841
842
```

```
843
       CINV(10, 128)
844
       CINV(10, 136)
845
      CINV(10, 144)
      CINV(10, 152)
846
      CINV(10, 160)
847
848
      CINV(10, 168)
849
      CINV(10, 176)
850
       CINV(10, 184)
851
      CINV(10, 192)
852
      CINV(10, 200)
      CINV(10, 208)
853
      CINV(10, 216)
854
      CINV(10, 224)
855
856
       CINV(10, 232)
857
       CINV(10, 240)
858
       CINV(10, 248)
      addi a0, a0, 256
859
      blt a0, a1, invalidate_bulk_64_as_loop
860
861
      ret
862
863 /*----
864
865 writeback_64_as:
866
      fence
867 writeback_64_as_loop:
    CWB(10, 0x000)
869
       addi a0, a0, 8
870
      blt a0, a1, writeback_64_as_loop
871
      ret
872
873 /*-----*/
875 writeback_bulk_64_as:
876
      fence
877 writeback_bulk_64_as_loop:
      CWB(10, 0)
CWB(10, 8)
878
879
880
       CWB(10, 16)
881
       CWB(10, 24)
882
       CWB(10, 32)
883
       CWB(10, 40)
884
      CWB(10, 48)
885
      CWB(10, 56)
886
       CWB(10, 64)
887
       CWB(10, 72)
888
       CWB(10, 80)
889
       CWB(10, 88)
890
       CWB(10, 96)
891
      CWB (10, 104)
892
      CWB(10, 112)
893
       CWB(10, 120)
894
       CWB(10, 128)
895
       CWB(10, 136)
      CWB(10, 144)
CWB(10, 152)
896
897
898
      CWB(10, 160)
899
       CWB(10, 168)
900
       CWB(10, 176)
901
       CWB(10, 184)
902
       CWB(10, 192)
      CWB(10, 200)
CWB(10, 208)
903
904
905
       CWB(10, 216)
906
       CWB(10, 224)
907
       CWB(10, 232)
908
       CWB(10, 240)
909
       CWB(10, 248)
       addi a0, a0, 256
910
911
      blt a0, a1, writeback_bulk_64_as_loop
912
913
914 /*----
915
916 flush_64_as:
917
      fence
918 flush_64_as_loop:
919
      CFLUSH(10, 0x000)
      addi a0, a0, 8
blt a0, a1, flush_64_as_loop
920
921
922
      ret
923
924 /*----
925
926 flush_bulk_64_as:
927
      fence
928 flush_bulk_64_as_loop:
      CFLUSH(10, 0)
929
```

```
930
      CFLUSH(10, 8)
931
      CFLUSH(10, 16)
932
      CFLUSH(10, 24)
933
      CFLUSH(10, 32)
      CFLUSH(10, 40)
934
935
      CFLUSH(10, 48)
936
      CFLUSH(10, 56)
937
      CFLUSH(10, 64)
938
      CFLUSH(10, 72)
939
      CFLUSH(10, 80)
940
      CFLUSH(10, 88)
      CFLUSH(10, 96)
941
      CFLUSH(10, 104)
942
943
      CFLUSH(10, 112)
944
      CFLUSH(10, 120)
945
      CFLUSH(10, 128)
946
      CFLUSH(10, 136)
      CFLUSH(10, 144)
947
948
      CFLUSH(10, 152)
949
      CFLUSH(10, 160)
950
      CFLUSH(10, 168)
951
      CFLUSH(10, 176)
952
      CFLUSH(10, 184)
953
      CFLUSH(10, 192)
954
      CFLUSH(10, 200)
955
      CFLUSH(10, 208)
956
      CFLUSH(10, 216)
957
      CFLUSH(10, 224)
958
      CFLUSH(10, 232)
959
      CFLUSH(10, 240)
960
      CFLUSH(10, 248)
      addi a0, a0, 256
blt a0, a1, flush_bulk_64_as_loop
961
962
963
964
965 invalidate_128_as:
966
      fence
967 invalidate_128_as_loop:
968
      CINV(10, 0x000)
969
      addi a0, a0, 16
970
      blt a0, a1, invalidate_128_as_loop
971
      ret.
972
973 /*----
974
975 invalidate_bulk_128_as:
976
      fence
977 invalidate_bulk_128_as_loop:
978
      CINV(10, 0)
CINV(10, 16)
979
980
      CINV(10, 32)
981
      CINV(10, 48)
982
      CINV(10, 64)
983
      CINV(10, 80)
984
      CINV(10, 96)
985
      CINV(10, 112)
986
      CINV(10, 128)
987
      CINV(10, 144)
988
      CINV(10, 160)
989
      CINV(10, 176)
      CINV(10, 192)
990
      CINV(10, 208)
991
992
      CINV(10, 224)
993
      CINV(10, 240)
994
      CINV(10, 256)
995
      CINV(10, 272)
996
      CINV(10, 288)
997
      CINV(10, 304)
998
      CINV(10, 320)
999
      CINV(10, 336)
1000
       CINV(10, 352)
1001
       CINV(10, 368)
       CINV(10, 384)
1002
       CINV(10, 400)
1003
1004
       CINV(10, 416)
1005
       CINV(10, 432)
1006
       CINV(10, 448)
1007
       CINV(10, 464)
1008
       CINV(10, 480)
1009
       CINV(10, 496)
1010
       addi a0, a0, 512
1011
       blt a0, a1, invalidate_bulk_128_as_loop
1012
1013
1014 /*-----/
1015
1016 writeback_128_as:
```

```
1017
       fence
1018 writeback_128_as_loop:
1019
       CWB(10, 0x000)
       addi a0, a0, 16
1020
       blt a0, a1, writeback_128_as_loop
1021
1022
       ret
1023
1024 /*-----
1025
1026 writeback_bulk_128_as:
1027
       fence
1028 writeback_bulk_128_as_loop:
       CWB(10, 0)
CWB(10, 16)
1029
1030
1031
       CWB(10, 32)
1032
       CWB(10, 48)
1033
       CWB(10, 64)
1034
       CWB(10, 80)
1035
       CWB(10, 96)
1036
       CWB(10, 112)
1037
       CWB(10, 128)
1038
       CWB(10, 144)
1039
       CWB(10, 160)
1040
       CWB(10, 176)
1041
       CWB(10, 192)
1042
       CWB(10, 208)
1043
       CWB(10, 224)
1044
       CWB(10, 240)
1045
       CWB(10, 256)
       CWB(10, 272)
1046
       CWB(10, 288)
1047
1048
       CWB(10, 304)
1049
       CWB(10, 320)
1050
       CWB(10, 336)
1051
       CWB(10, 352)
1052
       CWB(10, 368)
1053
       CWB(10, 384)
1054
       CWB(10, 400)
1055
       CWB(10, 416)
1056
       CWB(10, 432)
1057
       CWB(10, 448)
1058
       CWB(10, 464)
1059
       CWB(10, 480)
1060
       CWB(10, 496)
1061
       addi a0, a0, 512
1062
       blt a0, a1, writeback_bulk_128_as_loop
1063
       ret
1064
1065 /*---
1066
1067 flush_128_as:
1068
       fence
1069 flush_128_as_loop:
1070
       CFLUSH(10, 0x000)
       addi a0, a0, 16
blt a0, a1, flush_128_as_loop
1071
1072
1073
1074
1075 /*-----*/
1076
1077 flush_bulk_128_as:
1078
       fence
1079 flush_bulk_128_as_loop:
1080
     CFLUSH(10, 0)
1081
       CFLUSH(10, 16)
1082
       CFLUSH(10, 32)
       CFLUSH(10, 48)
1083
1084
       CFLUSH(10, 64)
1085
       CFLUSH(10, 80)
1086
       CFLUSH(10, 96)
1087
       CFLUSH(10, 112)
1088
       CFLUSH(10, 128)
1089
       CFLUSH(10, 144)
1090
       CFLUSH(10, 160)
1091
       CFLUSH(10, 176)
1092
       CFLUSH(10, 192)
1093
       CFLUSH(10, 208)
1094
       CFLUSH(10, 224)
1095
       CFLUSH(10, 240)
1096
       CFLUSH(10, 256)
1097
       CFLUSH(10, 272)
1098
       CFLUSH(10, 288)
1099
       CFLUSH(10, 304)
1100
       CFLUSH(10, 320)
1101
       CFLUSH(10, 336)
       CFLUSH(10, 352)
CFLUSH(10, 368)
1102
1103
```

```
1104
        CFLUSH(10, 384)
1105
        CFLUSH(10, 400)
1106
        CFLUSH(10, 416)
1107
       CFLUSH(10, 432)
        CFLUSH(10, 448)
1108
        CFLUSH(10, 464)
1109
       CFLUSH(10, 480)
1110
1111
       CFLUSH(10, 496)
1112
        addi a0, a0, 512
1113
       blt a0, a1, flush_bulk_128_as_loop
1114
       ret
1115
1116 invalidate_256_as:
1117
1118 invalidate_256_as_loop:
       CINV(10, 0x000)
addi a0, a0, 32
1119
1120
1121
        blt a0, a1, invalidate_256_as_loop
1122
       ret
1123
1124 /*---
1125
1126 invalidate_bulk_256_as:
1127
       fence
1128 invalidate_bulk_256_as_loop:
      CINV(10, 0)
CINV(10, 32)
1129
1130
1131
       CINV(10, 64)
1132
       CINV(10, 96)
       CINV(10, 128)
1133
       CINV(10, 160)
1134
1135
       CINV(10, 192)
1136
       CINV(10, 224)
1137
       CINV(10, 256)
1138
       CINV(10, 288)
       CINV(10, 320)
1139
       CINV(10, 352)
1140
1141
       CINV(10, 384)
1142
       CINV(10, 416)
1143
       CINV(10, 448)
1144
       CINV(10, 480)
       CINV(10, 512)
1145
       CINV(10, 544)
1146
1147
       CINV(10, 576)
1148
       CINV(10, 608)
1149
       CINV(10, 640)
1150
       CINV(10, 672)
1151
       CINV(10,
                 704)
1152
       CINV(10, 736)
1153
       CINV(10, 768)
1154
       CINV(10, 800)
1155
       CINV(10, 832)
1156
       CINV(10,
                 864)
1157
       CINV(10, 896)
       CINV(10, 928)
1158
       CINV(10, 960)
1159
1160
       CINV(10, 992)
1161
       addi a0, a0, 1024
1162
       blt a0, a1, invalidate_bulk_256_as_loop
1163
        ret
1164
1165 /*-----
1166
1167 writeback_256_as:
1168
       fence
1169 writeback_256_as_loop:
1170
       CWB(10, 0x000)
        addi a0, a0, 32
1171
1172
       blt a0, a1, writeback_256_as_loop
1173
1174
1175 /*----
1176
1177 writeback_bulk_256_as:
1178
        fence
1179 writeback_bulk_256_as_loop:
1180
       CWB(10, 0)
1181
        CWB(10, 32)
1182
        CWB(10, 64)
        CWB(10, 96)
1183
        CWB(10, 128)
1184
1185
        CWB(10, 160)
1186
        CWB(10, 192)
1187
        CWB(10, 224)
1188
        CWB(10, 256)
       CWB(10, 288)
CWB(10, 320)
1189
1190
```

```
1191
       CWB(10, 352)
1192
       CWB(10, 384)
1193
       CWB(10, 416)
1194
       CWB(10, 448)
1195
       CWB(10, 480)
       CWB(10, 512)
1196
1197
       CWB(10, 544)
1198
       CWB(10, 576)
1199
       CWB(10, 608)
1200
       CWB(10, 640)
       CWB(10, 672)
CWB(10, 704)
1201
1202
1203
       CWB(10, 736)
1204
       CWB(10, 768)
1205
       CWB(10, 800)
1206
       CWB(10, 832)
1207
       CWB(10, 864)
1208
       CWB(10, 896)
1209
       CWB(10, 928)
1210
       CWB(10, 960)
1211
       CWB(10, 992)
1212
       addi a0, a0, 1024
1213
       blt a0, a1, writeback_bulk_256_as_loop
1214
       ret
1215
1216
1217
1218 flush_256_as:
1219
       fence
1220 flush_256_as_loop:
       CFLUSH(10, 0x000)
1221
       addi a0, a0, 32
blt a0, a1, flush_256_as_loop
1222
1223
1224
       ret
1225
1226 /*------/
1227
1228 flush_bulk_256_as:
1229
       fence
1230 flush_bulk_256_as_loop:
1231
       CFLUSH(10, 0)
       CFLUSH(10, 32)
1232
       CFLUSH(10, 64)
1233
1234
       CFLUSH(10, 96)
1235
       CFLUSH(10, 128)
1236
       CFLUSH(10, 160)
1237
       CFLUSH(10, 192)
       CFLUSH(10, 224)
1238
1239
       CFLUSH(10, 256)
1240
       CFLUSH(10, 288)
       CFLUSH(10, 320)
1241
1242
       CFLUSH(10, 352)
1243
       CFLUSH(10, 384)
1244
       CFLUSH(10, 416)
1245
       CFLUSH(10, 448)
1246
       CFLUSH(10, 480)
1247
       CFLUSH(10, 512)
1248
       CFLUSH(10, 544)
1249
       CFLUSH(10, 576)
1250
       CFLUSH(10, 608)
1251
       CFLUSH(10, 640)
       CFLUSH(10, 672)
1252
1253
       CFLUSH(10, 704)
1254
       CFLUSH(10, 736)
1255
       CFLUSH(10, 768)
1256
       CFLUSH(10, 800)
       CFLUSH(10, 832)
1257
1258
       CFLUSH(10, 864)
1259
       CFLUSH(10, 896)
1260
       CFLUSH(10, 928)
1261
       CFLUSH(10, 960)
1262
       CFLUSH(10, 992)
       addi a0, a0, 1024
blt a0, a1, flush_bulk_256_as_loop
1263
1264
1265
       ret
1266
1267 invalidate_512_as:
1268
       fence
1269 invalidate_512_as_loop:
       CINV(10, 0x000)
1270
1271
       addi a0, a0, 64
1272
       blt a0, a1, invalidate_512_as_loop
1273
1274
1275 /*------/
1276
1277 invalidate_bulk_512_as:
```

```
1278
       fence
1279 li t0, 2048
1280 invalidate_bulk_512_as_loop:
       CINV(10, 0)
1281
       CINV(10, 64)
1282
       CINV(10, 128)
1283
1284
       CINV(10, 192)
1285
       CINV(10, 256)
1286
       CINV(10, 320)
1287
       CINV(10,
                384)
       CINV(10, 448)
1288
       CINV(10, 512)
1289
       CINV(10,
1290
                576)
1291
       CINV(10, 640)
       CINV(10,
1292
                704)
1293
       CINV(10,
                768)
       CINV(10,
1294
                8321
1295
       CINV(10,
                896)
1296
       CINV(10, 960)
1297
       CINV(10,
1298
       CINV(10,
                1088)
1299
       CINV(10,
                1152)
1300
       CINV(10, 1216)
       CINV(10, 1280)
1301
1302
       CINV(10, 1344)
1303
       CINV(10, 1408)
1304
       CINV(10, 1472)
1305
       CINV(10, 1536)
1306
       CINV(10,
                1600)
1307
       CINV(10,
                1664)
1308
       CINV(10, 1728)
1309
       CINV(10, 1792)
1310
       CINV(10, 1856)
1311
       CINV(10, 1920)
1312
       CINV(10, 1984)
1313
       add a0, a0, t0
1314
       blt a0, a1, invalidate_bulk_512_as_loop
1315
       ret
1316
1317 /*-----*/
1318
1319 writeback_512_as:
1320
       fence
1321 writeback_512_as_loop:
1322
      CWB(10, 0x000)
1323
        addi a0, a0, 64
1324
       blt a0, a1, writeback_512_as_loop
1325
       ret
1326
1327 /*----
1328
1329 writeback_bulk_512_as:
1330
       fence
1331 li t0, 2048
1332 writeback_bulk_512_as_loop:
       CWB(10, 0)
1333
1334
       CWB(10, 64)
1335
       CWB(10, 128)
1336
       CWB(10, 192)
1337
       CWB(10, 256)
1338
       CWB(10, 320)
       CWB(10, 384)
1339
1340
       CWB(10, 448)
1341
       CWB(10, 512)
1342
       CWB(10, 576)
1343
       CWB(10, 640)
1344
       CWB(10, 704)
1345
       CWB(10, 768)
1346
       CWB(10, 832)
1347
       CWB(10, 896)
1348
       CWB(10, 960)
1349
       CWB(10, 1024)
1350
       CWB(10, 1088)
1351
       CWB(10, 1152)
1352
       CWB(10, 1216)
1353
       CWB(10, 1280)
1354
       CWB(10, 1344)
1355
       CWB(10, 1408)
1356
       CWB(10, 1472)
1357
       CWB(10, 1536)
       CWB(10, 1600)
1358
1359
       CWB(10, 1664)
1360
       CWB(10, 1728)
1361
       CWB(10, 1792)
1362
       CWB(10, 1856)
       CWB(10, 1920)
CWB(10, 1984)
1363
1364
```

```
1365
       add a0, a0, t0
1366
       blt a0, a1, writeback_bulk_512_as_loop
1367
       ret
1368
1369 /*--
1370
1371 flush_512_as:
1372
       fence
1373 flush_512_as_loop:
1374
       CFLUSH(10, 0x000)
       addi a0, a0, 64
blt a0, a1, flush_512_as_loop
1375
1376
1377
       ret
1378
1379 /*-----
1380
1381 flush_bulk_512_as:
1382
       fence
1383 li t0, 2048
1384 flush_bulk_512_as_loop:
1385
      CFLUSH(10, 0)
1386
       CFLUSH(10, 64)
       CFLUSH(10, 128)
1387
       CFLUSH(10, 192)
1388
1389
       CFLUSH(10, 256)
1390
      CFLUSH(10, 320)
1391
       CFLUSH(10, 384)
1392
       CFLUSH(10, 448)
1393
       CFLUSH(10, 512)
1394
       CFLUSH(10, 576)
       CFLUSH(10, 640)
1395
1396
       CFLUSH(10, 704)
1397
       CFLUSH(10, 768)
1398
       CFLUSH(10, 832)
1399
       CFLUSH(10, 896)
1400
       CFLUSH(10, 960)
       CFLUSH(10, 1024)
1401
1402
       CFLUSH(10, 1088)
1403
       CFLUSH(10, 1152)
1404
       CFLUSH(10, 1216)
1405
       CFLUSH(10, 1280)
1406
       CFLUSH(10, 1344)
       CFLUSH(10, 1408)
CFLUSH(10, 1472)
1407
1408
1409
       CFLUSH(10, 1536)
1410
       CFLUSH(10, 1600)
1411
       CFLUSH(10, 1664)
       CFLUSH(10, 1728)
1412
       CFLUSH(10, 1792)
1413
1414
       CFLUSH(10, 1856)
       CFLUSH(10, 1920)
1415
1416
       CFLUSH(10, 1984)
1417
       add a0, a0, t0
1418
       blt a0, a1, flush_bulk_512_as_loop
1419
       ret
1420
1421 invalidate_1024_as:
1422
1423 invalidate_1024_as_loop:
1424
       CINV(10, 0x000)
       addi a0, a0, 128
1425
1426
       blt a0, a1, invalidate_1024_as_loop
1427
1428
1429 /*-----*/
1430
1431 invalidate_bulk_1024_as:
1432
       fence
1433 li t0, 2048
1434 invalidate_bulk_1024_as_loop:
1435
      CINV(10, 0)
1436
       CINV(10, 128)
       CINV(10, 256)
1437
       CINV(10, 384)
1438
1439
       CINV(10, 512)
1440
      CINV(10, 640)
1441
       CINV(10, 768)
1442
       CINV(10, 896)
1443
       CINV(10, 1024)
       CINV(10, 1152)
1444
       CINV(10, 1280)
1445
       CINV(10, 1408)
1446
1447
       CINV(10, 1536)
1448
       CINV(10, 1664)
1449
       CINV(10, 1792)
1450
       CINV(10, 1920)
1451
       add a0, a0, t0
```

```
CINV(10, 0)
1452
1453
       CINV(10, 128)
1454
       CINV(10, 256)
1455
       CINV(10, 384)
       CINV(10, 512)
1456
1457
       CINV(10, 640)
1458
       CINV(10, 768)
1459
       CINV(10, 896)
1460
       CINV(10, 1024)
1461
       CINV(10,
                 1152)
       CINV(10, 1280)
1462
1463
       CINV(10, 1408)
1464
       CINV(10, 1536)
1465
       CINV(10, 1664)
1466
       CINV(10, 1792)
1467
       CINV(10, 1920)
1468
       add a0, a0, t0
1469
       blt a0, a1, invalidate_bulk_1024_as_loop
1470
       ret
1471
1472 /*---
1473
1474 writeback_1024_as:
1475
       fence
1476 writeback_1024_as_loop:
1477
     CWB(10, 0x000)
1478
       addi a0, a0, 128
1479
       blt a0, a1, writeback_1024_as_loop
1480
       ret
1481
1482 /*--
1483
1484 writeback_bulk_1024_as:
1485
       fence
1486 li t0, 2048
1487 writeback_bulk_1024_as_loop:
       CWB(10, 0)
CWB(10, 128)
1488
1489
1490
       CWB(10, 256)
1491
       CWB(10, 384)
1492
       CWB(10, 512)
       CWB(10, 640)
1493
       CWB(10, 768)
1494
1495
       CWB(10, 896)
1496
       CWB(10, 1024)
1497
       CWB(10, 1152)
1498
       CWB(10, 1280)
1499
       CWB(10, 1408)
       CWB(10, 1536)
1500
       CWB(10, 1664)
1501
       CWB(10, 1792)
1502
1503
       CWB(10, 1920)
1504
       add a0, a0, t0
1505
       CWB(10, 0)
1506
       CWB(10, 128)
1507
       CWB(10, 256)
1508
       CWB(10, 384)
1509
       CWB(10, 512)
1510
       CWB(10, 640)
1511
       CWB(10, 768)
1512
       CWB(10, 896)
       CWB(10, 1024)
1513
1514
       CWB(10, 1152)
1515
       CWB(10, 1280)
1516
       CWB(10, 1408)
1517
       CWB(10, 1536)
1518
       CWB(10, 1664)
1519
       CWB(10, 1792)
1520
       CWB(10, 1920)
1521
       add a0, a0, t0
1522
       blt a0, a1, writeback_bulk_1024_as_loop
1523
       ret
1524
1525 /*-----*/
1526
1527 flush_1024_as:
1528
       fence
1529 flush_1024_as_loop:
       CFLUSH(10, 0x000)
addi a0, a0, 128
blt a0, a1, flush_1024_as_loop
1530
1531
1532
1533
1534
1535 /*-----
1536
1537 flush_bulk_1024_as:
1538
       fence
```

```
1539 li t0, 2048
1540 flush_bulk_1024_as_loop:
1541
       CFLUSH(10, 0)
       CFLUSH(10, 128)
1542
1543
        CFLUSH(10, 256)
1544
       CFLUSH(10, 384)
1545
       CFLUSH(10, 512)
1546
       CFLUSH(10, 640)
1547
       CFLUSH(10, 768)
1548
       CFLUSH(10, 896)
1549
       CFLUSH(10, 1024)
       CFLUSH(10, 1152)
1550
       CFLUSH(10, 1280)
1551
1552
       CFLUSH(10, 1408)
1553
       CFLUSH(10, 1536)
1554
       CFLUSH(10, 1664)
1555
       CFLUSH(10, 1792)
       CFLUSH(10, 1920)
1556
1557
       add a0, a0, t0
1558
        CFLUSH(10, 0)
1559
        CFLUSH(10, 128)
1560
       CFLUSH(10, 256)
       CFLUSH(10, 384)
1561
        CFLUSH(10, 512)
1562
1563
        CFLUSH(10, 640)
1564
        CFLUSH(10, 768)
1565
        CFLUSH(10, 896)
1566
       CFLUSH(10, 1024)
1567
        CFLUSH(10, 1152)
1568
        CFLUSH(10, 1280)
1569
        CFLUSH(10, 1408)
1570
        CFLUSH(10, 1536)
1571
        CFLUSH(10, 1664)
1572
        CFLUSH(10, 1792)
1573
        CFLUSH(10, 1920)
1574
        add a0, a0, t0
1575
        blt a0, a1, flush_bulk_1024_as_loop
1576
        ret
1577
1578 invalidate_2048_as:
1579
        fence
1580 invalidate_2048_as_loop:
       CINV(10, 0x000)
addi a0, a0, 256
1581
1582
1583
        blt a0, a1, invalidate_2048_as_loop
1584
1585
1586 /*-----*/
1587
1588 invalidate_bulk_2048_as:
1589
       fence
1590 li t0, 2048
1591 invalidate_bulk_2048_as_loop:
       CINV(10, 0)
CINV(10, 256)
1592
1593
1594
       CINV(10, 512)
1595
       CINV(10, 768)
1596
        CINV(10, 1024)
1597
        CINV(10, 1280)
1598
       CINV(10, 1536)
       CINV(10, 1792)
1599
       add a0, a0, t0
CINV(10, 0)
1600
1601
1602
        CINV(10, 256)
1603
       CINV(10, 512)
1604
       CINV(10, 768)
       CINV(10, 1024)
1605
        CINV(10, 1280)
1606
       CINV(10, 1536)
1607
1608
       CINV(10, 1792)
1609
        add a0, a0, t0
1610
        CINV(10, 0)
        CINV(10, 256)
1611
        CINV(10, 512)
1612
        CINV(10, 768)
1613
1614
        CINV(10, 1024)
1615
        CINV(10, 1280)
1616
        CINV(10, 1536)
1617
        CINV(10, 1792)
       add a0, a0, t0
CINV(10, 0)
CINV(10, 256)
1618
1619
1620
1621
        CINV(10, 512)
1622
        CINV(10, 768)
1623
        CINV(10, 1024)
       CINV(10, 1280)
CINV(10, 1536)
1624
1625
```

```
CINV(10, 1792)
1626
1627
        add a0, a0, t0
1628
        blt a0, a1, invalidate_bulk_2048_as_loop
1629
1630
1631 writeback_2048_as:
1632
        fence
1633 writeback_2048_as_loop:
1634
        CWB(10, 0x000)
1635
        addi a0, a0, 256
1636
        blt a0, a1, writeback_2048_as_loop
1637
        ret
1638
1639 /*--
1640
1641 writeback_bulk_2048_as:
1642
        fence
1643 li t0, 2048
1644 writeback_bulk_2048_as_loop:
        CWB(10, 0)
1645
1646
        CWB(10, 256)
1647
        CWB(10, 512)
        CWB(10, 768)
1648
1649
        CWB(10, 1024)
1650
        CWB(10, 1280)
1651
        CWB(10, 1536)
1652
        CWB(10, 1792)
1653
        add a0, a0, t0
1654
        CWB(10, 0)
1655
        CWB(10, 256)
        CWB(10, 512)
1656
1657
        CWB(10, 768)
1658
        CWB(10, 1024)
1659
        CWB(10, 1280)
1660
        CWB(10, 1536)
1661
        CWB (10, 1792)
        add a0, a0, t0
1662
1663
        CWB(10, 0)
1664
        CWB(10, 256)
1665
        CWB(10, 512)
1666
        CWB(10, 768)
1667
        CWB(10, 1024)
1668
        CWB(10, 1280)
1669
        CWB(10, 1536)
1670
        CWB(10, 1792)
1671
        add a0, a0, t0
1672
        CWB(10, 0)
1673
        CWB(10, 256)
1674
        CWB(10, 512)
1675
        CWB(10, 768)
1676
        CWB(10, 1024)
1677
        CWB(10, 1280)
1678
        CWB(10, 1536)
        CWB(10, 1792)
add a0, a0, t0
1679
1680
1681
        blt a0, a1, writeback_bulk_2048_as_loop
1682
        ret
1683
1684 flush_2048_as:
1685
        fence
1685 Tence
1686 flush_2048_as_loop:
1687 CFLUSH(10, 0x000)
        addi a0, a0, 256
blt a0, a1, flush_2048_as_loop
1688
1689
1690
        ret
1691
1692 /*----
1693
1694 flush_bulk_2048_as:
1695
        fence
1696 li t0, 2048
1697 flush_bulk_2048_as_loop:
        CFLUSH(10, 0)
1698
        CFLUSH(10, 256)
1699
       CFLUSH(10, 512)
CFLUSH(10, 768)
1700
1701
1702
        CFLUSH(10, 1024)
1703
        CFLUSH(10, 1280)
1704
        CFLUSH(10, 1536)
1705
        CFLUSH(10, 1792)
1706
        add a0, a0, t0
1707
        CFLUSH(10, 0)
1708
        CFLUSH(10, 256)
1709
        CFLUSH(10, 512)
1710
        CFLUSH(10, 768)
        CFLUSH(10, 1024)
CFLUSH(10, 1280)
1711
1712
```

```
CFLUSH(10, 1536)
      CFLUSH(10, 1792)
1714
1715
      add a0, a0, t0
1716
      CFLUSH(10, 0)
1717
      CFLUSH(10, 256)
1718
      CFLUSH(10, 512)
1719
      CFLUSH(10, 768)
1720
      CFLUSH(10, 1024)
1721
      CFLUSH(10, 1280)
1722
      CFLUSH(10, 1536)
1723
      CFLUSH(10, 1792)
1724
      add a0, a0, t0
1725
      CFLUSH(10, 0)
1726
      CFLUSH(10, 256)
1727
      CFLUSH(10, 512)
1728
      CFLUSH(10, 768)
1729
      CFLUSH(10, 1024)
1730
      CFLUSH(10, 1280)
1731
      CFLUSH(10, 1536)
1732
      CFLUSH(10, 1792)
1733
       add a0, a0, t0
1734
      blt a0, a1, flush_bulk_2048_as_loop
1735
      ret
1736
1737 #endif /* !DOXYGEN */
```

## 8.17 pn\_cache/pn\_cache\_RV32I\_buildscript.py File Reference

Builds the architecture dependent assembly files of the Cache Module since they are performance critical, very dependent on cache line size, and should not take up to much space.

#### 8.17.1 Detailed Description

Builds the architecture dependent assembly files of the Cache Module since they are performance critical, very dependent on cache line size, and should not take up to much space.

This means we can neither make the cache line size a variable, since that would mean a performance trade off, nor can we put an implementation for every possible cache line size, since that would take a giant amount of space in the binary. This Python Script seems the perfect solution for that, except for the fact that it reduces binary compatibility of the libparanut to ParaNuts with different cache line sizes. Having to re-compile the libparanut is, of of course, a minor inconvenience, but the only other solution, which would be code that modifies itself on startup, is extremely complex and could be a possible subject for another Bachelor Thesis.

For all those who hate having to recompile stuff, it is also possible to start this script with the option "auto", which generates a file that does contain all of the cache line size functions from 32 bit to 2048 in powers of two. Since every other linesize is deemed to be unrealistic, this version has the most binary compatibility ... but also the biggest code size of them all. Make of that what you want.

Also check documentation of PN\_CACHE\_LINESIZE. You can take a look at an example (pn\_cache\_RV32I\_auto.S) of the files built with this script.

Also, if you want to know how to introduce a new cache line size into the libparanut, take a look at PN\_ERR\_CA← CHE\_LINESIZE.

```
1 # Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
2 # Redistribution and use in source and binary forms, with or without
3 # modification, are permitted provided that the following conditions are met:
4 #
5 # 1. Redistributions of source code must retain the above copyright notice,
6 # this list of conditions and the following disclaimer.
7 #
8 # 2. Redistributions in binary form must reproduce the above copyright notice,
9 # this list of conditions and the following disclaimer in the documentation
```

```
10 # and/or other materials provided with the distribution.
12 # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
13 # AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
14 # IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
15 # ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
16 # LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
17 # CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
18 # SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
19 # INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
20 # CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
21 # ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
22 # POSSIBILITY OF SUCH DAMAGE.
23
24
2.5
26
61
64 # enable command line argument parsing
65 import sys
66
67 # enable ceil function
68 import math
71
72 cache_line_size_list = "32", "64", "128", "256", "512", "1024", "2048"
73 function_list = "invalidate", "writeback", "flush"
74
77 def create_warning(filep):
78
79
      filep.write(
80
         81
         " * invoked by libparanut Makefile -> No edits!\n"
         " */\n"
83
         "\n"
84
         )
8.5
86
89 def create_doxy(filep, specific_size):
90
91
      filep.write(
         "/** @file */\n"
"\n"
92
93
         "/**\n"
         " * \\internal\n"
" * \\file\n"
95
96
         " * \\brief
97
                              Contains RV32I assembly implementations of assembly\n"
98
99
100
       if specific_size:
101
102
           filep.write(
                             functions called in \\ref pn_cache.c for cache line\\n" + size " + sys.argv[1] + ".\\n" +
103
104
          " *\n"
105
106
          )
107
108
       else:
109
110
          filep.write(
                              functions called in \protect\ pn_cache.c for all cache \protect\ +
111
            *
112
                              line sizes.\n"
          " *\n"
113
114
115
116
       filep.write(
          " * This file (for this specific architecture, others may do it\n"
" * differently) was created by \\ref pn_cache_RV32I_buildscript.py\n"
" * while compiling (automatically called by \\ref Makefile), as\n"
117
118
119
          " * are the other files with the pattern pn_cache_RV32I_*.S for name.\n" +
120
121
          " \star The reasons for this are described in the \\ref\n"
           " \star pn_cache_RV32I_buildscript.py documentation itself.\n"
122
          " *\n"
123
124
125
       if specific_size:
126
127
128
          filep.write(
            * The code shown below was created with a cache line size of "
129
              sys.arqv[1] + " Bit.\n'
130
```

```
" *\n"
)
131
132
133
134
        else:
135
136
            filep.write(
           " * The code shown below was created for all cache line sizes.\n"  
" \star \n"
137
138
139
140
        filep.write(
141
           " * So far, the following cache line sizes are available (in bits):\n"
" * " + " ".join(cache_line_size_list) + "\n"
142
143
144
           " * Contains implementations of:\n"
145
           " * - \ref enable_cache_as()\n"

" * - \ref disable_cache_as()\n"
146
147
                  - \ref cache_banks_as()\n"
- \ref cache_sets_as()\n"
148
149
                    - \\ref mem_size_as()\n
151
152
153
        if specific size:
154
155
            filep.write(
           " * - \\ref invalidate_" + sys.argv[1] + "_as()\n"
" * - \\ref invalidate_bulk_" + sys.argv[1] + "_as()\n"
156
157
                   158
159
            " *
160
161
            " *\n"
162
163
164
165
        else:
166
            for cache line size in cache line size list:
167
168
              filep.write(
           " * - \ref invalidate_" + cache_line_size + "_as()\n"
169
                   - \\ref invalidate_ + Cache_Inhe_size + _as()\n"
- \\ref invalidate_bulk_" + cache_line_size + "_as()\n"
- \\ref writeback_" + cache_line_size + "_as()\n"
- \\ref flush_" + cache_line_size + "_as()\n"
- \\ref flush_bulk_" + cache_line_size + "_as()\n"
170
171
172
173
174
175
176
177
           filep.write(" *\n")
178
179
        filep.write(
             " * \\includelineno pn_cache/pn_cache_RV32I_" + sys.argv[1] + ".s\n"
180
           " */\n\n"
181
182
183
184
        filep.write(
            "/*\n"
185
         " * Put in here so Doxygen will know that it is implemented in this \n"
186
            " * file. Sadly, Doxygen has no built in assembly interpreter, so we\n"
187
188
           " * are stuck with this.\n"
           " */\n"
"\n"
189
190
            "#ifdef DOXYGEN\n"
191
            "\n"
192
            " \ /**\n"
193
            " * \\addtogroup as\n"
" * @{\n"
194
            * @{\
" */\n"
"\n"
195
196
           " /**\n"
197
198
                * @{\n"
199
           * @{\
" */\n"
"\n"
200
201
202
203
204
        filep.write(
           ...te(
205
           " * \\internal\n"
" * \\fn
" * \\brief
" * \\brief
206
                               void enable_cache_as(void)\n"
Enables cache.\n"
207
208
209
            void enable_cache_as(void) {}\n"
210
            "\n"
211
           " /**\n"
212
            " * \\internal\n"
" * \\fn \\fn \\fn \\\brief \]
213
214
                                   void disable_cache_as(void)\n"
                                Disables cache.\n"
215
216
217
                void disable_cache_as(void) {}\n"
```

```
"\n"
           /**\n"
219
             * \\internal\n"
* \\fn
220
                           unsigned int cache_banks_as(void) \n"
221
2.2.2
             * \\brief
*\n"
                           Returns number of cache banks.\n"
223
             * \\return Number of cache banks.\n"
224
225
             */\n"
226
             unsigned int cache_banks_as(void) {}\n"
         "\n"
227
         " '/**\n"
228
            * \\internal\n"

* \\fn unsigned int cache_sets_as(void)\n"

* \\brief Returns number of cache sets.\n"
229
230
231
232
             * \\return Number of cache sets.\n"
*/\n"
233
234
             unsigned int cache_sets_as(void) {}\n"
235
         "\n"
236
         " \ /**\n"
237
            * \\internal\n"
* \\fn
238
                       unsigned int mem_size_as(void)\n"
Reads memory size.\n"
239
            2.40
2.41
242
243
244
             unsigned int mem_size_as(void) {}\n"
         "\n"
245
246
247
248
     if specific_size:
249
         for function in function_list:
250
            action = ""
251
           if function == "invalidate":
    action = "Invalidates "
252
253
            if function == "writeback":
254
               action = "Writes back
256
            if function == "flush":
257
              action = "Flushes "
258
            filep.write(
259
         260
261
262
                                "_as(unsigned int addr, unsigned int endaddr)\n"
263
            264
            *\n"
265
266
             * Will at least " + function + " one line.\n"
267
268
             void " + function + "_" + sys.argv[1]
269
270
                            "_as(unsigned int addr, unsigned int endaddr) {}\n"
         "\n"
271
           /**\n"
272
             * \\internal\n"
* \\fn void " + function + "_bulk_" + sys.argv[1]
273
274
275
                                "_as(unsigned int addr, unsigned int endaddr)\n"
                           " + action + "32 cache lines at once until end \n"
276
                         address is reached.\n"
277
            *\n"
278
            * Will at least " + function + " 32 lines.\n"
279
             */\n"
280
             void " + function + "_bulk_" + sys.argv[1]
282
                            "_as(unsigned int addr, unsigned int endaddr) {}\n"
         "\n"
283
284
285
286
287
288
        for cache_line_size in cache_line_size_list:
289
            for function in function_list:
290
               action = ""
291
               if function == "invalidate":
    action = "Invalidates "
292
293
294
               if function == "writeback":
               action = "Writes back "
if function == "flush":
   action = "Flushes "
295
296
297
298
299
               filep.write(
300
         " /**\n"
301
             * \\internal\n"
            302
303
304
```

```
is reached.\n"
                *\n"
306
                * Will at least " + function + " one line.\n"
307
                 */\n"
308
                void " + function + "_" + cache_line_size
309
                                    "_as(unsigned int addr, unsigned int endaddr) {}\n"
310
            "\n"
311
            " /**\n"
312
               * \\internal\n"
* \\fn \\
313
                             314
315
               * \\brief
316
           " *\n" address is reached.\n"
" *\n" * Will at least " + function + " 32 lines.\n"
317
318
319
320
                */\n"
               void " + function + "_bulk_" + cache_line_size
321
                                   "_as(unsigned int addr, unsigned int endaddr) {}\n"
322
           "\n"
323
324
           )
325
326
        filep.write(
           ..*\n"
..*\n"
..*\\n"
..*/\n"
...*/\n"
         " /**\n"
" * @1
327
328
329
330
           " /**\n"
" * @}\n"
" */\n"
"\n"
331
332
333
334
335
           "#endif /* DOXYGEN */\n"
336
           "\n"
337
338
339
340
341 def linker_instructions(filep, specific_size):
342
343
        filep.write(
344
            345
            "\n"
346
            "#ifndef DOXYGEN\n"
347
348
           "\n"
           ".text
349
                                                             /\star enter text section
350
351
            ".align 2
                                                              /* align Code to 2^2 Bytes
352
            "\n"
353
            "/* declare labels in here to be global */\n"
354
            ".globl enable_cache_as\n"
355
356
           ".globl disable_cache_as\n"
           ".globl cache_banks_as\n"
357
           ".glob1 cache_sets_as\n"
358
           ".glob1 mem_size_as\n"
359
           )
360
361
362
        if specific_size:
363
364
           filep.write(
           "!globl invalidate_" + sys.argv[1] + "_as\n"
".globl invalidate_bulk_" + sys.argv[1] + "_as\n"
".globl writeback_" + sys.argv[1] + "_as\n"
".globl writeback_bulk_" + sys.argv[1] + "_as\n"
".globl flush_" + sys.argv[1] + "_as\n"
".globl flush_" + sys.argv[1] + "_as\n"
365
366
367
368
369
            ".globl flush_bulk_" + sys.argv[1] + "_as\n"
370
           "\n"
371
372
           )
373
374
        else:
375
376
            for cache_line_size in cache_line_size_list:
377
               filep.write(
            ".globl invalidate_" + cache_line_size + "_as\n"
378
           ".glob1 invalidate_bulk_" + cache_line_size + "_as\n"
".glob1 writeback_" + cache_line_size + "_as\n"
379
380
           ".glob1 writeback_bulk_" + cache_line_size + "_as\n"
".glob1 flush_" + cache_line_size + "_as\n"
".glob1 flush_bulk_" + cache_line_size + "_as\n"
381
382
383
384
           )
385
386
           filep.write("\n")
387
388
        filep.write(
            "/* ParaNut Custom Registers and Instructions */\n" "#include \"custom_RV32I.S\"\n"
389
390
391
            "\n"
```

```
392
           )
393
394
395
396 def common_functions(filep):
397
398
        filep.write(
           "enable_cache_as:\n"

" fence\n"

" li t0, 3\n"

" csrs pncache, t0\n"

" ret\n"
399
400
401
402
403
            "\n"
404
405
406
                                                                               "----*/\n\n"
407
            "disable_cache_as:\n"
           " fence\n"
" li t0, 0\n"
" csrw pncache, t0\n"
" ret\n"
408
409
410
411
            "\n"
412
            "/*----
413
                                                                                 "----*/\n\n"
414
           cache_banks_as:\n"
" csrr a0, pncacheinfo\n"
" srli a0, a0, 8\n"
" ret\n"
"\n"
415
416
417
418
419
            "/<sub>*</sub>-----
420
                                                                                 "----*/\n\n"
421
422
            "cache_sets_as:\n"
            " csrr a0, pncachesets\n"
" ret\n"
423
424
            "\n"
425
426
                                                                                 "----*/\n\n"
427
428
            "mem_size_as:\n"
            " csrr a0, pnmemsize\n"
" ret\n"
"\n"
429
430
431
432
                                                                                 "----*/\n\n"
433
434
            )
435
436
437
438 def macrocheck(funcname):
439
        macroname = ""
440
       if funcname == "invalidate":
   macroname = " CINV(10, "
elif funcname == "writeback":
   macroname = " CWB(10, "
441
442
443
444
       elif funcname == "flush":
macroname = " CFLUSH(10, "
445
446
447
        else:
448
         raise ValueError('This function name has no matching macro!')
449
450
        return macroname
451
452
453
454 def create_function(filep, funcname, linesize):
455
456
        macro = macrocheck(funcname)
457
458
459
        # Single line function
460
461
462
        # put the function name
        filep.write(funcname + "_" + linesize + "_as:\n")
463
464
        # put in a fence
filep.write(" fence\n")
465
466
467
468
        \# if linesize in byte is bigger than 2048, we cannot use addi later
        if (int(linesize) / 8) >= 2048:
    filep.write(" li t0, " + str(int(linesize) / 8) + "\n")
469
470
471
472
        # put label on loop
        looplabel = funcname + "_" + linesize + "_as_loop"
filep.write(looplabel + ":\n")
473
474
475
        # actual operation
filep.write(macro + "0x000)\n")
476
477
```

```
478
       # add linesize in byte
479
       if (int(linesize) / 8) >= 2048:
480
          filep.write(" add a0, a0, t0\n")
481
482
       else:
483
          filep.write(" addi a0, a0, " + str(int(linesize) / 8) + "\n")
484
485
       # loop wrap
       filep.write(
486
       " blt a0, a1, %s\n" % looplabel
" ret\n"
487
488
       "\n"
489
490
491
       "\n"
492
493
494
495
496
       # Bulk function
497
498
       \# put the function name filep.write(funcname + "_bulk_" + linesize + "_as:\n")
499
500
501
502
       # put in a fence
       filep.write("
503
                         fence\n")
504
505
       # get the loop label
       looplabel = funcname + "_bulk_" + linesize + "_as_loop"
506
507
508
       # if cache line in byte size does not fit into 2048 more than once, we can
509
       # only use the single line action.
510
       if (int(linesize) / 8) >= 2048:
                           j " + funcname + "_" + linesize + "_as\n\n")
511
          filep.write("
512
513
       \# if the linesize and factors fit with no problem, we can roll them all out if ((int(linesize) / 8) \star 32) < 2048:
514
515
516
517
           # put label on loop
          filep.write(looplabel + ":\n")
518
519
          # unroll loop 32 times
520
521
          for i in range(32):
             filep.write(macro + "%d)\n" % ((int(linesize) / 8) * i))
523
524
           # update start value
          filep.write(" addi a0, a0, %d\n" % ((int(linesize) / 8) * 32))
525
526
527
528
529
           # check how many lines can be done at once
530
          max_lines = int(math.ceil(2048 / float((int(linesize) / 8))))
531
          # do not use addi later so we can possible fit one more line filep.write("li t0, %i\n" % ((int(linesize) / 8) * max_lines))
532
533
534
535
           # put label on loop
536
          filep.write(looplabel + ":\n")
537
538
           # unroll 32 times without branching
          for i in range(0, 32, max_lines):
539
540
541
              # unroll loop as many times as possible without addition
542
              for j in range(max_lines):
543
                 filep.write(macro + "%d)\n" % ((int(linesize) / 8) * j))
544
545
546
              # update start value
              filep.write(" add a0, a0, t0\n")
548
549
           if not ((32 % max_lines) == 0):
550
              # unroll loop for the missing lines
551
              for i in range(0, 32 % max_lines, 1):
    filep.write(macro + "%d)\n" % ((int(linesize) / 8) * i))
552
553
554
555
              # update start value (guaranteed to fit into 2048)
556
              filep.write(
                  addi a0, a0, %d\n" % ((int(linesize) / 8) * (32 % max_lines))
557
558
559
560
       # loop wrap
561
       filep.write(
       " blt a0, a1, %s \n" % looplabel
" ret\n"
"\n"
562
563
564
```

```
565
      )
568
569 #
570 # Check if we are generating a specific cache line size or the auto file.
571 #
572
573 specific_size = sys.argv[1].isdigit()
574
575 #
576 # Check if cache line size is divisible by 32 or keyword auto.
578
579 if specific_size:
580    if (int(sys.argv[1]) % 32) != 0:
581        raise ValueError('Line size is not a multiple of word size')
582    elif sys.argv[1] != "auto":
raise ValueError('Given keyword was not \"auto\"!')
584
585 #
586 # Create/open the assembly source code file.
587 #
588
589 filename = "pn_cache/pn_cache_RV32I_" + sys.argv[1] + ".S"
590 filep = open(filename, "w+")
591
592 #
593 # Put in some pre-code stuff
594 #
595
596 # create warning
597 create_warning(filep)
598
599 # create Doxygen documentation
600 create_doxy(filep, specific_size)
601
602 # put in linker instructions
603 linker_instructions(filep, specific_size)
604
605 #
606 # Actual function code generation.
607 #
608 # Explainations:
609 #
610 # a0 (register 10) always contains start address.
611 # al (register 11) always contains end address.
612 #
613 # 0x100B is custom opcode for cache invalidate.
614 # 0x200B is custom opcode for cache writeback.
615 # 0x300B is custom opcode for cache flush.
616 #
617
"***/\n" +
620
621 "\n"
622 )
623
624 #
625 # Put in the functions that every file needs and that are not dependent on line
626 # size.
627 #
628
629 common_functions(filep)
630
631 #
632 # all other functions for the specific cache line size files
633 #
634
635 if specific_size:
636
      create_function(filep, "invalidate", sys.argv[1])
637
638
      filep.write("/*----
639
                                                      "----*/\n\n")
640
641
642
      create_function(filep, "writeback", sys.argv[1])
643
      filep.write("/*----
644
                                                      "----*/\n\n")
645
646
647
      create_function(filep, "flush", sys.argv[1])
648
649 #
650 # functions for auto file
651 #
```

```
652
653 else:
654
      for cache_line_size in cache_line_size_list:
655
656
        for function in function_list:
657
659
           create_function(filep, function, cache_line_size)
660
           if (cache_line_size != cache_line_size_list[-1]):
    if (function != "flush"):
661
662
                 filep.write("/*----
663
664
665
666
667 filep.write( 668 "#endif /* !DOXYGEN */\n"
669 "\n"
671
672
673 #
674 # close file
675 #
676
677 filep.close()
```

# 8.18 pn\_config.h File Reference

See Documentaion of libparanut Compile Time Parameters.

This graph shows which files directly or indirectly include this file:



### **Macros**

• #define PN\_CACHE\_LINESIZE

Size of a cache line in bit.

• #define PN\_RWIDTH 32

Register width in bit.

• #define PN COMPILE RAW

All security checks in libparanut are dropped if this is set to 1.

• #define PN WITH BASE

libparanut was compiled with Base Module. Also check Modules of the libparanut for more information.

• #define PN\_WITH\_CACHE

libparanut was compiled with Cache Module. Also check Modules of the libparanut for more information.

• #define PN WITH LINK

libparanut was compiled with Link Module. Also check Modules of the libparanut for more information.

• #define PN\_WITH\_THREAD

libparanut was compiled with Thread Module. Also check Modules of the libparanut for more information.

• #define PN\_WITH\_EXCEPTION

libparanut was compiled with Exception Module. Also check Modules of the libparanut for more information.

• #define PN\_WITH\_SPINLOCK

libparanut was compiled with Spinlock Module. Also check Modules of the libparanut for more information.

## 8.18.1 Detailed Description

See Documentaion of libparanut Compile Time Parameters.

Please note that the file that is documented here is not the same file as the pn\_config.h that is created by the Makefile. This file is here for throwing errors when libparanut is compiled wrong. The pn\_config.h that is created by the Makefile contains the actual defines that are then used by libparanut and by application.

## 8.19 pn\_exception/pn\_exception.c File Reference

Contains (somewhat) architecture independent implementations of the Exception Module functions.

```
#include "common.h"
#include <stdio.h>
```

Include dependency graph for pn\_exception.c:



## **Functions**

void pn exception init (void)

Initializes libparanut internal exception handling. Interrupts (not exceptions in general!) are disabled after. Should be called before using pn\_exception\_set\_handler().

• int pn\_exception\_set\_handler (void(\*handler)(unsigned int cause, unsigned int program\_counter, unsigned int mtval), unsigned int exception code)

Set your own exception handler.

void pn\_ecall (void)

Raises an environment call exception.

void pn\_interrupt\_enable (void)

Enables interrupts only.

void pn\_interrupt\_disable (void)

Disables interrupts only.

void pn\_progress\_mepc (void)

Sets program counter of the register which keeps the exception return adress to next instruction.

• void exception\_init\_as (void)

Sets Machine Trap-Vector Base-Address Register correctly and disables interrupts.

void exception\_entry\_as (void)

Entry point for exceptions (includes interrupts).

PN\_CMSK read\_PNX\_as (void)

Reads ParaNut CoPU exception pending register.

PN\_CMSK read\_PNCAUSE\_as (void)

Reads ParaNut CoPU trap cause ID register.

PN\_CMSK read\_PNEPC\_as (void)

Reads ParaNut CoPU exception program counter register.

• unsigned int read\_MTVAL\_as (void)

Reads Machine Trap Value register.

void write\_PNXSEL\_as (PN\_CMSK coremask)

Writes ParaNut CoPU exception select register.

• void write\_MSTATUS\_as (unsigned int register)

Writes Machine Status register.

void ecall\_as (void)

Causes environment call exception.

void progress\_mepc\_as (void)

Sets MEPC to next instruction.

### 8.19.1 Detailed Description

Contains (somewhat) architecture independent implementations of the Exception Module functions.

The exception module is not exactly architecture independent since it implements a RISC-V exception table.

Todo Layer this better in later versions of libparanut.

Functions with suffix \_as are architecture specific and therefore implemented in the pn\_exception\_\$(PN\_ISA).S file in the same directory.

# 8.20 pn\_exception/pn\_exception\_RV32I.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn exception.c.

#### **Functions**

· void exception init as (void)

Sets Machine Trap-Vector Base-Address Register correctly and disables interrupts.

· void exception\_entry\_as (void)

Entry point for exceptions (includes interrupts).

PN CMSK read PNX as (void)

Reads ParaNut CoPU exception pending register.

• PN CMSK read PNCAUSE as (void)

Reads ParaNut CoPU trap cause ID register.

PN\_CMSK read\_PNEPC\_as (void)

Reads ParaNut CoPU exception program counter register.

• unsigned int read MTVAL as (void)

Reads Machine Trap Value register.

void write\_PNXSEL\_as (PN\_CMSK coremask)

Writes ParaNut CoPU exception select register.

• void write\_MSTATUS\_as (unsigned int register)

Writes Machine Status register.

void ecall\_as (void)

Causes environment call exception.

void progress\_mepc\_as (void)

Sets MEPC to next instruction.

#### 8.20.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_exception.c.

```
1 /*
2 * Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright notice,
8 * this list of conditions and the following disclaimer.
9 *
10 * 2. Redistributions in binary form must reproduce the above copyright notice,
1 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
18 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
4 * POSSIBILITY OF SUCH DAMAGE.
```

```
25
38 /*
   \star Put in here so Doxygen will know that it is implemented in this file.
39
   * Sadly, Doxygen has no built in assembly interpreter, so we are stuck with
40
41
   * this.
42
43
44 #ifdef DOXYGEN
4.5
      void exception_init_as(void) {}
61
62
68
      void exception_entry_as(void) {}
69
77
      PN_CMSK read_PNX_as(void) {}
78
      PN_CMSK read_PNCAUSE_as(void) {}
86
87
      PN_CMSK read_PNEPC_as(void) {}
95
104
      unsigned int read_MTVAL_as(void) {}
105
       void write_PNXSEL_as(PN_CMSK coremask) {}
114
115
123
       void write_MSTATUS_as(unsigned int register) {}
124
130
       void ecall_as(void) {}
131
137
      void progress_mepc_as(void) {}
138
147 #endif /* DOXYGEN */
148
150
151 #ifndef DOXYGEN
152
153 .text
                                            /* enter text section
154 .align 2
                                            /* align Code to 2^2 Bytes
155
156 /\star declare labels in here to be global \star/
157 .globl exception_init_as
158 .globl exception_entry_as
159 .globl read_PNX_as
160 .globl read_PNCAUSE_as
161 .globl read_PNEPC_as
162 .globl read_MTVAL_as
163 .globl write_PNXSEL_as
164 .globl
            write_MSTATUS_as
165 .globl
            ecall as
166 .globl progress_mepc_as
167
168 /* ParaNut Custom Registers and Instructions */
169 #include "custom_RV32I.S"
170
172
173 exception_init_as:
174
175
       li
             t0,
                     0
                                            /* set t0 to 0
       csrw mstatus, t0
176
                                            /* disable interrupts
      la t0, exception_entry_as csrw mtvec, t0
                                           /* load address of exception_entry_as
/* set trap-handler base address to
177
178
179
                                            /* exception_entry_as
180
181
182
183
184 /*--
185
186 exception_entry_as:
187
188
189
       * Save away registers on stack.
190
191
       addi sp,
192
                                 -124
                       sp,
193
            х1,
                       0*4(sp)
194
       sw
             x2,
                       1 * 4 (sp)
195
       SW
             x3.
                       2*4(sp)
                       3*4(sp)
196
       SW
            x4,
197
                       4 * 4 (sp)
       SW
            x5,
                       5*4(sp)
198
       SW
            x6,
           x7,
                      6*4(sp)
199
200
       SW
             x8,
                       7*4(sp)
           x9,
x10,
x11,
201
       sw
                      8*4(sp)
                       9*4(sp)
202
       SW
203
                     10*4(sp)
       SW
```

```
204
            x12,
                     11*4(sp)
      SW
                     12*4(sp)
205
             x13,
206
      sw
             x14,
                     13*4(sp)
207
      SW
             x15,
                     14*4(sp)
208
      SW
             x16,
                     15*4(sp)
209
                     16*4(sp)
             x17.
      SW
210
      sw
            x18,
                     17*4(sp)
211
             x19,
                     18*4(sp)
212
             x20,
                     19*4(sp)
      SW
213
      SW
             x21,
                     20*4(sp)
214
                     21*4(sp)
      SW
            x22.
215
                     22*4(sp)
      SW
            x23.
      sw
            x24,
                     23*4(sp)
216
                     24*4(sp)
217
            x25,
218
      SW
             x26,
                     25*4(sp)
219
      SW
             x27,
                     26*4(sp)
220
      SW
            x28.
                     27*4(sp)
           x29,
x30,
221
                     28*4(sp)
      SW
222
      SW
                     29*4(sp)
223
           x31,
                     30*4(sp)
      SW
224
225
      \star Check if we got an interrupt (asynchronous exception) or a synchronous
226
2.2.7
      * exception.
228
      * If meause has the first bit set (which makes it a negative number), we got
229
      * an actual interrupt!
230
231
                                        232
      csrr a0,
                     mcause
                     mepc
233
      csrr a1,
mv a2,
234
                      SD
235
      bltz a0,
                     interrupt
                                          /* check if first bit set
236
237
238 exception:
239
240
      * If we got here, it means we have an exception, not an interrupt.
242
      * Call exception handler. Note that MEPC points to the instruction that
243
      * caused the exception.
244
245
      jal handle_exc
                                          /* call exception handler
246
247
                                           /* return from trap
      j return
248
249
250 interrupt:
2.51
252
253
      * If we got here, it means we have an interrupt, not an exception.
      * First, remove the interrupt flag, then call actual interrupt handler.
255
      * Afterwards, check if interrupts were previously enabled (mstatus.MPIE) and
256
      * enable interrupts again if they were.
257
      \star For interrupts, MEPC points to the instruction where execution should
258
      * resume after interrupt is handled.
      */
259
260
      slli a0, a0,
srli a0, a0,
261
                                         /* shift a0 to the left by one bit
262
                                           /\star shift a0 to the right by one bit
263
      jal handle_int
                                           /* call interrupt handler
                                                                                  */
2.64
265
266
      csrr a0,
                     mstatus
                                          /* load machine status into a0
267
      andi a0, a0,
srli a0, a0,
                                          /* check on MPIE bit
                              4
268
                                           /\star if MPIE was set before, set MIE
269
      csrs mstatus, a0
                                           /\star activate all that is set in a0
270
271 return:
272
274
      \star Get back the registers from stack.
275
276
                      0 * 4 (sp)
277
      lw
             x1.
                   1*4(sp)
2*4(sp)
3*4(sp)
4*4(sp)
5*4(sp)
278
      1w
            x2,
           x3,
279
280
             x4,
281
      lw
             x5,
282
      1 w
             x6.
                     6*4(sp)
283
      1 w
            x7.
284
                       7 * 4 (sp)
      lw
            x8,
285
                      8 * 4 (sp)
       lw
             x9,
                       9*4(sp)
286
             x10,
                     10*4(sp)
287
       lw
             x11,
288
      lw
             x12,
                     11*4(sp)
289
      1 w
            x13,
                     12*4(sp)
290
            x14.
                     13*4(sp)
       lw
```

```
291
                   14*4(sp)
           x15,
292
           x16,
                   15*4(sp)
293
      lw
           x17,
                   16*4(sp)
                   17*4(sp)
294
      lw
           x18,
                   18*4(sp)
295
      1 w
           x19,
296
                    19*4(sp)
           x20.
      lw
297
                   20*4(sp)
      lw
           x21,
298
           x22,
                    21*4(sp)
299
      lw
           x23,
                    22*4(sp)
300
      lw
           x24,
                   23*4(sp)
                   24*4(sp)
301
           x25,
      lw
                   25*4(sp)
           x26,
302
      lw
303
           x27,
                    26*4(sp)
      lw
304
           x28,
                    27*4(sp)
305
      lw
           x29,
                    28*4(sp)
306
      lw
           x30,
                   29*4(sp)
                   30*4(sp)
307
      ٦w
           x31,
      addi sp,
                           124
308
                   sp,
309
310
                                      /* machine mode exception return */
311
312
313
314 read_PNX_as:
315
316
                                     /* read pnx
      csrr a0,
                  pnx
317
                                       /* return
318
319 /*----
320
321 read PNCAUSE as:
322
                                     /* read pncause
323
324
      ret
                                      /* return
325
326 /*-----
327
328 read_PNEPC_as:
329
      csrr a0, pnepc
330
                                     /* read pnepc
331
      ret
                                      /* return
332
333 /*----
334
335
   read_MTVAL_as:
336
                                     /* read mtval
337
      csrr a0,
                 mtval
338
      ret
                                      /* return
339
340 /*----
341
342 write_PNXSEL_as:
343
                                     /* write pnxsel
344
      csrw pnxsel, a0
345
                                      /* return
      ret
346
347 /*--
348
349 write_MSTATUS_as:
350
      csrw mstatus, a0
                                      /* write mstatus
351
352
                                      /* return
      ret
353
354
355
356 ecall_as:
357
      ecall
                                      /* cause environment exception
358
359
                                      /* return
      ret
360
361 /*----
362
363 progress_mepc_as:
364
                                      /* read MEPC into t0
365
      csrr t0,
                   mepc
      addi t0,
366
                                      /* set to next instruction
                   t0,
367
      csrw mepc,
                  t0
                                      /* write back
368
      ret
                                      /* return
369
370 #endif /* !DOXYGEN */
371
```

# 8.21 pn\_link/pn\_link.c File Reference

Contains architecture independent implementations of the Link Module functions.

#include "common.h"
Include dependency graph for pn\_link.c:



#### **Functions**

• PN\_CMSK read\_PNLM\_as (void)

Reads PNLM register.

• PN\_CID pn\_begin\_linked (PN\_NUMC numcores)

Links a given number of CoPUs to the CePU.

• PN\_CID pn\_begin\_linked\_m (PN\_CMSK coremask)

Links the CPUs specified in the coremask.

PN\_CID pn\_begin\_linked\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Links the CPUs specified in the coremask\_array.

• int pn\_end\_linked (void)

Ends linked execution.

PN\_CID set\_linked\_as (PN\_CMSK coremask)

Puts the cores marked in the bitmask to linked mode and enables them.

void write\_PNLM\_as (PN\_CMSK coremask)

Writes PNLM register.

# 8.21.1 Detailed Description

Contains architecture independent implementations of the Link Module functions.

Functions with suffix \_as are architecture specific and therefore implemented in the pn\_link\_\$(PN\_ISA).S file in the same directory.

# 8.22 pn\_link/pn\_link\_RV32I.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn\_link.c.

### **Functions**

• PN CID set linked as (PN CMSK coremask)

Puts the cores marked in the bitmask to linked mode and enables them.

PN\_CMSK read\_PNLM\_as (void)

Reads PNLM register.

void write\_PNLM\_as (PN\_CMSK coremask)

Writes PNLM register.

# 8.22.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn link.c.

```
* Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
  * Redistribution and use in source and binary forms, with or without
   * modification, are permitted provided that the following conditions are met:
   * 1. Redistributions of source code must retain the above copyright notice,
  * this list of conditions and the following disclaimer.
10 \,\star\, 2. Redistributions in binary form must reproduce the above copyright notice,
   \star this list of conditions and the following disclaimer in the documentation
12
   * and/or other materials provided with the distribution.
13
14 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
   * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15
   * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
    \star ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
18
   * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
   * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
19
20
   * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
21
   * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
   * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
   * POSSIBILITY OF SUCH DAMAGE.
25
26
38 /*
   * Put in here so Doxygen will know that it is implemented in this file.
   * Sadly, Doxygen has no built in assembly interpreter, so we are stuck with
42
4.3
44 #ifdef DOXYGEN
45
      PN_CID set_linked_as(PN_CMSK coremask) {}
```

```
68
      PN_CMSK read_PNLM_as(void) {}
76
77
8.5
    void write_PNLM_as(PN_CMSK coremask) {}
86
95 #endif /* DOXYGEN */
98
99 #ifndef DOXYGEN
100
101 .text
                                           /* enter text section
                                           /* align code to 2^2 bytes
102 .align 2
103
104 /* declare labels in here to be global \star/
105 .globl set_linked_as
106 .globl
            read PNLM as
107 .globl write_PNLM_as
108
109 /* ParaNut Custom Registers and Instructions */
110 #include "custom_RV32I.S"
111
113
114 set_linked_as:
115
116
117
      * Save away the CePUs state so the CoPUs can recover it later.
118
119
120
                                          /* get space on stack
       addi sp, sp, -52
121
122
                                           /* zero does not need saving
123
                 0 * 4 (sp)
                                           /* save return address
            ra,
124
                                           /\star \ {\tt stack \ pointer \ stored \ elsewhere}
                                           /* global pointer is read later
125
                                           /* thread pointer is not changed
126
                                           /* temporary regs are caller saved
127
128
                  1*4(sp)
                                           /* save callee saved register 0
129
             s1, 2*4(sp)
                                           /* save callee saved register 1
130
                                           /* argument regs are caller saved
                 3*4(sp)
4*4(sp)
5*4(sp)
6*4(sp)
7*4(sp)
                                           /\star save callee saved register 2
131
      SW
             52.
                                           /* save callee saved register 3
132
      SW
             s3.
                                          /* save callee saved register 4
/* save callee saved register 5
/* save callee saved register 6
133
      SW
             s4,
134
      SW
             s5,
135
136
      SW
             s7,
                  8*4(sp)
                                          /* save callee saved register 7
                                           /* save callee saved register 8
137
      SW
             s8,
                   9*4(sp)
                 10*4(sp)
                                           /* save callee saved register 9
138
      SW
            s9.
139
            s10, 11*4(sp)
                                           /* save callee saved register 10
      SW
                                           /* save callee saved register 11
140
            s11, 12*4(sp)
      SW
141
                                           /* temporary regs are caller saved
142
143
      \star Put the stack pointer and thread pointer somewhere safe so that the CoPUs
144
      \star can calculate their own stack pointer later.
145
146
147
148
             t0,
                   sp_loc
                                           /* load adress of location
                                           /* put in stack pointer
/* load adress of location
149
       SW
             sp,
                   0(t0)
150
      la
            t0,
                  tp loc
                 0(t0)
151
                                           /* put in thread pointer
      SW
            tp,
152
153
154
      * Save a0 away since it will get overridden soon.
155
156
           s0, a0
                                           /* copy a0 to s0
                                                                                   */
157
      mv
158
159
160
      \star Put in a fence to make sure everything is properly stored away.
161
162
                                                                                   */
                                           /* synchronize memory
163
       fence
164
165
166
      * Activate the linked mode.
167
168
      csrw pnlm, a0
                                           /* sets pnlm to passed bitmask
169
170
                                           /\star sets pnce to passed bitmask
      csrw pnce, a0
171
172
173
      \star Get back the registers so all CoPUs have the same values to work with.
174
      * We are now linked!
      \star Now, to further proceed, we have to do the following: 
 \star - Initialize gp of CoPUs.
175
176
```

```
* - Initialize tp of CoPUs.
178
       * - Initialize sp of CoPUs.
       \star - Copy the stack of the CePU to all cores.
179
180
181
       \star The following code only works out because the memory layout is like this:
182
183
184
185
186
            sp0----
            This
                              | Thread Space of CePU
187
188
            I needs
189
            | to be
190
             | copied!|
191
            tp1-----
192
193
194
            sp1---
            Сору
195
                                Thread Space of CoPU 1
196
            I it
197
198
            tp2-----
199
200
201
            sp2----
202
203
            Сору
                                Thread Space of CoPU 2
204
            I it
205
            | here!
206
207
            tp3-
208
                                                                       Big Adress
209
210
211
       \star All thread spaces are equally sized to shared_mem_size. The stack grows
212
       \star downwards (so upwards in this picture since the adress growth direction is
213
       * downwards.
214
215
       \star All of this means that we can calculate tp1, tp2, tp3 etc. with just tp0
216
       * and an offset of shared_mem_size * Core ID.
217
       \star Same goes for sp1, sp2, sp3 etc.
       \star The size of the stack can be calculated with just this data, too.
218
219
220
       /* initialize global pointer */
221
222
       .option push
223
       .option norelax
224
       la gp, __global_pointer$
225
       .option pop
226
       /* get the thread pointer */
227
228
       csrr t0,
                   mhartid
                                             /* read core ID
229
       1 w
             t1,
                    shared_mem_size
                                             /\star load size of shared memory
                   t1, t0
tp_loc
230
       mul
            t2,
                                             /* calculate individual offset
231
                                             /\star load thread pointer of CePU
       lw
             a2.
       add tp,
                   a2, t2
                                             /* add individual offset
232
233
234
       /* getting the stack pointer */
           al, sp_loc
sp, al, t
235
       lw
                                             /\star get stack pointer of CePU
236
       add
                    a1, t2
                                             /* add individual offset
237
238
239
       * Copy stack - memcpy(destination, source, size)
240
       * Destination is own stack.
       \star Source is stack pointer of CePU \ensuremath{^{->}} Already written into al!
241
242
       * Size is calculated as follows:
           (tp of CePU + shared memory size) - sp of CePU
243
244
245
246
       mv
             a0,
                                             /* destination is own stack
                    sp
247
       add a2,
                          t1
                                             /\star tp of CePU + shared memory size
248
       sub
            a2,
                    a2,
                          a1
                                             /\star substract sp of CePU
249
       fence
                                             /★ synchronize memory
       call memcpy
250
                                             /* copy the stack
                                             /* synchronize memory
251
       fence
252
253
254
       * Recover the CePUs state.
255
256
257
                    0*4(sp)
                                             /* load return address
       1w
             ra,
                                             /* load callee saved register 0
258
                    1*4(sp)
       1w
             s0,
                    2*4(sp)
259
                                             /* load callee saved register 1
             s1,
260
       lw
              s2,
                    3*4(sp)
                                             /* load callee saved register 2
261
       lw
             s3,
                    4 * 4 (sp)
                                             /* load callee saved register 3
                                             /\star load callee saved register 4
2.62
       ٦w
             s4,
                    5*4(sp)
263
                   6*4(sp)
                                             /* load callee saved register 5
       lw
             s5.
```

```
264
         s6, 7*4(sp)
s7, 8*4(sp)
s8, 9*4(sp)
                                   /* load callee saved register 6
265
                                   /* load callee saved register 7
266
                                   /* load callee saved register 8
         s9, 10*4(sp)
                                  /* load callee saved register 9
267
     lw
          s10, 11*4(sp)
2.68
     1 w
                                   /\star load callee saved register 10
         s11, 12*4(sp)
                                  /* load callee saved register 11
269
     lw
271
     addi sp,
              sp, 52
272
273
     * Get the core ID, store in return value, return
274
275
     csrr a0, mhartid
277
                                  /* put mhartid into a0
278
                                   /* return
279
280 /*-----
281
282 read_PNLM_as:
                                 /* put pnlm in return value
284
     csrr a0, pnlm
285
                                   /* return
286
287 /*-----
288
289 write_PNLM_as:
290
                                /* put pnlm in return value
/* return
291
     csrw pnlm, a0
292
     ret
293
294 #endif /* !DOXYGEN */
```

# 8.23 pn\_spinlock/pn\_spinlock.c File Reference

Contains architecture independent implementations of the Spinlock Module functions.

```
#include "common.h"
#include <stddef.h>
Include dependency graph for pn_spinlock.c:
```



#### **Functions**

int pn\_spinlock\_init (\_pn\_spinlock \*spinlock)

Creates a lock.

int pn\_spinlock\_lock (\_pn\_spinlock \*spinlock)

Waits for a lock. Forever, if it must. Use with caution.

int pn\_spinlock\_trylock (\_pn\_spinlock \*spinlock)

Tries to acquire a lock. Nonblocking.

int pn\_spinlock\_unlock (\_pn\_spinlock \*spinlock)

Unlocks a lock.

int pn\_spinlock\_destroy (\_pn\_spinlock \*spinlock)
 Destroys a lock.

int init\_as (\_pn\_spinlock \*spinlock)

Sets lock to free, no conditions checked.

int trylock\_as (\_pn\_spinlock \*spinlock, PN\_CID coreid)

Tries locking the lock. Fails if not free.

• int unlock\_as (\_pn\_spinlock \*spinlock, PN\_CID coreid)

Tries unlocking. Fails if not owned by current hart.

int destroy\_as (\_pn\_spinlock \*spinlock, PN\_CID coreid)

Sets lock to dead if it's free or it's owned by current hart.

# 8.23.1 Detailed Description

Contains architecture independent implementations of the Spinlock Module functions.

Functions with suffix \_as are architecture specific and therefore implemented in the pn\_spinlock\_\$(PN\_ISA).S file in the same directory.

# 8.24 pn\_spinlock/pn\_spinlock\_RV32I.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn spinlock.c.

# **Functions**

int init\_as (\_pn\_spinlock \*spinlock)

Sets lock to free, no conditions checked.

• int trylock as ( pn spinlock \*spinlock, PN CID coreid)

Tries locking the lock. Fails if not free.

int unlock\_as (\_pn\_spinlock \*spinlock, PN\_CID coreid)

Tries unlocking. Fails if not owned by current hart.

int destroy\_as (\_pn\_spinlock \*spinlock, PN\_CID coreid)

Sets lock to dead if it's free or it's owned by current hart.

# 8.24.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn spinlock.c.

When changing anything in here, make sure that these changes reflect on the internal lock of the Thread Module. The internal lock there needs to be created as an initialized lock!

```
* Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
  * Redistribution and use in source and binary forms, with or without
  * modification, are permitted provided that the following conditions are met:
   \star 1. Redistributions of source code must retain the above copyright notice,
8
  \star this list of conditions and the following disclaimer.
10 \star 2. Redistributions in binary form must reproduce the above copyright notice, 11 \star this list of conditions and the following disclaimer in the documentation
   * and/or other materials provided with the distribution.
14
    * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
   * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
17
18
20 \star SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
22 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
23 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
   * POSSIBILITY OF SUCH DAMAGE.
24
25
26
42 /*
43
   \star Put in here so Doxygen will know that it is implemented in this file.
    * Sadly, Doxygen has no built in assembly interpreter, so we are stuck with
44
45
    * this.
48 #ifdef DOXYGEN
49
      int init as ( pn spinlock *spinlock) {}
64
65
      int trylock_as(_pn_spinlock *spinlock, PN_CID coreid) {}
72
78
      int unlock_as(_pn_spinlock *spinlock, PN_CID coreid) {}
79
      int destroy_as(_pn_spinlock *spinlock, PN_CID coreid) {}
85
86
95 #endif /* DOXYGEN */
98
99 #ifndef DOXYGEN
100
101 .text
                                                   /* enter text section
102 .align 2
                                                   /* align Code to 2^2 Bytes
103
104 /* declare labels in here to be global */
105 .globl init_as
              trylock_as
106 .globl
107 .globl
              unlock as
108 .globl
              destroy_as
109
110 /* local defines */
111 .equ
           DEAD, -2
112 .equ
              FREE, -1
113
114 /* ParaNut Custom Registers and Instructions */
115 #include "custom_RV32I.S
116
117 /*
118 * Naming conventions in this file:
119
120
    * a0 contains address of owner_ID or error value on return. Only the Helpers at
     \star the bottom are allowed to meddle with it.
121
122
123
     * al contains ID of executing core.
124
125
     * t0 is copy of owner_ID. It takes values DEAD, FREE, or ID of the CPU owning
126
     * the lock.
127
```

```
* tl indicates if original value has been touched when trying to write the copy
     * back to memory. This will lead to occ_error.
130
131
     * Unexpected values of t0 will lead to param_error.
132
     * t2 is DEAD, t3 is FREE.
133
134
135
137
138 init as:
139
                           (a0)
                                           /* load owner_ID into t0
140
       lr.w t0,
141
                                           /* bring me to live (wake me up inside)
142
                           store
                                           /* store back and evaluate success
143
144 /*----
145
146 trylock_as:
147

      li
      t3,
      FREE
      /* load FREE

      lr.w
      t0,
      (a0)
      /* load owner_ID into t0

      bne
      t0,
      t3,
      occ_error
      /* if lock is not free, return occerr

      mv
      t0,
      a1
      /* set owner_ID to core ID

      j
      store
      /* store back and evaluate success

148
149
      bne t0,
mv t0,
150
151
152
153
154 /*-----
155
156 unlock_as:
                         157
158
       lr.w t0.
      bne t0,
li t0,
159
160
161
162
163 /*----
164
165 destroy_as:
166
       li t3, FREE /* load FREE lr.w t0, (a0) /* load owner_ID into t0
167
168
     beq t0, t3, free_or_mine /* if lock is free, skip next instruction */
bne t0, a1, param_error /* if lock not CPU owned, return paramerr */
free_or_mine: /* reached this if lock is free or mine */
li t0, DEAD /* kill lock */
j store /* store back and evaluate success */
169
174
176
177 store:
       sc.w t1, t0, (a0)
bnez t1, occ_error
                                           /* write back owner ID
179
                                           /* jump if we did not get reservation
       j success_return
180
                                           /* successful execution
181
182 /*----
183
184 success_return:
185
                                           /* load return value for success
186
187
188 /*----
189
190 param_error:
191
                                          /* load return value for parameter error */
192
193
194 /*----
195
196 occ_error:
      li a0,
                               /* load return value for occupation error */
197
198
199
200 #endif /* !DOXYGEN */
201
```

# 8.25 pn\_thread/pn\_thread.c File Reference

Contains architecture independent implementations of the Thread Module functions.

#include "common.h"

Include dependency graph for pn\_thread.c:



#### **Functions**

• void pn\_thread\_entry ()

Function that has to be called for CoPUs at the end of the startup code.

• PN\_CID pn\_begin\_threaded (PN\_NUMC numcores)

Puts numcores CPUs in threaded mode.

PN\_CID pn\_begin\_threaded\_m (PN\_CMSK coremask)

Puts the CPUs specified in the coremask in threaded mode.

• PN\_CID pn\_begin\_threaded\_gm (PN\_CMSK \*coremask\_array, PN\_NUMG array\_size)

Puts the CPUs specified in the coremask\_array in threaded mode.

• int pn\_end\_threaded (void)

Ends threaded execution.

void set\_threaded\_as (PN\_CMSK coremask)

Takes the linked flag away from all cores and enables the cores in the coremask.

void enter\_threaded\_mode\_as (void)

Prepares CoPU for threaded mode by taking the CePUs stack.

# 8.25.1 Detailed Description

Contains architecture independent implementations of the Thread Module functions.

Functions with suffix \_as are architecture specific and therefore implemented in the pn\_thread\_\$(PN\_ISA).S file in the same directory.

# 8.26 pn\_thread/pn\_thread\_RV32I.S File Reference

Contains RV32I assembly implementations of assembly functions called in pn thread.c.

#### **Functions**

· void set threaded as (PN CMSK coremask)

Takes the linked flag away from all cores and enables the cores in the coremask.

void enter\_threaded\_mode\_as (void)

Prepares CoPU for threaded mode by taking the CePUs stack.

# 8.26.1 Detailed Description

Contains RV32I assembly implementations of assembly functions called in pn\_thread.c.

```
1 /* 2 * Copyright 2019-2020 Anna Pfuetzner (<annakerstin.pfuetzner@gmail.com>)
  \star Redistribution and use in source and binary forms, with or without
  \star modification, are permitted provided that the following conditions are met:
  \star 1. Redistributions of source code must retain the above copyright notice,
  \star this list of conditions and the following disclaimer.
10 \,\,\star\, 2. Redistributions in binary form must reproduce the above copyright notice,
   \star this list of conditions and the following disclaimer in the documentation
11
   * and/or other materials provided with the distribution.
12
13
14 \star THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15 \star AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
   * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
   * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
23
24 * POSSIBILITY OF SUCH DAMAGE.
25
38 /*
   * Put in here so Doxygen will know that it is implemented in this file.
39
40
   \star Sadly, Doxygen has no built in assembly interpreter, so we are stuck with
41
   * this.
42
43
44 #ifdef DOXYGEN
45
65
     void set_threaded_as(PN_CMSK coremask) {}
66
     void enter threaded mode as(void) {}
75
76
85 #endif /* DOXYGEN */
88
89 #ifndef DOXYGEN
90
91 .text
                                         /* enter text section
                                         /* align Code to 2^2 Bytes
92 .align 2
94 /* declare labels in here to be global */
95 .globl set_threaded_as
96 .globl
          enter threaded mode as
98 /* ParaNut Custom Registers and Instructions */
```

```
99 #include "custom_RV32I.S"
100
102
103 set threaded as:
104
105
106
       * Save away the CePUs state so the CoPUs can recover it later.
107
108
                                               /* get space on stack
       addi sp,
                    sp, -52
109
110
                                                /* zero does not need saving
111
112
                                                /* save return address
              ra, 0*4(sp)
113
                                                 /\star stack pointer stored elsewhere
                                                /* global pointer is read later
/* thread pointer is not changed
114
115
                                                /* temporary regs are caller saved
/* save callee saved register 0
116
117
              s0,
                   1*4(sp)
                                                /* save callee saved register 1
118
                    2*4(sp)
       SW
              s1,
                                               /* argument regs are caller saved
/* save callee saved register 2
119
120
               s2.
                   3*4(sp)
                   4 * 4 (sp)
5 * 4 (sp)
6 * 4 (sp)
7 * 4 (sp)
8 * 4 (sp)
                                               /* save callee saved register 3
/* save callee saved register 4
121
       SW
              s3,
122
       SW
              s4.
                                               /* save callee saved register 5
/* save callee saved register 6
/* save callee saved register 7
123
              s5,
       SW
124
       sw
              s6,
125
                                               /* save callee saved register 8
126
              s8,
                    9*4(sp)
       SW
                                                /* save callee saved register 9
127
       SW
              s9,
                   10 * 4 (sp)
128
       SW
              s10, 11*4(sp)
                                                /* save callee saved register 10
            s11, 12*4(sp)
129
                                                /* save callee saved register 11
       SW
130
                                                 /\star temporary regs are caller saved
131
132
133
       * Put the stack pointer and thread pointer somewhere safe so that the CoPUs
134
135
       \star can calculate their own stack pointer later.
136
137
              t0, sp_loc
sp, 0(t0)
138
       la
                                               /* load adress of location
139
       SW
                                                /* put in stack pointer
                                                /\star load adress of location
140
       la
             t0,
                    tp_loc
                   0(t0)
                                                /* put in thread pointer
141
       SW
              tp,
142
143
144
       * Save a0 away since it will get overridden soon.
145
146
                                                                                              */
147
              s0.
                   a0
                                               /* copy a0 to s0
       mν
148
149
150
       * Copy the whole thread stack to shared memory location.
151
       \star Look at the following ASCII art to understand what I am doing.
       * To the left, you can see the thread space of the CePU. The stack is the * bottom part. It grows "downwards" which means it goes against normal address
152
153
       * growth direction (so upwards in this picture).
154
155
       * On the right, you can see the shared memory. This is where we want to copy
156
       * the stack.
157
158
                                                           shared_mem_start(t0)--
159
160
161
162
163
164
                                     shared_mem_size(t1)
                                                                                   | direction
165
166
167
168
169
170
             sp--memcpy source(a1)
                                                         memcpy destination(a0) --
             | This
171
                                                                         | Copy it|
             | needs | memcpy size(a2) |
172
                                                                         l over
173
             | to be
                                                                         | here!
             | copied!|
174
175
                                                    a0 (after first operation) --
176
177
              t0, shared_mem_start
t1, shared_mem_size
                                                /* load adress of shared memory
178
       1 w
179
                                                /* load size of shared memory
       lw
180
                            t1
                                                 /\star calculate the start adress of stack \star/
181
                                                /* calculate the stack size
/* calculate where the end of the
182
       sub
              a2,
                     t2,
                            sp
183
       add
              a0,
                     t0,
                            t1
                                                /* stack would be in shared memory
184
       sub
              a0,
                     a0,
                            a2
                                                /* use stack pointer as source
185
       mv
              a1.
                     sp
```

```
186
                                               /* synchronize memory
                                                                                          */
       fence
187
       call memcpy
188
                                               /* copy the memory
189
       fence
                                               /∗ synchronize memory
190
191
192
       * Activate the threaded mode.
193
194
195
       csrw pnlm, x0
                                               /* set linked mask to all 0
                                              /* enable the cores in the coremask
196
       csrw pnce, s0
197
198
199
      * The rest is done by the CoPUs themselves (see startup code). We only need
200
       * to return at this point. The CoPUs will return to the same address!
201
202
             s0,
                    1 * 4 (sp)
                                              /* get s0 back
203
       lw
                   0 * 4 (sp)
                                              /* get ra back
204
       1w
             ra,
                   sp, 52
                                              /* put stack back
205
       addi sp,
206
                                               /* return
207
208 /*----
209
210 enter_threaded_mode_as:
211
212
213
       * So, what do we need to do so the CoPU is can operate in threaded mode?
214
       \star Basically, we just need to copy the stack from the CePU in the state it
       * was during set_threaded_as(). Afterwards, we are retrieving the CePUs state * from the copied stack. Since we also recovered the return adress, to CoPU
215
216
217
       * that executes this will afterwards jump to the end of the function that
218
       * started the threaded mode.
219
220
       \star Let us get the stack from the shared memory area. The CePU was hopefully
221
       * nice enough to copy its stack there earlier.
       * Look at the following ASCII art to understand what I am doing.
222
       * To the left, you can see the thread space of the CoPU. The stack is the * bottom part. It grows "downwards" which means it goes against normal address
224
225
       * growth direction (so upwards in this picture). We need to set our own
226
       \star stack pointer correctly from the data we got.
       \star On the right, you can see the shared memory. This is where we want to get
227
228
       * the stack from.
229
       * So what do we even know in the current position?
       * We know: shared_mem_start, shared_mem_size, and the thread and stack
230
231
       \star pointer of the CePU. From that, we can calculate everything we need.
232
233
                                                        shared_mem_start(t0)--
234
235
236
237
                                                                                   adress
238
                                                                                   growth
239
                                    shared_mem_size(t1)
                                                                                 direction
240
241
242
243
244
245
             sp--memcpy destination(a0) |
                                                            memcpy source(a1)-
             Copy it
246
                                                                      | This
247
                           memcpy size(a2)
             | over
                                                                      | needs
248
             | here!
                                                                      | to be
                                                                      | copied!|
249
250
251
252
253
              t0,
                                              /* load adress of shared memory
       lw
                    shared mem start
                                              /* load size of shared memory
254
       lw
              t1.
                    shared mem size
                                               /* get CePUs stack pointer
255
              t4,
                    sp_loc
256
                                              /* get CePUs thread pointer
                    tp_loc
257
                                              /* memcpy size = (tp of CePU +
/* shared_mem_size) - sp of CePU
258
       add
              a2.
                    t.5.
                           t.1
259
       sub
              a2.
                    a2.
                           t4
260
261
                           t1
                                              /* memcpy source = (shared_mem_start +
262
       sub
              a1,
                    a1,
                           a2
                                              /* shared_mem_size) - memcpy size
263
264
       add
              aO.
                     tp,
                           + 1
                                              /* memcpy destination = (tp +
265
                                              /* shared_mem_size) - memcpy size
       sub
              a0,
                    a0.
                           a2
                                                                                         */
266
                    a0
267
                                               /* sp = memcpy destination
                                                                                          */
       mv
              sp,
268
269
       call memcpy
                                               /* copy the memory
270
2.71
272
       * Put in a fence to make sure everything is properly stored away.
```

```
273
           */
274
275
                                                                                                                                         */
           fence
                                                                       /* synchronize memory
276
277
278
           * Recover the CePUs state.
279
          */
280
                   ra, 0*4(sp)

s0, 1*4(sp)

s1, 2*4(sp)

s2, 3*4(sp)

s3, 4*4(sp)

s4, 5*4(sp)

s5, 6*4(sp)

s6, 7*4(sp)

s7, 8*4(sp)

s8, 9*4(sp)
                                                                    /* load return address
/* load callee saved register 0
281
                                                               /* load callee saved register 0
/* load callee saved register 1
/* load callee saved register 2
/* load callee saved register 3
/* load callee saved register 4
/* load callee saved register 5
/* load callee saved register 6
/* load callee saved register 7
/* load callee saved register 7
/* load callee saved register 8
/* load callee saved register 9
/* load callee saved register 10
/* load callee saved register 11
282
           lw
283
           lw
284
          1w
285
           lw
286
287
           lw
288
          lw
289
           1 w
290
                               9*4(sp)
           lw
                   s9, 10*4(sp)
291
          lw
292
                    s10, 11*4(sp)
                  s11, 12*4(sp)
293
294
295
          addi sp, sp, 52
                                                                    /* set back stack pointer
296
297
298
          * Returning. Note that we have changed ra to somewhere in
299
           * pn_begin_threaded[_m|_gm].
300
301
302
           ret
                                                                       /* return
                                                                                                                                         */
303
304 #endif /* !DOXYGEN */
```

# Index

| pn_spinlock, 85                   | Internal Assembly Calls, 29         |
|-----------------------------------|-------------------------------------|
| owner_ID, 86                      | cache_sets_as                       |
| _pn_spinlock                      | Internal Assembly Calls, 29         |
| Typedefs, 48                      | common/common.h, 87                 |
|                                   | common/common_RV32I.S, 90           |
| ALL_HALTED                        | common/custom_RV32I.S, 92           |
| Commonly Used Defines, 17         | Commonly Used Defines, 17           |
|                                   | ALL_HALTED, 17                      |
| BEGIN_THREADED_LINKED_SEC_CHECK_M | BEGIN_THREADED_LINKED_SEC_CHECK_M   |
| Commonly Used Defines, 18         | 18                                  |
| BEGIN_THREADED_LINKED_SEC_CHECK   | BEGIN THREADED LINKED SEC CHECK, 17 |
| Commonly Used Defines, 17         | CONVERT_NUMC_TO_MASK, 18            |
| BULK_LINES                        | COPU_CHECK, 18                      |
| pn_cache.c, 108                   | TERMNL, 18                          |
| Base Module, 55                   | coreid_as                           |
| pn_coreid, 56                     | Internal Assembly Calls, 30         |
| pn_coreid_g, 56                   | mornar rossmary same, so            |
| pn_halt, 57                       | destroy_as                          |
| pn_halt_CoPU_gm, 58               | Internal Assembly Calls, 30         |
| pn_halt_CoPU_m, 58                | disable_cache_as                    |
| pn_halt_CoPU, 57                  | Internal Assembly Calls, 30         |
| pn_m2cap, 59                      | internal Assembly Calls, 30         |
| pn_m2cap_g, 59                    | and an                              |
| pn_m3cap, 60                      | ecall_as                            |
| pn_m3cap_g, 60                    | Internal Assembly Calls, 30         |
| pn_numcores, 61                   | enable_CPU_as                       |
| pn_simulation, 61                 | Internal Assembly Calls, 31         |
| pn_time_ns, 61                    | enable_cache_as                     |
|                                   | Internal Assembly Calls, 30         |
| CINV                              | enter_threaded_mode_as              |
| ParaNut Custom Instructions, 24   | Internal Assembly Calls, 31         |
| CONVERT_NUMC_TO_MASK              | Error Codes, 50                     |
| Commonly Used Defines, 18         | PN_ERR_CACHE_LINESIZE, 50           |
| COPU_CHECK                        | PN_ERR_COPU, 51                     |
| Commonly Used Defines, 18         | PN_ERR_EXC, 51                      |
| CWB                               | PN_ERR_LOCKOCC, 51                  |
| ParaNut Custom Instructions, 24   | PN_ERR_MATCH, 52                    |
| Cache Module, 71                  | PN_ERR_NOIMP, 52                    |
| pn_cache_disable, 72              | PN_ERR_PARAM, 52                    |
| pn_cache_enable, 72               | PN_SUCCESS, 52                      |
| pn_cache_flush, 72                | Exception Module, 76                |
| pn_cache_flush_all, 73            | pn_ecall, 76                        |
| pn_cache_init, 73                 | pn_exception_set_handler, 77        |
| pn_cache_invalidate, 73           | pn_interrupt_disable, 77            |
| pn_cache_invalidate_all, 74       | pn_interrupt_enable, 77             |
| pn_cache_linesize, 74             | pn_progress_mepc, 78                |
| pn_cache_size, 74                 | exception_entry_as                  |
| pn_cache_writeback, 74            | Internal Assembly Calls, 31         |
| pn_cache_writeback_all, 75        | exception_init_as                   |
| cache_banks_as                    | Internal Assembly Calls, 31         |

| flush_1024_as                                                                                                                                                                                                                                                          | flush_512_as, 32                                                                                                                                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal Assembly Calls, 31                                                                                                                                                                                                                                            | flush_64_as, 33                                                                                                                                                                                                                                                                                                                       |
| flush_128_as                                                                                                                                                                                                                                                           | flush_bulk_1024_as, 33                                                                                                                                                                                                                                                                                                                |
| Internal Assembly Calls, 32                                                                                                                                                                                                                                            | flush_bulk_128_as, 33                                                                                                                                                                                                                                                                                                                 |
| flush_2048_as                                                                                                                                                                                                                                                          | flush_bulk_2048_as, 33                                                                                                                                                                                                                                                                                                                |
| Internal Assembly Calls, 32                                                                                                                                                                                                                                            | flush_bulk_256_as, 33                                                                                                                                                                                                                                                                                                                 |
| flush_256_as                                                                                                                                                                                                                                                           | flush_bulk_32_as, 34                                                                                                                                                                                                                                                                                                                  |
| Internal Assembly Calls, 32                                                                                                                                                                                                                                            | flush_bulk_512_as, 34                                                                                                                                                                                                                                                                                                                 |
| flush_32_as                                                                                                                                                                                                                                                            | flush_bulk_64_as, 34                                                                                                                                                                                                                                                                                                                  |
| Internal Assembly Calls, 32                                                                                                                                                                                                                                            | freq_as, 34                                                                                                                                                                                                                                                                                                                           |
| flush_512_as Internal Assembly Calls, 32                                                                                                                                                                                                                               | halt_as, 34                                                                                                                                                                                                                                                                                                                           |
| flush 64 as                                                                                                                                                                                                                                                            | init_as, 35                                                                                                                                                                                                                                                                                                                           |
| Internal Assembly Calls, 33                                                                                                                                                                                                                                            | invalidate_1024_as, 35                                                                                                                                                                                                                                                                                                                |
| flush_bulk_1024_as                                                                                                                                                                                                                                                     | invalidate_128_as, 35                                                                                                                                                                                                                                                                                                                 |
| Internal Assembly Calls, 33                                                                                                                                                                                                                                            | invalidate_2048_as, 35                                                                                                                                                                                                                                                                                                                |
| flush bulk 128 as                                                                                                                                                                                                                                                      | invalidate_256_as, 35                                                                                                                                                                                                                                                                                                                 |
| Internal Assembly Calls, 33                                                                                                                                                                                                                                            | invalidate_32_as, 36                                                                                                                                                                                                                                                                                                                  |
| flush_bulk_2048_as                                                                                                                                                                                                                                                     | invalidate_512_as, 36                                                                                                                                                                                                                                                                                                                 |
| Internal Assembly Calls, 33                                                                                                                                                                                                                                            | invalidate_64_as, 36                                                                                                                                                                                                                                                                                                                  |
| flush_bulk_256_as                                                                                                                                                                                                                                                      | invalidate_bulk_1024_as, 36                                                                                                                                                                                                                                                                                                           |
| Internal Assembly Calls, 33                                                                                                                                                                                                                                            | invalidate_bulk_128_as, 36                                                                                                                                                                                                                                                                                                            |
| flush_bulk_32_as                                                                                                                                                                                                                                                       | invalidate_bulk_2048_as, 37                                                                                                                                                                                                                                                                                                           |
| Internal Assembly Calls, 34                                                                                                                                                                                                                                            | invalidate_bulk_256_as, 37                                                                                                                                                                                                                                                                                                            |
| flush_bulk_512_as                                                                                                                                                                                                                                                      | invalidate_bulk_32_as, 37 invalidate_bulk_512_as, 37                                                                                                                                                                                                                                                                                  |
| Internal Assembly Calls, 34                                                                                                                                                                                                                                            | invalidate_bulk_64_as, 37                                                                                                                                                                                                                                                                                                             |
| flush bulk 64 as                                                                                                                                                                                                                                                       | m2cap_as, 38                                                                                                                                                                                                                                                                                                                          |
| Internal Assembly Calls, 34                                                                                                                                                                                                                                            | mem_size_as, 38                                                                                                                                                                                                                                                                                                                       |
| freq_as                                                                                                                                                                                                                                                                | numcores_as, 38                                                                                                                                                                                                                                                                                                                       |
| Internal Assembly Calls, 34                                                                                                                                                                                                                                            | progress_mepc_as, 38                                                                                                                                                                                                                                                                                                                  |
| ,                                                                                                                                                                                                                                                                      | read_MTVAL_as, 39                                                                                                                                                                                                                                                                                                                     |
| Global Variables, 19                                                                                                                                                                                                                                                   | read_PNCAUSE_as, 39                                                                                                                                                                                                                                                                                                                   |
| sp_loc, 19                                                                                                                                                                                                                                                             | read_PNCE_as, 39                                                                                                                                                                                                                                                                                                                      |
| tp_loc, 19                                                                                                                                                                                                                                                             | read_PNEPC_as, 39                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                        | read_PNLM_as, 40                                                                                                                                                                                                                                                                                                                      |
| HALT                                                                                                                                                                                                                                                                   | read_PNX as, 40                                                                                                                                                                                                                                                                                                                       |
| ParaNut Custom Instructions, 25                                                                                                                                                                                                                                        | set linked as, 40                                                                                                                                                                                                                                                                                                                     |
| halt_as                                                                                                                                                                                                                                                                | set_threaded_as, 40                                                                                                                                                                                                                                                                                                                   |
| Internal Assembly Calls, 34                                                                                                                                                                                                                                            | simulation_as, 41                                                                                                                                                                                                                                                                                                                     |
| init on                                                                                                                                                                                                                                                                | ticks_as, 41                                                                                                                                                                                                                                                                                                                          |
| init_as                                                                                                                                                                                                                                                                | trylock as, 41                                                                                                                                                                                                                                                                                                                        |
| Internal Assembly Calls, 35 Internal Assembly Calls, 26                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                       |
| internal Assembly Galls, 20                                                                                                                                                                                                                                            | • -                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                        | unlock_as, 41                                                                                                                                                                                                                                                                                                                         |
| cache_banks_as, 29                                                                                                                                                                                                                                                     | unlock_as, 41<br>write_MSTATUS_as, 42                                                                                                                                                                                                                                                                                                 |
| cache_banks_as, 29<br>cache_sets_as, 29                                                                                                                                                                                                                                | unlock_as, 41<br>write_MSTATUS_as, 42<br>write_PNLM_as, 43                                                                                                                                                                                                                                                                            |
| cache_banks_as, 29<br>cache_sets_as, 29<br>coreid_as, 30                                                                                                                                                                                                               | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43                                                                                                                                                                                                                                                              |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30                                                                                                                                                                                                      | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43                                                                                                                                                                                                                                        |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30                                                                                                                                                                                 | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43                                                                                                                                                                                                                   |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30                                                                                                                                                                    | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43                                                                                                                                                                                             |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31                                                                                                                                                  | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44                                                                                                                                                                        |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31 enable_cache_as, 30                                                                                                                              | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44 writeback_32_as, 44                                                                                                                                                    |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31 enable_cache_as, 30 enter_threaded_mode_as, 31                                                                                                   | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44 writeback_32_as, 44 writeback_512_as, 44                                                                                                                               |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31 enable_cache_as, 30 enter_threaded_mode_as, 31 exception_entry_as, 31                                                                            | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44 writeback_32_as, 44 writeback_512_as, 44 writeback_64_as, 44                                                                                                           |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31 enable_cache_as, 30 enter_threaded_mode_as, 31 exception_entry_as, 31 exception_init_as, 31                                                      | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44 writeback_32_as, 44 writeback_512_as, 44                                                                                                                               |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31 enable_cache_as, 30 enter_threaded_mode_as, 31 exception_entry_as, 31 exception_init_as, 31 flush_1024_as, 31                                    | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44 writeback_32_as, 44 writeback_512_as, 44 writeback_64_as, 44 writeback_bulk_1024_as, 44 writeback_bulk_128_as, 45                                                      |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31 enable_cache_as, 30 enter_threaded_mode_as, 31 exception_entry_as, 31 exception_init_as, 31 flush_1024_as, 31 flush_128_as, 32                   | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44 writeback_32_as, 44 writeback_512_as, 44 writeback_64_as, 44 writeback_bulk_1024_as, 44 writeback_bulk_128_as, 45 writeback_bulk_2048_as, 45                           |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31 enable_cache_as, 30 enter_threaded_mode_as, 31 exception_entry_as, 31 exception_init_as, 31 flush_1024_as, 31 flush_128_as, 32 flush_2048_as, 32 | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44 writeback_32_as, 44 writeback_512_as, 44 writeback_64_as, 44 writeback_bulk_1024_as, 44 writeback_bulk_128_as, 45                                                      |
| cache_banks_as, 29 cache_sets_as, 29 coreid_as, 30 destroy_as, 30 disable_cache_as, 30 ecall_as, 30 enable_CPU_as, 31 enable_cache_as, 30 enter_threaded_mode_as, 31 exception_entry_as, 31 exception_init_as, 31 flush_1024_as, 31 flush_128_as, 32                   | unlock_as, 41 write_MSTATUS_as, 42 write_PNLM_as, 43 write_PNXSEL_as, 43 writeback_1024_as, 43 writeback_128_as, 43 writeback_2048_as, 43 writeback_256_as, 44 writeback_32_as, 44 writeback_512_as, 44 writeback_64_as, 44 writeback_bulk_1024_as, 44 writeback_bulk_128_as, 45 writeback_bulk_2048_as, 45 writeback_bulk_256_as, 45 |

| writeback_bulk_64_as, 46                 | libparanut Compile Time Parameters, 83                     |
|------------------------------------------|------------------------------------------------------------|
| invalidate_1024_as                       | PN CID                                                     |
| Internal Assembly Calls, 35              | Typedefs, 48                                               |
| invalidate_128_as                        | PN CMSK                                                    |
| Internal Assembly Calls, 35              | Typedefs, 49                                               |
| invalidate_2048_as                       | PN_COMPILE_RAW                                             |
| Internal Assembly Calls, 35              | libparanut Compile Time Parameters, 83                     |
| invalidate_256_as                        | PN ERR CACHE LINESIZE                                      |
| Internal Assembly Calls, 35              | Error Codes, 50                                            |
| invalidate_32_as                         | PN_ERR_COPU                                                |
| Internal Assembly Calls, 36              | Error Codes, 51                                            |
| invalidate_512_as                        | PN_ERR_EXC                                                 |
| Internal Assembly Calls, 36              | Error Codes, 51                                            |
| invalidate_64_as                         | PN_ERR_LOCKOCC                                             |
| Internal Assembly Calls, 36              | Error Codes, 51                                            |
| invalidate_bulk_1024_as                  | PN_ERR_MATCH                                               |
| Internal Assembly Calls, 36              | Error Codes, 52                                            |
| invalidate_bulk_128_as                   | PN_ERR_NOIMP                                               |
| Internal Assembly Calls, 36              | Error Codes, 52                                            |
| invalidate_bulk_2048_as                  | PN_ERR_PARAM                                               |
| Internal Assembly Calls, 37              | Error Codes, 52                                            |
| invalidate_bulk_256_as                   | PN_NUMC                                                    |
| Internal Assembly Calls, 37              | Typedefs, 49                                               |
| invalidate_bulk_32_as                    | PN_NUMG                                                    |
| Internal Assembly Calls, 37              | Typedefs, 49                                               |
| invalidate_bulk_512_as                   | PN_RWIDTH                                                  |
| Internal Assembly Calls, 37              | libparanut Compile Time Parameters, 84                     |
| invalidate_bulk_64_as                    | PN_SUCCESS                                                 |
| Internal Assembly Calls, 37              | Error Codes, 52                                            |
| libparanut Compile Time Parameters, 83   | ParaNut Control and Status Registers, 20                   |
| PN_CACHE_LINESIZE, 83                    | mtval, 20                                                  |
| PN_COMPILE_RAW, 83                       | pncache, 21                                                |
| PN_RWIDTH, 84                            | pncacheinfo, 21                                            |
| libparanut Helpers, 47                   | pncachesets, 21                                            |
| libparanut Modules, 54                   | pncause, 21                                                |
| libparanut.h, 94                         | pnce, 21                                                   |
| Link Module, 63                          | pnclockinfo, 21                                            |
| pn_begin_linked, 63                      | pncpus, 22                                                 |
| pn_begin_linked_gm, 64                   | pnepc, 22                                                  |
| pn_begin_linked_m, 65                    | pngrpsel, 22                                               |
| pn_end_linked, 66                        | pnlm, 22                                                   |
| p.i_55., 00                              | pnm2cap, 22                                                |
| m2cap_as                                 | pnmemsize, 22                                              |
| Internal Assembly Calls, 38              | pnx, 23                                                    |
| Makefile, 98                             | pnxsel, 23                                                 |
| mem_size_as                              | ParaNut Custom Instructions, 24                            |
| Internal Assembly Calls, 38              | CINV, 24                                                   |
| Modes, 53                                | CWB, 24                                                    |
| mtval                                    | HALT, 25                                                   |
| ParaNut Control and Status Registers, 20 | pn_base/pn_base.c, 101                                     |
|                                          | pn_base/pn_base_RV32I.S, 103                               |
| numcores_as                              | pn_begin_linked                                            |
| Internal Assembly Calls, 38              | 1: 1 14 1 1 00                                             |
|                                          | Link Module, 63                                            |
|                                          | pn_begin_linked_gm                                         |
| owner_ID                                 | pn_begin_linked_gm<br>Link Module, 64                      |
| owner_IDpn_spinlock, 86                  | pn_begin_linked_gm<br>Link Module, 64<br>pn_begin_linked_m |
| _                                        | pn_begin_linked_gm<br>Link Module, 64                      |

| Thread Module, 67                           | Base Module, 58                                 |
|---------------------------------------------|-------------------------------------------------|
| pn_begin_threaded_gm                        | pn_halt_CoPU_m                                  |
| Thread Module, 68                           | Base Module, 58                                 |
| pn_begin_threaded_m                         | pn_halt_CoPU                                    |
| Thread Module, 69                           | Base Module, 57                                 |
| pn_cache.c                                  | pn_interrupt_disable                            |
| BULK_LINES, 108                             | Exception Module, 77                            |
| sec_check, 108                              | pn_interrupt_enable                             |
| pn_cache/pn_cache.c, 104                    | Exception Module, 77                            |
| pn_cache/pn_cache_RV32I_1024.S, 109         | pn_link/pn_link.c, 173                          |
| pn_cache/pn_cache_RV32I_128.S, 113          | pn_link/pn_link_RV32I.S, 174                    |
| pn_cache/pn_cache_RV32I_2048.S, 117         | pn_m2cap                                        |
| pn_cache/pn_cache_RV32I_256.S, 122          | Base Module, 59                                 |
| pn_cache/pn_cache_RV32I_32.S, 126           | pn_m2cap_g                                      |
| pn_cache/pn_cache_RV32I_512.S, 130          | Base Module, 59                                 |
| pn_cache/pn_cache_RV32I_64.S, 135           | pn_m3cap                                        |
| pn_cache/pn_cache_RV32I_auto.S, 139         | Base Module, 60                                 |
| pn_cache/pn_cache_RV32I_buildscript.py, 158 | pn_m3cap_g                                      |
| pn_cache_disable                            | Base Module, 60                                 |
| Cache Module, 72                            | pn_numcores                                     |
| pn_cache_enable                             | Base Module, 61                                 |
| Cache Module, 72                            | pn_progress_mepc                                |
| pn_cache_flush                              | Exception Module, 78                            |
| Cache Module, 72                            | pn_simulation                                   |
| pn_cache_flush_all                          | Base Module, 61                                 |
| Cache Module, 73                            | pn_spinlock/pn_spinlock.c, 177                  |
| pn_cache_init                               | pn_spinlock/pn_spinlock_RV32I.S, 178            |
| Cache Module, 73                            | pn_spinlock_destroy                             |
| pn_cache_invalidate                         | Spinlock Module, 80                             |
| Cache Module, 73                            | pn_spinlock_init                                |
| pn_cache_invalidate_all                     | Spinlock Module, 80                             |
| Cache Module, 74                            | pn_spinlock_lock                                |
| pn_cache_linesize                           | Spinlock Module, 81                             |
| Cache Module, 74                            | pn_spinlock_trylock                             |
| pn_cache_size                               | Spinlock Module, 81                             |
| Cache Module, 74                            | pn_spinlock_unlock                              |
| pn_cache_writeback                          | Spinlock Module, 82                             |
| Cache Module, 74                            | pn_thread/pn_thread.c, 180                      |
| pn_cache_writeback_all                      | pn_thread/pn_thread_RV32I.S, 182                |
| Cache Module, 75                            | pn_thread_entry                                 |
| pn_config.h, 166                            | Thread Module, 70                               |
| pn_coreid                                   | pn_time_ns                                      |
| Base Module, 56                             | Base Module, 61                                 |
| pn_coreid_g                                 | pncache                                         |
| Base Module, 56                             | ParaNut Control and Status Registers, 21        |
| pn_ecall                                    | pncacheinfo                                     |
| Exception Module, 76                        | ParaNut Control and Status Registers, 21        |
| pn_end_linked                               | pncachesets                                     |
| Link Module, 66                             | ParaNut Control and Status Registers, 21        |
| pn_end_threaded                             | pncause                                         |
| Thread Module, 70                           | ParaNut Control and Status Registers, 21        |
| pn_exception/pn_exception.c, 167            | pnce                                            |
| pn_exception/pn_exception_RV32I.S, 169      | ParaNut Control and Status Registers, 21        |
| pn_exception_set_handler                    | pnclockinfo                                     |
| Exception Module, 77                        | ParaNut Control and Status Registers, 21        |
| pn_halt                                     | pncpus  ParaNut Control and Status Posistors 20 |
| Base Module, 57 pn halt CoPU gm             | ParaNut Control and Status Registers, 22        |
| DIL HAIL COPU OIII                          | pnepc                                           |

| ParaNut Control and Status Registers, 22 pngrpsel | Internal Assembly Calls, 41 Typedefs, 48     |
|---------------------------------------------------|----------------------------------------------|
| ParaNut Control and Status Registers, 22          | _pn_spinlock, 48                             |
| pnlm ParaNut Control and Status Registers, 22     | PN_CID, 48<br>PN_CMSK, 49                    |
| pnm2cap                                           | PN NUMC, 49                                  |
| ParaNut Control and Status Registers, 22          | PN_NUMG, 49                                  |
| pnmemsize                                         | unlock as                                    |
| ParaNut Control and Status Registers, 22 pnx      | Internal Assembly Calls, 41                  |
| ParaNut Control and Status Registers, 23          | write MCTATHC ee                             |
| pnxsel                                            | write_MSTATUS_as Internal Assembly Calls, 42 |
| ParaNut Control and Status Registers, 23          | write PNLM as                                |
| progress_mepc_as                                  | Internal Assembly Calls, 43                  |
| Internal Assembly Calls, 38                       | write_PNXSEL_as                              |
| read_MTVAL_as                                     | Internal Assembly Calls, 43                  |
| Internal Assembly Calls, 39                       | writeback_1024_as                            |
| read_PNCAUSE_as                                   | Internal Assembly Calls, 43                  |
| Internal Assembly Calls, 39                       | writeback_128_as                             |
| read_PNCE_as                                      | Internal Assembly Calls, 43                  |
| Internal Assembly Calls, 39                       | writeback_2048_as                            |
| read_PNEPC_as                                     | Internal Assembly Calls, 43                  |
| Internal Assembly Calls, 39                       | writeback_256_as                             |
| read_PNLM_as                                      | Internal Assembly Calls, 44                  |
| Internal Assembly Calls, 40                       | writeback_32_as                              |
| read_PNX_as                                       | Internal Assembly Calls, 44                  |
| Internal Assembly Calls, 40                       | writeback_512_as Internal Assembly Calls, 44 |
| and shook                                         | writeback_64_as                              |
| sec_check<br>pn_cache.c, 108                      | Internal Assembly Calls, 44                  |
| set_linked_as                                     | writeback_bulk_1024_as                       |
| Internal Assembly Calls, 40                       | Internal Assembly Calls, 44                  |
| set threaded as                                   | writeback_bulk_128_as                        |
| Internal Assembly Calls, 40                       | Internal Assembly Calls, 45                  |
| simulation_as                                     | writeback_bulk_2048_as                       |
| Internal Assembly Calls, 41                       | Internal Assembly Calls, 45                  |
| sp_loc                                            | writeback_bulk_256_as                        |
| Global Variables, 19                              | Internal Assembly Calls, 45                  |
| Spinlock Module, 79                               | writeback_bulk_32_as                         |
| pn_spinlock_destroy, 80                           | Internal Assembly Calls, 45                  |
| pn_spinlock_init, 80                              | writeback_bulk_512_as                        |
| pn_spinlock_lock, 81                              | Internal Assembly Calls, 45                  |
| pn_spinlock_trylock, 81                           | writeback_bulk_64_as                         |
| pn_spinlock_unlock, 82                            | Internal Assembly Calls, 46                  |
| TERMNL                                            |                                              |
| Commonly Used Defines, 18                         |                                              |
| Thread Module, 67                                 |                                              |
| pn_begin_threaded, 67                             |                                              |
| pn_begin_threaded_gm, 68                          |                                              |
| pn_begin_threaded_m, 69                           |                                              |
| pn_end_threaded, 70                               |                                              |
| pn_thread_entry, 70                               |                                              |
| ticks_as                                          |                                              |
| Internal Assembly Calls, 41                       |                                              |
| tp_loc                                            |                                              |
| Global Variables, 19                              |                                              |
| trylock_as                                        |                                              |