#### **CSE 321a**

# Computer Organization (1) (1) تنظیم الحاسبات



3<sup>rd</sup> year, Computer Engineering
Fall 2016
Lecture #10



Dr. Hazem Ibrahim Shehata Dept. of Computer & Systems Engineering

Credits to Dr. Ahmed Abdul-Monem Ahmed for the slides

#### **Administrivia**

- Midterm:
  - —New Date: Tuesday, Dec. 13, 2016
  - —New Time: **11:00am 12:30pm**
  - —Location: classroom #27321 (قاعة 44)
  - —Coverage: lecture #1 → lecture #6

Website: <a href="http://hshehata.github.io/courses/zu/cse321a">http://hshehata.github.io/courses/zu/cse321a</a>

Office hours: Sunday 12:00pm-1:00pm

# Chapter 19. Control Unit Operation (Online Appendix)



### **Micro-operations**

- A computer executes programs.
- A program is a sequence of instructions 

   instruction cycles.
- Each instruction is made up of smaller units (subcycles).
  - —e.g., fetch/execute subcycles.
- Each subcycle has a number of steps.
- Each step has a number of micro-operations.
- Each micro-operation does very little.
- Micro-operation is an atomic operation of CPU.
- Any instruction is a sequence of micro-operations.

# **Constituent Elements of Prog. Execution**



### Fetch Subcycle in simple machine

MAR0000000001100100MBR0001000000100000PC000000011001000IR0001101001101000ACIR

- Memory Address Register (MAR)
  - Specifies address for read or write operation.
  - Connected to address bus.
- Memory Buffer Register (MBR)
  - Holds data to write or last data read.
  - Connected to data bus.

- Program Counter (PC)
  - Holds address of next instruction to be fetched.
- Instruction Register (IR)
  - Holds last instruction fetched (being executed).
- Accumulator (AC)
  - Acts as implicit operand.

#### **Fetch Sequence**

- Address of next instruction is in PC.
- Address in PC is copied to MAR.
- Memory location (pointed to by MAR) is read to MBR.
  - —Address in MAR is placed on address bus.
  - —Control unit issues READ command.
  - —Result (data from memory) appears on data bus.
  - Data from data bus is copied into MBR.
- PC is incremented by 1 (in parallel with data fetch from memory).
- Data (instruction) is moved from MBR to IR.
- MBR is now free for further data fetches.

### Fetch Subcycle (symbolic)

```
• t_1: MAR \leftarrow [PC]
• t_2: MBR \leftarrow Memory,
PC \leftarrow [PC] + I
```

•  $t_3$ : (R  $\leftarrow$  [MBR] Micro-operation

(tx = time unit/clock cycle)

Micro-operations take equal times.

#### Or

- $t_1$ : MAR  $\leftarrow$  [PC]
- t<sub>2</sub>: MBR ← Memory
- t<sub>3</sub>: PC ← [PC] + I, IR ← [MBR]

### **Rules for Clock Cycle Grouping**

- Proper sequence must be followed
  - MAR ← [PC] must precede MBR ← Memory
- Read/write conflicts must be avoided
  - A μop reading from reg. X cannot be scheduled at the same step (cycle) with another μop writing to reg. X.
    - Ex.: MBR ← Memory & IR ← [MBR] must not be in same step.
- Resource conflicts must be avoided
  - For instance, 2 μop's involving addition cannot be scheduled at the same step if ALU contains 1 adder only.
  - Note: PC ← [PC] + I involves addition, and hence use ALU.

### **Indirect Subcycle**

- t₁: MAR ← [IR-address] address field of IR
- t<sub>2</sub>: MBR ← Memory
- t<sub>3</sub>: IR-address ← [MBR]

- MBR contains an address.
- IR is now in same state as if direct addressing had been used.

#### **Interrupt Subcycle**

- At the end of the execute subcycle, interrupts are tested.
- Some interrupt occurred → interrupt subcycle.
- Assume: address of ISR routine & address of location to save PC become available in the second step.
- t<sub>1</sub>: MBR ← [PC]
- t₂: MAR ← save-address, PC ← routine-address
- t<sub>3</sub>: Memory ← [MBR]
- This is a minimum
  - May be additional micro-ops to get addresses.
  - N.B. saving context is done by interrupt handler routine, not micro-ops.

# **Execute Subcycle (ADD)**

- Execute subcycle is different for each instruction.
- ADD X
  - Add contents of location X to AC and save result to AC
- t₁: MAR ← [IR-address]
- t<sub>2</sub>: MBR ← Memory
- t<sub>3</sub>: AC ← [AC] + [MBR]

Note no overlap of micro-operations.

# **Execute Subcycle (ISZ)**

- ISZ X increment and skip if zero
  - t₁: MAR ← [IR-address]
  - $t_2$ : MBR  $\leftarrow$  Memory
  - $t_3$ : MBR  $\leftarrow$  [MBR] + 1
  - $t_4$ : Memory  $\leftarrow$  [MBR]

if [MBR] == 0 then 
$$PC \leftarrow [PC] + 1$$

- Notes:
  - "If ..." is a single micro-operation.
  - Micro-operations done during t<sub>4</sub>.

# **Execute Subcycle (BSA)**

- BSA X Branch and save address
  - Address of instruction following BSA is saved in X
  - Execution continues from X+1
  - t₁: MAR ← [IR-address], MBR ← [PC]
  - t<sub>2</sub>: PC ← [IR-address], Memory ← [MBR]
  - $t_3$ : PC  $\leftarrow$  [PC] + 1

# **Instruction Cycle – Flowchart**



#### **Model of the Control Unit**



# **Control Unit – Inputs and Outputs**

#### Inputs

#### Clock:

 One micro-operation (or set of parallel micro-operations) per clock cycle.

#### Instruction register

- Opcode for current instruction.
- Determines which micro-operations are performed.

#### Flags

- State of CPU.
- Results of previous operations.

#### Control signals from control bus

- Interrupts.
- Acknowledgements.
- Outputs (control signals)

#### Within CPU

- Causes data movement.
- Activates specific functions.
- Via control bus: to memory and to I/O modules.



- MAR ← [PC] Instruction Fetch
- Control unit activates signal to open gates between PC and MAR: C2
- MBR ← Memory
  - Open gates between MAR and address bus : Co
  - Memory read control signal.: C<sub>R</sub>
  - Open gates between data bus and MBR: C5

| Micro-operations | Timing                                                   | Active Control<br>Signals |
|------------------|----------------------------------------------------------|---------------------------|
| Fetch:           | $t_1$ : MAR $\leftarrow$ [PC]                            | $C_2$                     |
|                  | $t_2$ : MBR $\leftarrow$ Memory PC $\leftarrow$ [PC] +1  | $C_0, C_R, C_5$           |
|                  | $t_3$ : IR $\leftarrow$ [MBR]                            | $C_4$                     |
| Indirect:        | $t_1$ : MAR $\leftarrow$ [IR-address]                    | C <sub>14</sub>           |
|                  | t₂: MBR ← Memory                                         | $C_0, C_R, C_5$           |
|                  | $t_3$ : IR-address $\leftarrow$ [MBR]                    | $C_4$                     |
| Interrupt:       | $t_1$ : MBR $\leftarrow$ [PC]                            | $C_1$                     |
|                  | t <sub>2</sub> : MAR ← Save-address PC ← Routine-address |                           |
|                  | $t_3$ : Memory $\leftarrow$ [MBR]                        | $C_0$ , $C_W$ , $C_{12}$  |

C<sub>R</sub>: Read control signal to system bus.C<sub>W</sub>: Write control signal to system bus.

- Usually a single internal bus.
- Gates control movement of data onto and off the bus.
- Control signals control data transfer to and from external systems bus.
- Temporary registers needed for proper operation of ALU.
- Example: ADD X

 $t_1$ : MAR  $\leftarrow$  [IR-address]  $t_2$ : MBR  $\leftarrow$  Memory  $Y \leftarrow$  [AC]  $t_3$ :  $Z \leftarrow$  [MBR] + [Y]  $t_4$ : AC  $\leftarrow$  [Z]



#### **Implementing the Control Unit**

- A wide variety of techniques have been used.
- Most of them fall into one of two categories:
  - 1. Hardwired implementation
    - Control signals are generated by a state machine circuit.
  - 2. Microprogrammed implementation
    - Control signals are generated by a **program** similar to machine language programs.

# **Hardwired Implementation**



#### **Control Unit Core**

- To design the core logic, we need to derive a Boolean expression for each control signal.
- Example: let's derive an expression for C<sub>5</sub> (read data from external bus to MBR)
  - —Suppose instruction subcycles are encoded by control signals P & Q s.t. PQ=00 → Fetch, PQ=01 → Indirect, PQ=10 → Execute, PQ=11 → Interrupt.
  - —Suppose C<sub>5</sub> should be **activated** in:
    - Step 2 (T<sub>2</sub>) during fetch and indirect subcycles.
    - Step 3 (T<sub>3</sub>) during execution of ADD (I<sub>5</sub>) and AND (I<sub>8</sub>) instructions.
  - —Boolean expression for C<sub>5</sub>:

$$C_5 = \overline{P}.\overline{Q}.T_2 + \overline{P}.Q.T_2 + P.\overline{Q}.(I_5 + I_8).T_3$$

#### **Problems with Hardwired Design**

- Complex sequencing & micro-operation logic.
- Difficult to design and test.
- Inflexible design.
  - Difficult to add new instructions.

# **Reading Material**

- Stallings, Chapter 19:
  - —URL:

http://www.ecs.csun.edu/~cputnam/Comp546/Stalling s-Appendices/19-Control\_Unit.pdf

- —Pages 1 − 24
- —Pages 30 35