# IITB-CPU

# Guide: Prof. Virendra Singh EE224 : Digital Design

# Team 16

| Aaditya Gupta | Dattaraj Salunkhe | Harsh S Roniyar | Pranav Prakash |
|---------------|-------------------|-----------------|----------------|
| 22B3941       | 22B1296           | 22B3942         | 22B3945        |

## CONTENTS

| 1 | Problem Statement              | 2  |
|---|--------------------------------|----|
| 2 | Components                     | 2  |
| 3 | Instruction Set Architecture   | 3  |
| _ | 3.1 Instruction Formats        | 3  |
|   | 3.2 Instructions Encoding      | 3  |
| 4 | State Descriptions             | 4  |
| - | 4.1 So                         | 4  |
|   | 4.2 S1                         | 4  |
|   | 4.3 S2                         | 4  |
|   | 4.4 S <sub>3</sub>             | 4  |
|   | 4.5 S4                         | 4  |
|   | 4.6 S <sub>5</sub>             | 5  |
|   | 4.7 S6                         | 5  |
|   | 4.8 S <sub>7</sub>             | 5  |
|   | 4.9 S8                         | 5  |
|   | 4.10 S9                        | 5  |
|   | 4.11 S10                       | 6  |
|   | 4.12 S11                       | 6  |
|   | 4.13 S12                       | 6  |
|   | 4.14 S13                       | 6  |
| 5 | Instruction State-Flow Diagram | 6  |
|   | 5.1 ADD/SUB/MUL/AND/ORA/IMP    | 6  |
|   | 5.2 ADI                        | 6  |
|   | 5.3 LHI                        | 6  |
|   | 5.4 LLI                        | 7  |
|   | 5.5 LW                         | 7  |
|   | 5.6 SW                         | 7  |
|   | 5.7 BEQ                        | 7  |
|   | 5.8 JAL                        | 7  |
|   | 5.9 JLR                        | 7  |
| 6 | Finite State Machine           | 8  |
| 7 | DataPath                       | 9  |
| 8 | RTL Simulation                 | 9  |
| 9 | Conclusion                     | 10 |
| _ |                                | 10 |
|   |                                |    |

#### PROBLEM STATEMENT 1

Design a computing system, IITB-CPU, whose instruction set architecture is provided. Use VHDL as HDL to implement the CPU. IITB-CPU is a 16-bit very simple computer developed for teaching purpose based on the Little Computer Architecture. The IITB-CPU is an 8-register, 16-bit computer system, i.e., it can process 16 bits at a time. It should use point-to-point communication infrastructure.

The IITB-CPU is an 8-register, 16-bit computer system. It has 8 general-purpose registers (Ro to R7). Register R7 always stores the Program Counter (Instruction Pointer). PC points to the next instruction. All addresses are short word addresses. This architecture uses condition code register which has two flags Carry flag (C) and Zero flag (Z). The IITB-CPU is general enough to solve complex problems. There are three machine-code instruction formats (R, I, and J type) and a total of 14 instructions.

#### 2 COMPONENTS

- Multiplexers: A multiplexer (or MUX) selects between several input signals and forwards the selected input to a single output line.
- Sign Extenders: Sign Extender performs an operation in which the number of bits representing a specific value is increased to 16 bits by padding while preserving the original sign and value.
- ALU: It stands for arithmetic logic unit and performs arithmetic and logic operations. It performs the functions ADD, SUB, MUL, AND, ORA, IMP along with Zero (Z) flag.
- Left Shifter: A Left Shifter multiplies by powers of 2. Thus, it shifts a binary number left by a specified number of positions.
- **Register File**: The RF contains 8 general purpose registers (R<sub>0</sub> to R<sub>7</sub>). Register R<sub>7</sub> stores the Program Counter (Instruction Pointer).
- FSM (Finite-State Machine): Used as a mathematical model of computation, it is an abstract machine that can be in exactly one of a finite number of states at any given time. Our design has 14 states.
- Datapath: A datapath is a collection of functional units such as arithmetic logic units or multipliers that perform data processing operations, registers. Along with the control unit, it composes the central processing unit (CPU).

#### 3 INSTRUCTION SET ARCHITECTURE

### Instruction Formats

| Opcode | R <sub>A</sub> | $R_{\rm B}$ | R <sub>C</sub> | Unused | Condition<br>(CZ) |
|--------|----------------|-------------|----------------|--------|-------------------|
| 4 bits | 3 bits         | 3 bits      | 3 bits         | 1 bit  | 2 bit             |

 Table 1: R Type Instruction format

| Opcode | $R_A$  | R <sub>C</sub> | Immediate     |
|--------|--------|----------------|---------------|
| 4 bits | 3 bits | 3 bits         | 6 bits signed |

Table 2: I Type Instruction format

| Opcode | $R_A$  | Immediate     |
|--------|--------|---------------|
| 4 bits | 3 bits | 9 bits signed |

Table 3: J Type Instruction format

### 3.2 Instructions Encoding

|     |       |       |                                | I              |             |    |
|-----|-------|-------|--------------------------------|----------------|-------------|----|
| ADD | 00_00 | $R_A$ | $R_{\rm B}$                    | $R_{C}$        | О           | 00 |
| SUB | 00_10 | $R_A$ | $R_{\mathrm{B}}$               | R <sub>C</sub> | О           | 00 |
| MUL | 00_11 | $R_A$ | R <sub>B</sub>                 | R <sub>C</sub> | О           | 00 |
| ADI | 00_01 | $R_A$ | $R_{\mathrm{B}}$               | 6              | bit Immedia | te |
| AND | 01_00 | $R_A$ | R <sub>B</sub>                 | R <sub>C</sub> | 0           | 00 |
| ORA | 01_01 | $R_A$ | $R_{\mathrm{B}}$               | R <sub>C</sub> | 0           | 00 |
| IMP | 01_10 | $R_A$ | R <sub>B</sub>                 | R <sub>C</sub> | 0           | 00 |
| LHI | 10_00 | $R_A$ | o + 8 bit Immediate            |                |             |    |
| LLI | 10_01 | $R_A$ | o + 8 bit Immediate            |                |             |    |
| LW  | 10_10 | $R_A$ | R <sub>B</sub> 6 bit Immediate |                | te          |    |
| SW  | 10_11 | $R_A$ | R <sub>B</sub> 6 bit Immediate |                | te          |    |
| BEQ | 11_00 | $R_A$ | R <sub>B</sub> 6 bit Immediate |                |             |    |
| JAL | 11_01 | $R_A$ | 9 bit Immediate                |                |             |    |
| JLR | 11_10 | $R_A$ | R <sub>B</sub> 000_000         |                |             |    |

# 4 STATE DESCRIPTIONS

## 4.1 S0

| State Operation              | Control |
|------------------------------|---------|
| $PC 	o Mem\_Addr$            | MDR     |
| Mem_Data → T1                | T1:E    |
| $PC \rightarrow ALU\_A$      | ADD     |
| $+2 \rightarrow ALU\_B$      |         |
| $ALU\_C \rightarrow RF\_D_3$ | WR_EN   |
| $Xo7 \rightarrow RF\_A_3$    |         |

# 4.2 S1

| State Operation           | Control |
|---------------------------|---------|
| $r_A \rightarrow RF\_A_1$ |         |
| $r_B \rightarrow RF\_A_2$ |         |
| $RF_D1 \rightarrow T_2$   | T2:E    |
| $RF_D2 \rightarrow T_3$   | T3:E    |

# 4.3 S2

| State Operation          | Control |
|--------------------------|---------|
| $T_2 \rightarrow ALU\_A$ |         |
| $T_3 \rightarrow ALU_B$  |         |
| $ALU\_C \rightarrow T_4$ | T4:E    |
| $r_C \rightarrow T_or$   | T_or:E  |

## 4.4 S3

| State Operation           | Control |
|---------------------------|---------|
| $T_4 \rightarrow RF_D_3$  | WR_EN   |
| $T_or \rightarrow RF_A_3$ |         |

# 4.5 S4

| State Operation          | Control |
|--------------------------|---------|
| $Imm6 \rightarrow SE6$   |         |
| $T_2 \rightarrow ALU\_A$ | ADI     |
| $SE6 \rightarrow ALU\_B$ |         |
| $ALU\_C \rightarrow T_4$ | T4:E    |
| $r_B \rightarrow T\_or$  | T_or:E  |

### 4.6 S5

| State Operation          | Control |
|--------------------------|---------|
| $Imm6 \rightarrow SE6$   |         |
| $SE6 \rightarrow ALU\_A$ |         |
| $T_3 \rightarrow ALU\_B$ |         |
| $ALU\_C \rightarrow T_4$ | T4:E    |

## 4.7 S6

| State Operation             | Control |
|-----------------------------|---------|
| $T_4 \rightarrow Mem\_Addr$ | MDR     |
| Mem_Data → T4               | T4:E    |
| $r_A \rightarrow T_or$      | T_or:E  |

# 4.8 S7

| State Operation             | Control |
|-----------------------------|---------|
| $T_4 \rightarrow Mem\_Addr$ | MWR     |
| T2 → Mem_Data               |         |

# 4.9 S8

| State Operation               | Control |
|-------------------------------|---------|
| $T_2 \rightarrow ALU\_A$      | ADD     |
| $T_3 \rightarrow ALU\_B$      |         |
| $ALU\_C \rightarrow T_4$      |         |
| $ALU\_F\_Z \rightarrow Z\_IN$ |         |
| $r_C \rightarrow T_or$        | T_or:E  |

# 4.10 S9

| State Operation              | Control |
|------------------------------|---------|
| $PC \rightarrow ALU\_A$      |         |
| $Imm6 \to LS \to SE6$        |         |
| $SE6 \rightarrow ALU\_B$     |         |
| $ALU\_C \rightarrow RF\_D_3$ | WR_EN   |
| $Xo7 \rightarrow RF\_A3$     |         |

#### 4.11 S10

| State Operation           | Control |
|---------------------------|---------|
| $r_A \rightarrow RF\_A_3$ |         |
| $PC \rightarrow RF\_D_3$  | WR_EN   |

### 4.12 S11

| State Operation             | Control |
|-----------------------------|---------|
| $r_B \rightarrow RF\_A_2$   |         |
| $RF\_D2 \rightarrow RF\_D3$ | WR_EN   |
| $Xo_7 \rightarrow RF\_A_3$  |         |

## 4.13 S12

| State Operation                       | Control |
|---------------------------------------|---------|
| $Imm9 \rightarrow SE9 \rightarrow LS$ |         |
| $LS \rightarrow T_4$                  | T4:E    |
| $r_A \rightarrow T_or$                | T_or:E  |

## 4.14 S13

| State Operation        | Control |
|------------------------|---------|
| Imm9 → SE9             |         |
| $SE9 \rightarrow T4$   | T4:E    |
| $r_A \rightarrow T_or$ | T_or:E  |

# 5 INSTRUCTION STATE-FLOW DIAGRAM

# 5.1 ADD/SUB/MUL/AND/ORA/IMP



### 5.2 ADI



### 5.3 LHI



5.4 LLI



# 5.5 LW



# 5.6 SW



# 5.7 BEQ



## 5.8 JAL



# 5.9 JLR



# 6 FINITE STATE MACHINE



Any state in the FSM with no outward arrows has been implicitly assumed to go to  $S_{\rm 0}$  upon RESET.



Figure 1:  $FSM_RTL$ 

# 7 DATAPATH



Figure 2: Data Path\_NetList

# 8 RTL SIMULATION



Figure 3: CPU\_Testing



Figure 4: CPU\_Testing

#### 9 CONCLUSION

- Thus using an FSM of 14 states, we implemented 14 instructions each of which can be distinguished using the given op-codes and the Z bit.
- The implementation of the DataPath was achieved by utilizing the state and clock as inputs. This resulted in outputs that included the interconnections among various components and the status of control signals (such as memory read enable, memory write enable, Program Register write enable, etc.) relevant to that state.
- The entity CPU was designed including both the FSM and the DataPath using the clock as input.

#### MEMBER CONTRIBUTIONS 10

- Aaditya Gupta (22B3941): Responsible for creating some of the Components and also helped in designing FSMs for the report.
- Dattaraj Salunkhe (22B1296): Implemented the logic and testing of Datapath and helped in integration of the CPU.
- Harsh Sanjay Roniyar (22B3942): Created the State Transition tables and integrated the individual state-flow diagrams into the FSM. Also, created the report and in the integration of the CPU.
- Pranav Prakash (22B3945): Implemented the crucial memory blocks and also integrated the Components together in the CPU. Also, helped in designing the State Transition tables.