

# 1/5" UXGA CMOS Image Sensor

GC2145 CSP

DataSheet V1.0

2013-12-01

GalaxyCore Inc.



# GALAXYCORE CONFIDENTIAL





# Content

| 1. | SEN        | SOR OVERVIEW                          | 5   |
|----|------------|---------------------------------------|-----|
|    | 1.1.       | GENERAL DESCRIPTION                   | 5   |
|    | 1.2.       | FEATURES                              | 5   |
|    | 1.3.       | APPLICATION                           | 6   |
|    | 1.4.       | TECHNICAL SPECIFICATIONS.             | 6   |
|    | 1.4.1      | Main Characteristics                  | 6   |
|    | 1.4.2      | DC Parameters                         | 7   |
| 2. | DI O       | CK DIAGRAM                            | 0   |
| Ζ. | 11         |                                       |     |
| 3. | CSP        | PACKAGE                               | 9   |
|    | 3.1.       | PIN DIAGRAM                           | 9   |
|    | 3.2.       | SIGNAL DESCRIPTIONS                   | 9   |
| 4. | PAC        | KAGE SPECIFICATIONS                   | .11 |
|    |            |                                       | 1   |
| 5. | OPT        | TICAL SPECIFICATIONS                  | .12 |
|    | 5.1.       | SENSOR ARRAY CENTER                   | .12 |
|    | 5.2.       | PIXEL ARRAY                           | .13 |
|    | 5.3.       | LENS CHIEF RAY ANGLE (CRA)            | .14 |
|    | 5.4.       | COLOR FILTER SPECTRAL CHARACTERISTICS | .15 |
| 6. | TWO        | O-WIRE SERIAL BUS COMMUNICATION       | .15 |
|    | <i>c</i> 1 |                                       | 1.5 |
| 1  | 6.1.       | PROTOCOL                              |     |
|    | 6.2.       | SERIAL BUS TIMING                     | .17 |
| 7. | APP        | LICATIONS                             | .17 |
|    | 7.1.       | TIMING                                | .17 |
|    | 7.1.1      | Parallel                              | .17 |
|    | 7.1.2      | MIPI                                  | .18 |
|    |            |                                       |     |



| Clock lane low-power       |    |
|----------------------------|----|
| Data Burst                 |    |
| 7.2. Power On/Off Sequence | 20 |
| 7.2.1 Power On Sequence    |    |
| 7.2.2 Power Off Sequence   |    |
| 8. REGISTER LIST           |    |
| GALAXYCORE                 |    |





### 1. Sensor Overview

### 1.1. General Description

GC2145 is a high quality 2Mega CMOS image sensor, for mobile phone camera applications and digital camera products. GC2145 incorporates a 1616V x 1232H active pixel array, on-chip 10-bit ADC, and image signal processor.

According to different light conditions, The on-chip ISP provides a very smooth AE (Auto Exposure) and accurate AWB (Auto White Balance) control .Besides, interpolation, de-noise, and color correction, gamma correction are supported, which can revert the real scene better. The sensor also provides various data formats, such as Bayer RGB, RGB565, YCbCr 4:2:2. All sensor parameters and features are controlled through a standard 2-wire serial interface.

Internal master clock can be generated by on-chip Phase Lock Loop(PLL) oscillator.

### 1.2. Features

- ◆ Standard optical format of 1/5 inch
- ◆ Various output formats: YCbCr4:2:2, RGB565, Raw Bayer
- ◆ Power supply requirement : AVDD: 2.7~3.0V

DVDD: 1.7~1.9V

IOVDD: 1.7~3.0V

- ◆ PLL support
- Windowing support
- ◆ MIPI interface support: Single lane/Double lane(CSI-2 V1.0/PHY-1.0)
- ♦ Horizontal /Vertical mirror
- ◆ Image processing module
- Package: CSP/COB/wafer



## 1.3. Application

- Cellular Phone Cameras
- Notebook and desktop PC cameras
- **PDAs**
- Toys
- Digital still cameras and camcorders
- nt Video telephony and conferencing equipment
- Security systems
- Industrial and environmental systems

# 1.4. Technical Specifications

### 1.4.1 Main Characteristics

| Parameter                | Typical value              |
|--------------------------|----------------------------|
| <b>Optical Format</b>    | 1/5 inch                   |
| Pixel Size               | 1.75μm x 1.75μm            |
| Active pixel array       | 1616 x 1232                |
| ADC resolution           | 10 bit ADC                 |
| Shutter type             | Electronic rolling shutter |
| Power Supply             | AVDD: 2.7~3.0V             |
|                          | DVDD: 1.7~1.9V             |
|                          | IOVDD: 1.7~3.0V            |
| SNR                      | TBD                        |
| Dark Current             | TBD                        |
| Sensitivity              | TBD                        |
| Operating temperature:   | -20~70°C                   |
| Stable Image temperature | 0~50°C                     |
| Optimal lens chief ray   | 25°(non-linear)            |
| angle(CRA)               |                            |
| Package type             | CSP/wafer                  |

GC2145 CSP Datasheet 6 / 45



### 1.4.2 DC Parameters

|                                 | Syı                        | mbol       | Min     | Тур                                 | Max     | Unit |    |
|---------------------------------|----------------------------|------------|---------|-------------------------------------|---------|------|----|
|                                 | V <sub>AVDD</sub>          |            | 2.7     | 2.8                                 | 3.0     | V    | DI |
| Power supply                    | $V_{DVDD}$                 |            | 1.7     | 1.8                                 | 1.9     | V    | 11 |
|                                 | V <sub>IOVDD</sub>         |            | 1.7     | 1.8                                 | 3.0     | V    |    |
|                                 | I <sub>AVDD</sub>          |            |         |                                     | TBD     | mA   |    |
| Operating Current(SVGA)         | $I_{DVDD}$                 |            |         | IV                                  | TBD     | mA   |    |
|                                 | I <sub>IOVDD</sub>         | 1.8V       | 1811    |                                     | TBD     | mA   |    |
|                                 | 110ADD                     | 2.8V       |         |                                     | TBD     | mA   |    |
|                                 | $I_{AVDD}$                 |            |         |                                     | TBD     | mA   |    |
| Operating Current(UXGA)         | $I_{DVDD}$                 |            |         |                                     | TBD     | mA   |    |
| VIVV.                           | T                          | 1.8V       |         |                                     | TBD     | mA   |    |
|                                 | I <sub>IOVDD</sub>         | 2.8V       |         |                                     | TBD     | mA   |    |
| Standby Current                 | $I_{DDS\_PWD}$             |            |         |                                     | TBD     | uA   |    |
| Digital Input(Typical condition | s: AVDD =                  | 2.8V, DVD  | D=1.8V, | IOVDD                               | = 1.8V) |      |    |
| Input voltage HIGH              | $V_{IH}$                   |            | TBD     |                                     |         | V    |    |
| Input voltage LOW               | $\mathbf{V}_{\mathbf{IL}}$ |            |         |                                     | TBD     | V    |    |
| Digital Output(AVDD = 2.8V)     | standard                   | Loading 25 | PF, IOV | $\sqrt{\mathbf{D}\mathbf{D}} = 1.8$ | V)      |      |    |
| Output voltage HIGH             | V <sub>OH</sub>            |            | TBD     |                                     |         | V    |    |
| Output voltage LOW              | V <sub>OL</sub>            |            |         |                                     | TBD     | V    |    |
|                                 |                            |            |         |                                     |         |      |    |
|                                 |                            |            | NIF.    | 1                                   | EN      |      | A  |

GC2145 CSP Datasheet 7 / 45



### 2. Block Diagram



GC2145 has an active image array of 1616 x 1232 pixels. The active pixels are read out progressively through column/row driver circuits. In order to reduce fixed pattern noise, CDS circuits are adopted. The analog signal is transferred to digital signal by 10 bit A/D converter. The digital signals are processed in the ISP Block, including Bayer interpolation, de-noise, and color correction, gamma correction, and data format conversion and so on. Users can easily control these functions via two-wire serial interface bus.

ALAXYCORE

GC2145 CSP Datasheet 8 / 45



# 3. CSP Package

### 3.1. Pin Diagram



Top view

# 3.2. Signal Descriptions

|           | Name          | Pin type | Description                           |  |  |
|-----------|---------------|----------|---------------------------------------|--|--|
| <b>A1</b> | AVDD          | Power    | Power for analog circuit/sensor array |  |  |
| <b>A2</b> | PWDN          | Input    | power down (active high)              |  |  |
| <b>A3</b> | SBCL          | Input    | SCCB input clock                      |  |  |
| A4        | VSYNC Output  |          | Vertical reference output             |  |  |
| <b>A5</b> | 5 PCLK Output |          | Pixel clock output                    |  |  |
| <b>A6</b> | IOVDD         | Power    | Power Supply for I/O circuits         |  |  |
| <b>B1</b> | B1 VREF Power |          | Internal power                        |  |  |
| <b>B2</b> | 2 AGND Ground |          | Ground for analog circuit             |  |  |
| В3        | B3 SBDA I/O   |          | SCCB data                             |  |  |

GC2145 CSP Datasheet 9 / 45



| B4         | HSYNC Output      |        | Horizontal sync output                |
|------------|-------------------|--------|---------------------------------------|
| В5         | <b>DVDD</b> Power |        | Power for digital core                |
| В6         | D<0>              | Output | YUV/RGB video port bit [0]            |
| C1         | TXLOW             | Power  | Internal power                        |
| C2         | RESETB            | Input  | reset (active Low)                    |
| С3         | NC                |        |                                       |
| C4         | DGND              | Ground | Ground for digital circuit            |
| C5         | D<1>              | Output | YUV/RGB video port bit [1]            |
| <b>C6</b>  | D<2>              | Output | YUV/RGB video port bit [2]            |
| <b>D1</b>  | AGND              | Ground | Ground for analog circuit             |
| D2         | VPIX              | Power  | Internal power                        |
| D3         | DVDD              | Power  | Power for digital core                |
| <b>D4</b>  | DGND              | Ground | Ground for digital circuit            |
| <b>D</b> 5 | D<4>              | Output | YUV/RGB video port bit [4]            |
| <b>D6</b>  | D<3>              | Output | YUV/RGB video port bit [3]            |
| <b>E</b> 1 | AVDD              | Power  | Power for analog circuit/sensor array |
| <b>E2</b>  | MDP0              | Output | MIPI Data<0> (+)                      |
| <b>E3</b>  | MDN1              | Output | MIPI Data<1> (-)                      |
| <b>E4</b>  | MCP               | Output | MIPI clock (+)                        |
| E5         | D<6>              | Output | YUV/RGB video port bit [6]            |
| <b>E6</b>  | D<5>              | Output | YUV/RGB video port bit [5]            |
| F1         | MCLK              | Input  | Sensor master input clock             |
| F2         | MDN0              | Output | MIPI Data<0> (-)                      |
| F3         | MDP1              | Output | MIPI Data<1> (+)                      |
| F4         | MCN               | Output | MIPI clock (-)                        |
| F5         | D<7>              | Output | YUV/RGB video port bit [7]            |
| F6         | DVDD              | Power  | Power for digital core                |



# 4. Package Specifications



| Description                               | Cymhol | Nominal     | Min.  | Max.  |  |
|-------------------------------------------|--------|-------------|-------|-------|--|
| Description                               | Symbol | Millimeters |       |       |  |
| Package Body Dimension X                  | A      | 4.330       | 4.305 | 4.355 |  |
| Package Body Dimension Y                  | В      | 3.720       | 3.695 | 3.745 |  |
| Package Height                            | С      | 0.750       | 0.690 | 0.810 |  |
| Ball Height                               | C1     | 0.160       | 0.130 | 0.190 |  |
| Package Body Thickness                    | C2     | 0.590       | 0.555 | 0.625 |  |
| Thickness from top glass surface to wafer | C3     | 0.445       | 0.425 | 0.465 |  |
| Ball Diameter                             | D      | 0.300       | 0.270 | 0.330 |  |
| Total Ball Count                          | N      | 35          | UV    |       |  |
| Pins Pitch X axis                         | J1     | 0.680       |       |       |  |
| Pins Pitch Y axis                         | J2     | 0.570       |       |       |  |
| Edge to Pin Center Distance along X       | S1     | 0.4650      | 0.435 | 0.495 |  |
| Edge to Pin Center Distance along Y       | S2     | 0.4350      | 0.405 | 0.465 |  |

GC2145 CSP Datasheet 11 /



# 5. Optical Specifications

## **5.1. Sensor Array Center**





### 5.2. Pixel Array



Pixel array is covered by Bayer pattern color filters. The primary color BG/GR array is arranged in line-alternating way.

If no flip in column, column is read out from 0 to 1615. If flip in column, column is read out from 1615 to 0.

GC2145 CSP Datasheet 13 /



# 5.3. Lens Chief Ray Angle (CRA)



Image Height (mm)

| Field (%) | Image height(mm) | CRA(degrees) |
|-----------|------------------|--------------|
| 0         | 0                | 0            |
| 10        | 0.177            | 4.15         |
| 20        | 0.354            | 8.25         |
| 30        | 0.531            | 12.2         |
| 40        | 0.708            | 15.83        |
| 50        | 0.885            | 18.98        |
| 60        | 1.062            | 21.61        |
| 70        | 1.239            | 23.62        |
| 80        | 1.416            | 24.82        |
| 90        | 1.593            | 25.39        |
| 100       | 1.77             | 25.78        |
| 110       | 1.895            | 25.89        |

GC2145 CSP Datasheet 14 /



### 5.4. Color Filter Spectral Characteristics

The optical spectrum of color filters is shown as follows:



### 6. Two-wire Serial Bus Communication

GC2145 Device Address:

serial bus write address = 0x78, serial bus read address = 0x79

### 6.1. Protocol

The host must perform the role of a communications master and GC2145 acts as either a slave receiver or transmitter. The master must do:

- ◆ Generate the **Start(S)/Stop(P)** condition
- ◆ Provide the serial clock on **SBCL**

GC2145 CSP Datasheet 15 /







GC2145 CSP Datasheet 16 /



### 6.2. Serial Bus Timing

| Parameter                        | Symbol  | Min. | Typ. | Max. | Unit |
|----------------------------------|---------|------|------|------|------|
| SBCL clock frequency             | fscl    | 0    |      | 400  | KHz  |
| Bus free time between a stop and | tbuf    | 1.3  |      | -    | μs   |
| a start                          |         |      |      |      |      |
| Hold time for a repeated start   | thd;sta | 0.6  |      |      | μs   |
| LOW period of SBCL               | tlow    | 1.3  |      |      | μs   |
| HIGH period of SBCL              | thigh   | 0.6  |      |      | μs   |
| Set-up time for a repeated start | tsu;sta | 0.6  |      |      | ns   |
| Data hold time                   | thd;dat | 0    |      | 0.9  | μs   |
| Data Set-up time                 | tsu;dat | 100  |      |      | ns   |
| Rise time of SBCL, SBDA          | Tr      |      |      | 300  | ns   |
| Fall time of SBCL, SBDA          | tf      |      |      | 300  | ns   |
| Set-up time for a stop           | tsu;sto | 0.6  |      |      | μs   |
| Capacitive load of bus line      | Cb      |      |      |      | pf   |
| (SBCL, SBDA)                     |         |      |      |      |      |

# 7. Applications

# **7.1. Timing**

### 7.1.1 Parallel

Supposed VSYNC is LOW active and HSYNC is HIGH active, and output format is YCbCr/RGB565, then the timing of VSYNC and HSYNC is following:



Ft =VB+ Vt +8 (unit is row\_time)

VB = Bt + St + Et, Vblank/Dummy line, setting by register P0:0x07 and P0:0x08.

◆ Ft -> Frame time, one frame time.

GC2145 CSP Datasheet 17 /



- ◆ Bt -> Blank time, VSYNC no active time.
- ◆ St -> Start time, setting by register P0:0x13
- $\bullet$  Et -> End time, setting by register P0:0x14
- ◆ Vt -> valid line time. UXGA is 1200, Vt=win\_height-8, win\_height is setting by register P0:0x0d and P0:0x0e(1232).

When exp\_time <= win\_height+VB, Bt=VB-St-Et. Frame rate is controlled by window height+VB.

When exp\_time > win\_height+VB, Bt=exp\_time-win\_height-St-Et. Frame rate is controlled by exp\_time.

### The following is row\_time calculate:

row time = Hb + Sh delay + win width + 4.

Hb -> HBlank or dummy pixel, Setting by register P0:0x05 and P0:0x06.

Sh\_delay -> Setting by register P0:0x11[9:8], P0:0x12[7:0].

win\_width -> Setting by register 0x0f and P0:0x10, win\_width = 1600,

final\_output\_width + 8. So for UXGA, we should set win\_width as 1616.

### 7.1.2 MIPI

### **Clock lane low-power**



### Notice:

- Clock must be reliable during high speed transmission and mode-switching
- Olock can go to LP only if data lanes are in LP(and nothing relies on it), GC2145 CSP Datasheet



In Low –Power data lanes are conceptually asynchronous(independent of the high speed clock)

T<sub>CLK\_PRE</sub>: setting by Register P3: 0x24

T<sub>CLK POST</sub>: setting by Register P3: 0x25

T<sub>CLK-ZERO</sub>: setting by Register P3: 0x23

T<sub>CLK</sub> T<sub>RAIL</sub>: setting by Register P3: 0x26

### **Data Burst**



### Notice:

- Clock Keeps running and samples data lanes(except for lanes in LPS)
- Unambiguous leader and trailer sequences required to distill real ditz,
- trailer is removed inside PHY(a few bytes)
- Time-out to ignore line values during line state transition

T<sub>LPX</sub>: setting by Register P3:0x21

T<sub>HS-PREPARE</sub>: setting by Register P3: 0x29

T<sub>HS-ZERO</sub>: setting by Register P3:0x2a

T<sub>HS-TRAIL</sub>: setting by Register P3:0x2b

T<sub>HS-EXIT</sub>: setting by Register P3: 0x27



# 7.2. Power On/Off Sequence

# 7.2.1 Power On Sequence



| Parameter | Description                           | Min. | Max. | Unit |
|-----------|---------------------------------------|------|------|------|
| t0        | DVDD rising time                      | TBD  |      | us   |
| t1        | From DVDD to IOVDD                    | TBD  |      | us   |
| t2        | From IOVDD to AVDD                    | TBD  |      | us   |
| t3        | From AVDD to MCLK applied             | TBD  |      | us   |
| t4        | From MCLK applied to Sensor enable    | TBD  |      | us   |
| t5        | From PWDN pull low to RESET pull high | TBD  |      | us   |

# 7.2.2 Power Off Sequence



GC2145 CSP Datasheet 20 /



| Parameter | Description                            | Min. | Max. | Unit |
|-----------|----------------------------------------|------|------|------|
| t0        | From IOVDD to DVDD falling time        | TBD  |      | us   |
| t1        | From AVDD to IOVDD falling time        | TBD  |      | us   |
| t2        | AVDD falling time                      | TBD  |      | us   |
| t3        | From MCLK disable to sensor AVDD power | TBD  |      | us   |
|           | down                                   | V.   |      |      |
| t4        | From sensor disable to RESET pull low  | TBD  |      | us   |
| t5        | From sensor RESET pull low to MCLK     | TBD  |      | us   |
|           | disable                                |      |      |      |

# 8. Register List

# System Register

| Address | Name           | Width | Default | R/W | Description             |
|---------|----------------|-------|---------|-----|-------------------------|
|         |                |       | Value   |     |                         |
| 0xf0    | chip_ID[15:8]  | 8     | 0x21    | RO  | chip_ID[15:8]           |
| 0xf1    | chip_ID[7:0]   | 8     | 0x55    | RO  | chip_ID[7:0]            |
| 0xf2    | pad_vb_hiz_mod | 8     | 0x0f    | RW  | [4] auto vb pad hiz     |
|         | e              |       |         |     | [3] data_pad_io         |
|         | data_pad_io    |       |         |     | [2:0] sync_pad_io       |
|         | sync_pad_io    |       |         |     | 0:input                 |
|         |                |       |         |     | 1:output                |
| 0xf3    | I2C_open_en    | 1     | 0x01    | RW  | [0] I2C_open_en         |
| 0xf6    | Up_dn          | 3     | 0x00    | RW  | [5:4] up_dn             |
|         | Pwd_dn         |       |         |     | 00: not pull            |
|         |                |       |         |     | 01: pull down           |
|         |                |       |         |     | 10: pull up             |
|         |                |       | ) Y     |     | 11: illegal             |
|         | 10             |       |         |     | [0] PWD dn              |
|         | ' / / / / /    |       |         |     | 0: pull down            |
|         | NNV            |       |         |     | 1: not pull             |
| 0xf7    | PLL_mode1      | 8     | 0x05    | RW  | [7] dvp mode            |
| 4/11    |                |       |         |     | [6:4] serial_clk_double |
| 7/1     |                |       |         |     | [3] clk_double          |
|         |                |       |         |     | [2] NA                  |
|         |                |       |         |     | [1] div2en              |
|         |                |       |         |     | [0] pll_en              |
| 0xf8    | PLL_mode2      | 8     | 0x81    | RW  | [7] pll_dgdiv_en        |



|            |                |   |       |         | [6] NA                                                                   |
|------------|----------------|---|-------|---------|--------------------------------------------------------------------------|
|            |                |   |       |         | [5:0] divx4                                                              |
| 000        |                | 8 | Orrfo | DW      |                                                                          |
| 0xf9       | cm_mode        | 0 | 0xfe  | RW      | [7] regf clk enable                                                      |
|            |                |   |       |         | [6] 2pclk enable                                                         |
|            |                |   |       |         | [5] pclk enable                                                          |
|            |                |   |       |         | [4] hpclk enable                                                         |
|            |                |   |       |         | <ul><li>[3] isp all clock enable</li><li>[2] serail_clk enable</li></ul> |
|            |                |   |       | 01      | [1] re lock pll                                                          |
|            |                |   |       |         | [0] not use pll                                                          |
| 0xfa       | alle dive mode | 8 | 0x11  | RW      |                                                                          |
| Oxia       | clk_div_mode   | 0 | UXII  | KW      | [7:4] divide_by<br>[3:0] clock duty eg:pllclk=192                        |
| 0xfb       | I2C davias ID  | 8 | 079   | D.O.    | 12C device ID                                                            |
|            | I2C_device_ID  |   | 0x78  |         |                                                                          |
| 0xfc       | analog_pwc     | 8 | 0x06  | RW      | [2] vpll_en                                                              |
| AL         |                |   |       |         | [1] vpix_en                                                              |
| 001        | C1             | 0 | 000   | DW      | [0] analog pwd enable                                                    |
| 0xfd       | Scalar mode    | 8 | 0x00  | RW      | [1] column scalar mode                                                   |
| 0 0        | D 4 1 4 1      | 0 | 0.00  | DW      | [0] scalar mode                                                          |
| 0xfe       | Reset related  | 8 | 0x00  | RW      | [7] soft_reset                                                           |
|            |                |   |       |         | [6] cm_reset                                                             |
|            |                |   |       |         | [5] mipi_reset                                                           |
|            |                |   |       |         | [4] CISCTL_restart_n                                                     |
|            |                |   |       |         | [3] NA                                                                   |
|            |                |   |       |         | [2:0] page_select                                                        |
|            |                |   |       |         | 000:page 0                                                               |
|            |                |   |       |         | 001:page 1                                                               |
|            |                |   |       |         | 010:page 2<br>011: page 3                                                |
| D0.002     | E              | 5 |       | RO      | [7:5] NA                                                                 |
| P0:0x03    | Exposure[12:8] | 3 |       | KU      |                                                                          |
| DO 0 04    | E [7.0]        | 0 | 1     | D.O.    | [4:0] exposure[12:8]                                                     |
| P0:0x04    | Exposure[7:0]  | 8 | KL.   | RO      | Exposure[7:0], controlled by AEC if AEC                                  |
| DO: 005    | has CICCTI     | 4 | 000   | DW      | is in function                                                           |
| P0:0x05    | buf_CISCTL_ca  | 4 | 0x00  | RW      | H Blanking                                                               |
| DO. O. O.C | pt_hb[11:8]    | 0 | 0     |         |                                                                          |
| P0:0x06    | buf_CISCTL_ca  | 8 | 0xaa  |         |                                                                          |
| D0.0-07    | pt_hb[7:0]     |   | 0.00  | DW      | Manager 1 to 1 t                           |
| P0:0x07    | buf_CISCTL_ca  | 5 | 0x00  | RW      | Vertical blanking, if current exposure <                                 |
| DO 0 00    | pt_vb[12:8]    | 0 | 0.0   |         | (Vb + window Height), frame rate will                                    |
| P0:0x08    | buf_CISCTL_ca  | 8 | 0x0c  |         | be (Vb + window Height); otherwise                                       |
| D0 0 05    | pt_vb[7:0]     |   | 0.00  | <b></b> | frame rate will be determined by exposure                                |
| P0:0x09    | buf_CISCTL_ca  | 3 | 0x00  | RW      | Row Start                                                                |



|            | pt_row_start[10:  |   |      |    |                           |
|------------|-------------------|---|------|----|---------------------------|
|            | 8]                |   |      |    |                           |
| P0:0x0a    | buf_CISCTL_ca     | 8 | 0x00 | RW |                           |
|            | pt_row_start[7:0] |   |      |    |                           |
| P0:0x0b    | buf_CISCTL_ca     | 3 | 0x00 | RW | Col start                 |
|            | pt_col_start[10:8 |   |      |    |                           |
|            | ]                 |   |      |    |                           |
| P0:0x0c    | buf_CISCTL_ca     | 8 | 0x04 | RW |                           |
|            | pt_col_start[7:1] |   |      |    |                           |
| P0:0x0d    | buf_CISCTL_ca     | 3 | 0x04 | RW | [7:3] NA                  |
|            | pt_win_height[1   |   |      |    | [2:0] Window height[10:8] |
|            | 0:8]              |   |      |    |                           |
| P0:0x0e    | buf_CISCTL_ca     | 3 | 0xd0 | RW | Window height [7:0]       |
|            | pt_win_height[7:  |   |      |    |                           |
|            | 0]                |   |      |    |                           |
| P0:0x0f    | buf_CISCTL_ca     | 8 | 0x03 | RW | [7:3] NA                  |
|            | pt_win_width[10   |   |      |    | [2:0] Window width [10:8] |
|            | :8]               |   |      |    |                           |
| P0:0x10    | buf_CISCTL_ca     | 8 | 0x28 | RW | [7:1]window width[7:1]    |
|            | pt_win_width[7:   |   |      |    | [0]NA                     |
|            | 1]                |   |      |    |                           |
| P0:0x17    | Analog mode1      | 8 | 0x00 | RW | [7:2] reserved            |
|            |                   |   |      |    | [1] updown                |
|            |                   |   |      |    | [0] mirror                |
| P0:0x18    | Analog mode2      | 8 | 0x0a | RW | [7] NA                    |
|            |                   |   |      |    | [6] row skip              |
|            |                   |   |      |    | [5] NA                    |
|            |                   |   |      |    | [4:0] reserved            |
| P0:0x20    | Analog mode3      |   | 0x00 |    |                           |
| P0:0x24    | Driver mode       | 8 | 0x55 | RW | [7:6] drv_low_data        |
|            |                   |   | 21   |    | 00: 8mA                   |
|            | -310              |   |      | •  | 01: 12mA                  |
|            | AVYI              |   |      |    | 10: 16mA                  |
| . 1        | $DV_{I}$          |   |      |    | 11: 20mA                  |
| IMI        |                   |   |      |    | [5:4] sync_drv            |
| 471        |                   |   |      |    | 00: 4mA                   |
| <b>N</b> , |                   |   |      |    | 01: 8mA                   |
|            |                   |   |      |    | 10: 12mA                  |
|            |                   |   |      |    | 11: 16mA                  |
|            |                   |   |      |    | [3:2] drv_high_data       |
|            |                   |   |      |    | 00: 8mA                   |



|  |  | 01: 12mA       |       |
|--|--|----------------|-------|
|  |  | 10: 16mA       |       |
|  |  | 11: 20mA       |       |
|  |  | [1:0] pclk_drv |       |
|  |  | 00: 8mA        | \ \ \ |
|  |  | 01: 12mA       |       |
|  |  | 10: 16mA       |       |
|  |  | 11: 20mA       |       |

### CSI/PHY1.0

| Name            | Width                                                                                         |                                                                                                                                            | R/W                                                                                                                                                                    | Description                                                                                                                                                                                |
|-----------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDVII           | 0                                                                                             |                                                                                                                                            | DIV                                                                                                                                                                    | [5]                                                                                                                                                                                        |
|                 | 8                                                                                             | 0x00                                                                                                                                       | RW                                                                                                                                                                     | [7]clk lane_p2s_sel                                                                                                                                                                        |
| mode1           |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [6] CTD_lan1                                                                                                                                                                               |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [5] CTD_lane0                                                                                                                                                                              |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [4] CTD_clk                                                                                                                                                                                |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [2] phy_lane1_en                                                                                                                                                                           |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [1] phy_lane0_en                                                                                                                                                                           |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [0] phy_clk_en                                                                                                                                                                             |
| DPHY_analog_    | 8                                                                                             | 0x00                                                                                                                                       | RW                                                                                                                                                                     | [7]support odd LWC                                                                                                                                                                         |
| mode2           |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [6:4] lane0_diff                                                                                                                                                                           |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [2:0] clk_diff                                                                                                                                                                             |
| DPHY_analog_    | 8                                                                                             | 0x00                                                                                                                                       | RW                                                                                                                                                                     | [7] LP low voltage enable                                                                                                                                                                  |
| mode3           |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [6] lane1_delay                                                                                                                                                                            |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [5] lane0_delay                                                                                                                                                                            |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [4] clk_delay                                                                                                                                                                              |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [2:0] lane1_diff                                                                                                                                                                           |
| FIFO_prog_full_ | 8                                                                                             | 0xa0                                                                                                                                       | RW                                                                                                                                                                     | [7:0] FIFO full level[7:0]                                                                                                                                                                 |
| level[7:0]      |                                                                                               |                                                                                                                                            |                                                                                                                                                                        |                                                                                                                                                                                            |
| FIFO_prog_full_ | 4                                                                                             | 0x00                                                                                                                                       | RW                                                                                                                                                                     | [3:0] FIFO full level[11:8]                                                                                                                                                                |
| level[11:8]     |                                                                                               |                                                                                                                                            |                                                                                                                                                                        |                                                                                                                                                                                            |
| FIFO_mode       | 8                                                                                             | 0x08                                                                                                                                       | RW                                                                                                                                                                     | [7] MIPI_CLK_MODULE                                                                                                                                                                        |
| -17/            |                                                                                               | 1 -                                                                                                                                        |                                                                                                                                                                        | [6] manual_CSI2_up_mode                                                                                                                                                                    |
| $V \times V$    |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [5]no flop mode set 1 when [3] is 0                                                                                                                                                        |
| MI,             |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [4] FIFO_rst_mode                                                                                                                                                                          |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [3] read gate                                                                                                                                                                              |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [2] write gate                                                                                                                                                                             |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [1] switchread                                                                                                                                                                             |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [0] switch write                                                                                                                                                                           |
| BUF_CSI2_mod    | 8                                                                                             | 0x00                                                                                                                                       | RW                                                                                                                                                                     | [7] lane_enable                                                                                                                                                                            |
| e               |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [6] NA                                                                                                                                                                                     |
|                 |                                                                                               |                                                                                                                                            |                                                                                                                                                                        | [5] ULP_mode                                                                                                                                                                               |
|                 | mode2  DPHY_analog_ mode3  FIFO_prog_full_ level[7:0]  FIFO_prog_full_ level[11:8]  FIFO_mode | DPHY_analog_ 8 mode1  DPHY_analog_ 8 mode2  DPHY_analog_ 8 mode3  FIFO_prog_full_ 8 level[7:0]  FIFO_prog_full_ 4 level[11:8]  FIFO_mode 8 | DPHY_analog_ 8 0x00 mode1  DPHY_analog_ 8 0x00 mode2  DPHY_analog_ 8 0x00 mode3  FIFO_prog_full_ 8 0xa0 level[7:0] FIFO_prog_full_ 4 0x00 level[11:8] FIFO_mode 8 0x08 | DPHY_analog_ 8 0x00 RW mode1  DPHY_analog_ 8 0x00 RW mode2  DPHY_analog_ 8 0x00 RW mode3  FIFO_prog_full_ 8 0xa0 RW level[7:0]  FIFO_prog_full_ 4 0x00 RW level[11:8]  FIFO_mode 8 0x08 RW |



|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         | T              |   |      |               | 5 (1 ) (TD)                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------|---|------|---------------|--------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |                |   |      |               | [4] MIPI_enable                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |                |   |      |               |                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |                |   |      |               |                                      |
| P3:0x11   LDI_set   8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |                |   |      |               |                                      |
| P3:0x12   LWC set[7:0]   8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |                |   |      |               |                                      |
| P3:0x13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | _              |   |      |               |                                      |
| P3:0x14   SYNC set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -       |                |   |      |               |                                      |
| P3:0x15   DPHY_mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |                |   |      | $\overline{}$ |                                      |
| [7] DATA gate mode   [6] half   [5] full   [4] prog   [3] mipi_write_gate_mode   [0] clklane_mode   [7:6] hi-Z   [3:2] 1   [1:0] 0   [7:5] fifo_gate_mode   [6] write_gate_mode   [6] write_gate_mode   [6] write_gate_mode   [6] write_gate_mode   [6] write_gate_mode   [6] write_gate_mode   [5] read_gate_mode   [5] read_gate_mode   [5] read_gate_mode   [6] write_gate_mode   |         | _              | 8 |      |               |                                      |
| [6] half   [5] full   [4] prog   [3] mipi_write_gate_mode   [0] elklane_mode   [0] write_gate_mode   [0] write_gate_gate_mode   [0] write_gate_gate_gate_gate_mode   [0] write_gate_gate_gate_gate_gate_gate_gate_ga            | P3:0x15 | DPHY_mode      | 8 | 0x00 | RW            |                                      |
| [5] full   [4] prog   [3] mipi_write_gate_mode   [0] elklane_mode   [0] elklane_mode   [0] elklane_mode   [0] elklane_mode   [0] elklane_mode   [0] elklane_mode   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [ |         | 10             |   |      |               | 1                                    |
| [4] prog [3] mipi_write_gate_mode [0] clklane_mode  P3:0x16 LP_set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         | -11/1          |   |      |               |                                      |
| [3] mipi_write_gate_mode   [0] clklane_mode   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] 0   [1:0] |         | (X,Y,Y)        |   |      |               | [5] full                             |
| [0] clklane_mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |                |   |      |               |                                      |
| P3:0x16         LP_set         8         0x09         RW [7:6] hi-Z [3:2] 1 [1:0] 0           P3:0x17         fifo_gate_mode MIPI_wdiv_set         8         0x00         RW [7:5] fifo_gate_mode [7] write_and_read_gate_mode [6] write_gate_mode [6] write_gate_mode [5] read_gate_mode [5] read_gate_mode [3:0] MIPI_wdiv_set default 1/2           P3:0x20         T_init_set         8         0x80         RW more than 100 us more than 50ns           P3:0x21         T_LPX_set         8         0x10         RW more than 50ns           P3:0x22         T_CLK_HS_PR 8 0x05         RW 38ns ~95ns LP00           P3:0x23         T_CLK_zero_set         8         0x30         RW [7:0] T_CLK_PRE_set ,more than 300ns           P3:0x24         T_CLK_PRE_se         8         0x02         RW [7:0] T_CLK_PRE_set ,more than 8UI           P3:0x25         T_CLK_POST_s 8 0x10         RW [7:0] T_CLK_POST_set, 60ns +52UI         et           P3:0x26         T_CLK_TRAIL 8 0x08         RW [7:0] T_CLK_TRAIL_set ,60ns         set           P3:0x27         T_HS_exit_set         8         0x10         RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 171     |                |   |      |               |                                      |
| P3:0x17   fifo_gate_mode   8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |                |   |      |               | [0] clklane_mode                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P3:0x16 | LP_set         | 8 | 0x09 | RW            | [7:6] hi-Z                           |
| P3:0x17   fifo_gate_mode   MIPI_wdiv_set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |                |   |      |               | [3:2] 1                              |
| MIPI_wdiv_set    [7] write_and_read_gate_mode     [6] write_gate_mode     [5] read_gate_mode     [3:0] MIPI_wdiv_set     default 1/2     P3:0x20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |                |   |      |               | [1:0] 0                              |
| [6] write_gate_mode [5] read_gate_mode [3:0] MIPI_wdiv_set default 1/2  P3:0x20 T_init_set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | P3:0x17 | fifo_gate_mode | 8 | 0x00 | RW            | [7:5] fifo_gate_mode                 |
| [5] read_gate_mode [3:0] MIPI_wdiv_set default 1/2  P3:0x20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | MIPI_wdiv_set  |   |      |               | [7] write_and_read_gate_mode         |
| [3:0] MIPI_wdiv_set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |                |   |      |               | [6] write_gate_mode                  |
| P3:0x20   T_init_set   8   0x80   RW   more than 100 us     P3:0x21   T_LPX_set   8   0x10   RW   more than 50ns     P3:0x22   T_CLK_HS_PR   8   0x05   RW   38ns ~95ns LP00     EPARE_set   EPARE_set   RW   [7:0] T_CLK_PRE_set ,more than 300ns     P3:0x23   T_CLK_zero_set   8   0x30   RW   [7:0] T_CLK_PRE_set ,more than 300ns     P3:0x24   T_CLK_PRE_se   8   0x02   RW   [7:0] T_CLK_PRE_set ,more than 8UI     P3:0x25   T_CLK_POST_s   8   0x10   RW   [7:0] T_CLK_POST_set, 60ns +52UI     P3:0x26   T_CLK_TRAIL   8   0x08   RW   [7:0] T_CLK_TRAIL_set ,60ns     P3:0x27   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x27   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x27   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x27   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x27   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x27   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x27   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x28   T_CLK_PRE_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x29   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x29   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x29   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x29   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x29   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x29   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_exit_set ,more than 100ns     P3:0x29   T_HS_exit_set   8   0x10   RW   [7:0] T_HS_ex |         |                |   |      |               | [5] read_gate_mode                   |
| P3:0x20         T_init_set         8         0x80         RW more than 100 us           P3:0x21         T_LPX_set         8         0x10         RW more than 50ns           P3:0x22         T_CLK_HS_PR         8         0x05         RW 38ns ~95ns LP00           EPARE_set         8         0x30         RW [7:0] T_CLK_PRE_set ,more than 300ns           P3:0x23         T_CLK_PRE_set         8         0x02         RW [7:0] T_CLK_PRE_set ,more than 8UI           P3:0x24         T_CLK_POST_s         8         0x10         RW [7:0] T_CLK_POST_set, 60ns +52UI           et         P3:0x26         T_CLK_TRAIL         8         0x08         RW [7:0] T_CLK_TRAIL_set ,60ns           set         P3:0x27         T_HS_exit_set         8         0x10         RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |                |   |      |               | [3:0] MIPI_wdiv_set                  |
| P3:0x21         T_LPX_set         8         0x10         RW more than 50ns           P3:0x22         T_CLK_HS_PR         8         0x05         RW 38ns ~95ns LP00           EPARE_set         8         0x30         RW [7:0] T_CLK_PRE_set ,more than 300ns           P3:0x23         T_CLK_PRE_set         8         0x02         RW [7:0] T_CLK_PRE_set ,more than 8UI           P3:0x24         T_CLK_POST_s         8         0x10         RW [7:0] T_CLK_POST_set, 60ns +52UI           P3:0x25         T_CLK_TRAIL         8         0x08         RW [7:0] T_CLK_TRAIL_set ,60ns           P3:0x26         T_CLK_TRAIL         8         0x10         RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |                |   |      |               | default 1/2                          |
| P3:0x22         T_CLK_HS_PR EPARE_set         8         0x05         RW 38ns ~95ns LP00           P3:0x23         T_CLK_zero_set         8         0x30         RW [7:0] T_CLK_PRE_set ,more than 300ns           P3:0x24         T_CLK_PRE_set         8         0x02         RW [7:0] T_CLK_PRE_set ,more than 8UI           P3:0x25         T_CLK_POST_s         8         0x10         RW [7:0] T_CLK_POST_set, 60ns +52UI           et         P3:0x26         T_CLK_TRAIL         8         0x08         RW [7:0] T_CLK_TRAIL_set ,60ns           set         P3:0x27         T_HS_exit_set         8         0x10         RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |                | 8 | 0x80 |               |                                      |
| EPARE_set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P3:0x21 | T_LPX_set      | 8 | 0x10 | RW            | more than 50ns                       |
| P3:0x23         T_CLK_zero_set         8         0x30         RW [7:0] T_CLK_PRE_set ,more than 300ns           P3:0x24         T_CLK_PRE_set         8         0x02         RW [7:0] T_CLK_PRE_set ,more than 8UI           P3:0x25         T_CLK_POST_s         8         0x10         RW [7:0] T_CLK_POST_set, 60ns +52UI           et         P3:0x26         T_CLK_TRAIL         8         0x08         RW [7:0] T_CLK_TRAIL_set ,60ns           eset         P3:0x27         T_HS_exit_set         8         0x10         RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P3:0x22 | T_CLK_HS_PR    | 8 | 0x05 | RW            | 38ns ~95ns LP00                      |
| P3:0x24         T_CLK_PRE_se         8         0x02         RW [7:0] T_CLK_PRE_set ,more than 8UI           P3:0x25         T_CLK_POST_s         8         0x10         RW [7:0] T_CLK_POST_set, 60ns +52UI           et         P3:0x26         T_CLK_TRAIL         8         0x08         RW [7:0] T_CLK_TRAIL_set ,60ns           set         P3:0x27         T_HS_exit_set         8         0x10         RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         | EPARE_set      |   |      |               | 11111                                |
| t P3:0x25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P3:0x23 | T_CLK_zero_set | 8 | 0x30 | RW            | [7:0] T_CLK_PRE_set ,more than 300ns |
| et  P3:0x26 T_CLK_TRAIL 8 0x08 RW [7:0] T_CLK_TRAIL_set ,60ns  _set  P3:0x27 T_HS_exit_set 8 0x10 RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P3:0x24 | T_CLK_PRE_se   | 8 | 0x02 | RW            | [7:0] T_CLK_PRE_set ,more than 8UI   |
| et  P3:0x26 T_CLK_TRAIL 8 0x08 RW [7:0] T_CLK_TRAIL_set ,60ns  _set  P3:0x27 T_HS_exit_set 8 0x10 RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         | t              |   | 111  |               |                                      |
| P3:0x26 T_CLK_TRAIL 8 0x08 RW [7:0] T_CLK_TRAIL_set ,60ns _set  P3:0x27 T_HS_exit_set 8 0x10 RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P3:0x25 | T_CLK_POST_s   | 8 | 0x10 | RW            | [7:0] T_CLK_POST_set, 60ns +52UI     |
| set P3:0x27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | et             |   |      |               |                                      |
| P3:0x27 T_HS_exit_set 8 0x10 RW [7:0] T_HS_exit_set ,more than 100ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P3:0x26 | T_CLK_TRAIL    | 8 | 0x08 | RW            | [7:0] T_CLK_TRAIL_set ,60ns          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         | set            |   |      |               |                                      |
| P3:0x28 T_wakeup_set 8 0xa0 RW [7:0] T_wakeup_set ,1ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | P3:0x27 | T_HS_exit_set  | 8 | 0x10 | RW            | [7:0] T_HS_exit_set ,more than 100ns |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P3:0x28 | T_wakeup_set   | 8 | 0xa0 | RW            | [7:0] T_wakeup_set ,1ms              |
| P3:0x29 T_HS_PREPAR 8 0x06 RW [7:0] T_HS_PREPARE_set,45+4UI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | P3:0x29 | T_HS_PREPAR    | 8 | 0x06 | RW            | [7:0] T_HS_PREPARE_set,45+4UI        |
| E_set ~85+5UI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         | E_set          |   |      |               | ~85+5UI                              |
| P3:0x2a T HS Zero set 8 0x0a RW [7:0] T HS Zero se,140ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | P3:0x2a | T HS Zero set  | 8 | 0x0a | RW            | [7:0] T_HS_Zero_se,140ns             |



| P3:0x2b           | T_HS_TRAIL_s    | 8  | 0x08 | RW | [7:0] T_HS_TRAIL_set ,60ns |
|-------------------|-----------------|----|------|----|----------------------------|
|                   | et              |    |      |    |                            |
| P3:0x30           | MIPI_Test       | 8  | 0x00 | RW | [1:0] MIPI_Test            |
| P3:0x31           | MIPI_Test_data0 | 8  | 0x96 | RW | MIPI_Test_data0            |
| P3:0x32           | MIPI_Test_data1 | 8  | 0x3a | RW | MIPI_Test_data1            |
| P3:0x33           | MIPI_Test_data2 | 8  | 0x87 | RW | MIPI_Test_data2            |
| P3:0x34           | MIPI_Test_data3 | 8  | 0xb5 | RW | MIPI_Test_data3            |
| P3:0x3f           | FIFO_error log  | 8  | 4    | RO | FIFO error log             |
| P3:0x40           | output_buf_mod  | 8  | 0x00 | RW | [7:4] start_mode           |
|                   | e1              |    |      |    | [3] NA                     |
|                   | 10              |    |      |    | [2:1] delay_half           |
|                   |                 | יע |      |    | [0] NA                     |
| P3:0x41           | output_buf_mod  | 8  | 0x00 | RW | [2] clk gating             |
| $\Lambda \Lambda$ | e2              |    |      |    | [1] pclk_polarity          |
| H                 |                 |    |      |    | [0] hsync_polarity         |
| P3:0x42           | buf_win_width[7 | 8  | 0x40 | RW | Buffer window width        |
|                   | :0]             |    |      |    |                            |
| P3:0x43           | buf_win_width[1 | 8  | 0x06 | RW |                            |
|                   | 1:8]            |    |      |    |                            |

### **ISP Related**

| Address | Name          | Width | Default | R/W | Description                        |
|---------|---------------|-------|---------|-----|------------------------------------|
|         |               |       | Value   |     |                                    |
| P0:0x80 | Block_enable1 | 8     | 0x08    | RW  | [7] reserved                       |
|         |               |       |         |     | [6] gamma enable                   |
|         |               |       |         |     | [5] CC enable                      |
|         |               |       |         |     | [4] Edge enhancement enable        |
|         |               |       |         |     | [3] Interpolation enable           |
|         |               |       |         |     | [2] DN enable                      |
|         | 10            |       |         |     | [1] DD enable                      |
|         | . 1111        | 1     |         |     | [0] Lens-shading correction enable |
| P0:0x81 | Block_enable2 | 8     | 0x28    | RW  | [7] BLK dither mode                |
| IMI     |               |       |         |     | [6] low light Y stretch enable     |
|         |               |       |         |     | [5] skin detection enable          |
|         |               |       |         |     | [4] reserved                       |
|         |               |       |         |     | [3] new skin mode                  |
|         |               |       |         |     | [2] autogray enable                |
|         |               |       |         |     | [1] reserved                       |
|         |               |       |         |     | [0] BFF test image mode            |
| P0:0x82 | Block enable  | 8     | 0x00    | RW  | [7:3] reserved                     |



|                   | T              | I  |             |       |                                      |
|-------------------|----------------|----|-------------|-------|--------------------------------------|
|                   |                |    |             |       | [2] ABS enable                       |
|                   |                |    |             |       | [1] AWB enable                       |
|                   |                |    |             |       | [0] NA                               |
| P0:0x83           | Special effect | 8  | 0x00        | RW    | [7:4] Effect select                  |
|                   |                |    |             |       | 1: 00 gray                           |
|                   |                |    |             |       | 2: 7f high                           |
|                   |                |    |             |       | 3; dark                              |
|                   |                |    |             |       | 4: special red                       |
|                   |                |    |             |       | 5: green                             |
|                   |                |    |             |       | 6: blue                              |
|                   |                |    |             |       | 7: yellow                            |
|                   |                |    |             |       | 8: ancients                          |
|                   |                | 9, |             |       | 9: solarize 1                        |
|                   |                |    |             |       | [3] Edge map2                        |
| $\Lambda \Lambda$ |                |    |             |       | [2] Edge map1                        |
|                   |                |    |             |       | [1] fixed CbCr enable                |
| 1                 |                |    |             |       | [0] inverse color                    |
| P0:0x84           | Output format  | 8  | 0x02        | RW    | [7] YUV420 row switch                |
|                   | 1              |    |             |       | [6] YUV420 col switch                |
|                   |                |    |             |       | [5] YUV420 legacy                    |
|                   |                |    |             |       | [4:0] output data mode               |
|                   |                |    |             |       | 5'h00 Cb Y Cr Y                      |
|                   |                |    |             |       | 5'h01 Cr Y Cb Y                      |
|                   |                |    |             |       | 5'h02 Y Cb Y Cr                      |
|                   |                |    |             |       | 5'h03 Y Cr Y Cb                      |
|                   |                |    |             |       | 5'h04 LSC bypass, C/Y                |
|                   |                |    |             |       | 5'h05 LSC bypass, Y/C                |
|                   |                |    |             |       | 5'h06 RGB 565                        |
|                   |                |    |             |       | 5'h0f bypass 10bits                  |
|                   |                |    |             |       | 5'h17 switch odd/even column /row to |
|                   |                |    |             |       | controls output Bayer pattern        |
|                   | 10             |    |             |       | 00 RGBG                              |
|                   | 111            |    |             |       | 01 RGGB                              |
|                   | VX I           |    |             |       | 10 BGGR                              |
|                   | MI,            |    |             |       | 11 GBRG                              |
|                   |                |    |             |       | 5'h18 DNDD out mode                  |
|                   |                |    |             |       | 5'h19 LSC out mode                   |
|                   |                |    |             |       | 5'h1b EEINTP out mode                |
| P0:0x85           | Frame start    | 8  | 0x60        | RW    | Frame start num                      |
|                   | <del> </del>   | 8  | 0x00 $0x0f$ |       | Synchronize signal output mode       |
| µ 0.0x80          | Sync mode      | 0  | UXUI        | IX VV | [7] data delay half                  |
|                   |                |    |             |       |                                      |
|                   |                |    |             |       | [6] hsync delay half                 |



|           | T                | T | T     | ı     | _                                           |
|-----------|------------------|---|-------|-------|---------------------------------------------|
|           |                  |   |       |       | [5] odd even row switch                     |
|           |                  |   |       |       | [4] odd even col switch                     |
|           |                  |   |       |       | [3] opclk gated in HB                       |
|           |                  |   |       |       | 0: not gated                                |
|           |                  |   |       |       | 1: gated                                    |
|           |                  |   |       |       | [2] opclk polarity                          |
|           |                  |   |       |       | 0: invert of isp_2pclk(isp_pclk)            |
|           |                  |   |       |       | 1: same as isp_2pclk(isp_pclk)              |
|           |                  |   |       |       | [1] hsync polarity                          |
|           |                  |   |       |       | 0: low valid                                |
|           |                  |   |       |       | 1: high valid                               |
|           |                  |   |       |       | [0] vsync polarity                          |
|           | JYU              | 7 |       |       | 0: low valid                                |
|           | 111              |   |       |       | 1: high valid                               |
| P0:0x87   | block_enable3_b  | 1 | 0x00  | RW    | [7:1] NA                                    |
| H         | uf — —           |   |       |       | [0] auto_edge_effect                        |
| P0:0x88   | module gating    | 2 | 0x03  | RW    | [7:2] NA                                    |
|           |                  |   |       |       | [1] ctl auto gating                         |
|           |                  |   |       |       | [0] out_auto_gating                         |
| P0:0x89   | bypass mode      | 8 | 0x03  | RW    | [7] YUV 420 mode                            |
|           |                  |   | 01100 |       | [6] single 2 double mode                    |
|           |                  |   |       |       | [5] first second switch                     |
|           |                  |   |       |       | [4] shake mode                              |
|           |                  |   |       |       | [3] 8 bit bypass                            |
|           |                  |   |       |       | [2] 10 bit bypass(for 8 bit data line FPGA) |
|           |                  |   |       |       | [1:0] bypass which 8bits from 11bit, in is  |
|           |                  |   |       |       | 8 bit bypass mode                           |
|           |                  |   |       |       | 11: [10:3]default                           |
|           |                  |   |       |       | 10: [9:2]                                   |
|           |                  |   |       |       | 01: [8:1]                                   |
|           |                  |   | 11    |       | 00: [7:0]                                   |
| P0:0x8c   | debug_mode2      | 8 | 0x00  | RW    | [7:5]reserved                               |
| 0.000     | dcoug_modc2      |   | OXOO  | IX VV | [4] skin map                                |
|           | VALLA            |   |       |       | [3] test image mode                         |
|           | NV.              |   |       |       | 1: UXGA                                     |
| 177       |                  |   |       |       | 0: VGA                                      |
|           |                  |   |       |       |                                             |
| <b>S</b>  |                  |   |       |       | [2] input test image                        |
|           |                  |   |       |       | [1] LSC test image                          |
| DO 0 01   | D 1 1 2          | 0 | 0.01  | DW    | [0] test image after EEINTP                 |
| P0:0x8d   | Debug_mode3      | 8 | 0x01  | RW    | [7:4] test image fix value                  |
|           |                  |   |       |       | [3] test image fix value mode               |
| 000145.00 | <br>SP Datasheet |   |       |       | [2] reserved                                |



|         |                          |     |      |    | [1] INBF enable                      |
|---------|--------------------------|-----|------|----|--------------------------------------|
|         |                          |     |      |    | [0] update gain mode                 |
| P0:0x90 | Cuan analila             | 8   | 0x00 | DW |                                      |
| P0.0x90 | Crop enable              | 8   | UXUU | KW | [7:1] NA                             |
| DO: 001 |                          | 2   | 000  | DW | [0] Crop out Window mode             |
| P0:0x91 | out_win_y1[10:8<br>]     | 3   | 0x00 | RW | out_win_y1[10:8]                     |
| P0:0x92 | out_win_y1 [7:0]         | 8   | 0x00 | RW | out_win_y1[7:0]                      |
| P0:0x93 | out_win_x1[10:8          | 3   | 0x00 | RW | out_win_x1[10:8]                     |
| D0 0 04 | 157.07                   | 0 - | 0.00 |    | 157.03                               |
| P0:0x94 | out_win_x1[7:0]          | 8   | 0x00 | _  | out_win_x1[7:0]                      |
| P0:0x95 | out_win_height[<br>10:8] | 3   | 0x04 | RW | Out window height[10:8]              |
| P0:0x96 | out_win_height[          | 8   | 0xb0 | RW | Out window height[7:0]               |
|         | 7:0]                     |     |      |    |                                      |
| P0:0x97 | out_win_width[1          | 3   | 0x06 | RW | Out window width[10:8]               |
| 11      | 0:8]                     |     |      |    |                                      |
| P0:0x98 | out_win_width[7          | 8   | 0x40 | RW | Out window width[7:0]                |
|         | :0]                      |     |      |    |                                      |
| P0:0x99 | subsample                | 8   | 0x11 | RW | [7:4] subsample row ratio            |
|         |                          |     |      |    | [3:0] subsample col ratio            |
| P0:0x9a | Subsample mode           | 6   | 0x06 | RW | [7] hide clk in the head of hsync en |
|         |                          |     |      |    | [6] hide clk mode                    |
|         |                          |     |      |    | [5] use or cut row                   |
|         |                          |     |      |    | 1: use 0: cut                        |
|         |                          |     |      |    | [4] use or cut col                   |
|         |                          |     |      |    | 1: use 0: cut                        |
|         |                          |     |      |    | [3] smooth Y                         |
|         |                          |     |      |    | [2] smooth Chroma                    |
|         |                          |     |      |    | [1] neighbor average mode            |
|         |                          |     |      |    | [0] subsample extend opclk           |
| P0:0x9b | Sub_row_N1               | 8   | 0x02 | RW | [7:4] sub row num1                   |
|         |                          |     |      |    | [3:0] sub row num2                   |
| P0:0x9c | Sub_row_N2               | 8   | 0x04 | RW | [7:4] sub row num3                   |
|         | $DV_{I}$                 |     |      |    | [3:0] sub row num4                   |
| P0:0x9d | Sub_row_N3               | 8   | 0x00 | RW | [7:4] sub row num5                   |
|         |                          |     |      |    | [3:0] sub row num6                   |
| P0:0x9e | Sub_row_N4               | 8   | 0x00 | RW | [7:4] sub row num7                   |
|         |                          |     |      |    | [3:0] sub row num8                   |
| P0:0x9f | Sub_col_N1               | 8   | 0x02 | RW | [7:4] sub col num1                   |
|         |                          |     |      |    | [3:0] sub col num2                   |
| P0:0xa0 | Sub_col_N2               | 8   | 0x04 | RW | [7:4] sub col num3                   |



|         |                 |   |      |    | [3:0] sub col num4    |
|---------|-----------------|---|------|----|-----------------------|
| P0:0xa1 | Sub_col_N3      | 8 | 0x00 | RW | [7:4] sub col num5    |
|         |                 |   |      |    | [3:0] sub col num6    |
| P0:0xa2 | Sub_col_N4      | 8 | 0x00 | RW | [7:4] sub col num7    |
|         |                 |   |      |    | [3:0] sub col num8    |
| P0:0xc2 | output_buf_enab | 1 | 0x00 | RW | [4] output_buf_enable |
|         | le_buf          |   |      |    |                       |

### **BLK**

| Address  | Name            | Width   | Default | R/W    | Description                                |
|----------|-----------------|---------|---------|--------|--------------------------------------------|
| radi ess | Name            | V/10111 | Value   | 14/ // | Description                                |
| P0:0x3f  | dark_current_st | 8       | 0x00    | RW     | dark_current_stable_th                     |
|          | able_th         |         |         |        |                                            |
| P0:0x40  | Blk_mode1       | 8       | 0x2b    | RW     | [7:2] Reserved                             |
|          |                 |         |         |        | [1] dark_current_en                        |
|          |                 |         |         |        | [0] offset_en                              |
| P0:0x42  | BLK_limit_val   | 8       | 0xff    | RW     | When Dark data big than it, while get this |
|          | ue              |         |         |        | to replace it for protect dark data.       |
|          |                 |         |         |        | low align 11bits                           |
| P0:0x43  | BLK_fame_cnt    | 8       | 0x54    | RW     | [7:4] BLK start not smooth                 |
|          | _TH             |         |         |        | [3:0] output start frame                   |
| P0:0x5c  | Exp_rate_darkc  | 8       | 0x00    | RW     | Exp_rate_darkc                             |
| P0:0x5e  | current_G1_off  | 6       | 0x18    | RW     | [7:6] NA                                   |
|          | set_odd_ratio   |         |         |        | [5:0] 1.5bits offset_ratio_G1_odd          |
| P0:0x5f  | current_G1_off  | 6       | 0x18    | RW     | [7:6] NA                                   |
|          | set_even_ ratio |         |         |        | [5:0] 1.5bits offset_ratio_G1_even         |
| P0:0x60  | current_R1_offs | 6       | 0x18    | RW     | [7:6] NA                                   |
|          | et_odd_ ratio   |         |         |        | [5:0] 1.5bits offset_ratio_R1_odd          |
| P0:0x61  | current_R1_offs | 6       | 0x18    | RW     | [7:6] NA                                   |
|          | et_even_ ratio  |         | 21      |        | [5:0] 1.5bits offset_ratio_R1_even         |
| P0:0x62  | current_B1_offs | 6       | 0x18    | RW     | [7:6] NA                                   |
|          | et_odd_ ratio   |         |         |        | [5:0] 1.5bits offset_ratio_B1_odd          |
| P0:0x63  | current_B1_offs | 6       | 0x18    | RW     | [7:6] NA                                   |
|          | et_even_ ratio  |         |         |        | [5:0] 1.5bits offset_ratio_B1_even         |
| P0:0x64  | current_G2_off  | 6       | 0x18    | RW     | [7:6] NA                                   |
|          | set_odd_ ratio  |         |         |        | [5:0] 1.5bits offset_ratio_G2_odd          |
| P0:0x65  | current_G2_off  | 6       | 0x18    | RW     | [7:6] NA                                   |
|          | set_even_ ratio |         |         |        | [5:0] 1.5bits offset_ratio_G2_even         |
| P0:0x66  | Dark_current_G  | 6       | 0x20    | RW     | [7:6] NA                                   |
|          | 1_ ratio        |         |         |        | [5:0] 1.5bits dark_current_ratio_G1        |

GC2145 CSP Datasheet 30 /



| P0:0x67 | Dark current R | 6 | 0x20 | RW | [7:6] NA                                     |
|---------|----------------|---|------|----|----------------------------------------------|
|         | _ ratio        |   |      |    | [5:0] 1.5bits dark_current_ratio_R1          |
| P0:0x68 | Dark_current_B | 6 | 0x20 | RW | [7:6] NA                                     |
|         | _ ratio        |   |      |    | [5:0] 1.5bits dark_current_ratio_B2          |
| P0:0x69 | Dark_current_G | 6 | 0x20 | RW | [7:6] NA                                     |
|         | 2_ ratio       |   |      |    | [5:0] 1.5bits dark_current_ratio_G2          |
| P0:0x6a | manual_G1_od   | 6 | 0x00 | RW | [7:6] NA                                     |
|         | d_offset       |   |      |    | [5:0] S5, aligned to lower 8 of 11 bits data |
| P0:0x6b | manual_G1_eve  | 6 | 0x00 | RW | [7:6] NA                                     |
|         | n_offset       |   |      | V  | [5:0] S5, aligned to lower 8 of 11 bits data |
| P0:0x6c | manual_R1_od   | 6 | 0x00 | RW | [7:6] NA                                     |
|         | d_offset       |   |      |    | [5:0] S5, aligned to lower 8 of 11 bits data |
| P0:0x6d | manual_R1_eve  | 6 | 0x00 | RW | [7:6] NA                                     |
|         | n_offset       |   |      |    | [5:0]S5, aligned to lower 8 of 11 bits data  |
| P0:0x6e | manual_B2_od   | 6 | 0x00 | RW | [7:6] NA                                     |
|         | d_offset       |   |      |    | [5:0] S5, aligned to lower 8 of 11 bits data |
| P0:0x6f | manual_B2_eve  | 6 | 0x00 | RW | [7:6] NA                                     |
|         | n_offset       |   |      |    | [5:0] S5, aligned to lower 8 of 11 bits data |
| P0:0x70 | manual_G2_od   | 6 | 0x00 | RW | [7:6] NA                                     |
|         | d_offset       |   |      |    | [5:0] S5, aligned to lower 8 of 11 bits data |
| P0:0x71 | manual_G2_eve  | 6 | 0x00 | RW | [7:6] NA                                     |
|         | n_offset       |   |      |    | [5:0] S5, aligned to lower 8 of 11 bits data |
| P0:0x72 | BLK_DD_th      | 8 | 0xf2 | RW | [7:4] BLK_DD_th                              |
|         | BLK_various_t  |   |      |    | [3:0] BLK_various_th                         |
|         | h              |   |      |    |                                              |

### GAIN

| Address | Name          | Width | Default<br>Value | R/W | Description                     |
|---------|---------------|-------|------------------|-----|---------------------------------|
| P0:0xa3 | channel_gain_ | 8     | 0x80             | RW  | G1 odd Channel gain, float 1.7  |
|         | G1_odd        |       |                  |     |                                 |
|         | channel_gain_ | 8     | 0x80             | RW  | G1 even Channel gain, float 1.7 |
|         | G1_even       |       |                  |     |                                 |
| P0:0xa5 | channel_gain_ | 8     | 0x80             | RW  | R1 odd Channel gain, float 1.7  |
|         | R1_odd        |       |                  |     |                                 |
| P0:0xa6 | channel_gain_ | 8     | 0x80             | RW  | R1 even Channel gain, float 1.7 |
|         | R1_even       |       |                  |     |                                 |
| P0:0xa7 | channel_gain_ | 8     | 0x80             | RW  | B2 odd channel gain, float 1.7  |
|         | B2_odd        |       |                  |     |                                 |
| P0:0xa8 | channel_gain_ | 8     | 0x80             | RW  | B2 even channel gain, float 1.7 |

GC2145 CSP Datasheet 31/



|         | B2_even                             |   |      |    |                                    |
|---------|-------------------------------------|---|------|----|------------------------------------|
| P0:0xa9 | channel_gain_                       | 8 | 0x80 | RW | G2 odd channel gain, float 1.7     |
|         | G2_odd                              |   |      |    |                                    |
| P0:0xaa | channel_gain_                       | 8 | 0x80 | RW | G2 even channel gain, float 1.7    |
|         | G2_even                             |   |      |    |                                    |
| P0:0xad | R_ratio                             | 8 | 0x80 | RW | R ratio, float 1.7                 |
| P0:0xae | G_ratio                             | 8 | 0x80 | RW | G ratio, float 1.7                 |
| P0:0xaf | B_ratio                             | 8 | 0x80 | RW | B ratio, float 1.7                 |
| P0:0xb0 | Global_gain                         | 8 | 0x40 | RW | Global gain, float 4.4             |
| P0:0xb1 | Auto_pregain                        | 8 | 0x20 | RO | Controlled by AEC, can be manually |
|         |                                     |   |      |    | controlled when disable AEC        |
| P0:0xb2 | Auto_postgain                       | 8 | 0x40 | RO | Controlled by AEC, can be manually |
|         | $\mathcal{A}\mathcal{A}\mathcal{A}$ |   |      |    | controlled when disable AEC        |
| P0:0xb3 | AWB_R_gain                          | 8 | 0x40 | RO | AWB R gain float 4.4               |
| P0:0xb4 | AWB_G_gain                          | 8 | 0x40 | RO | AWB G gain float 4.4               |
| P0:0xb5 | AWB_B_gain                          | 8 | 0x40 | RO | AWB B gain float 4.4               |

### **DNDD**

| Address | Name         | Width | Default | R/W | Description                    |
|---------|--------------|-------|---------|-----|--------------------------------|
|         |              |       | Value   |     |                                |
| P2:0x84 | DD_dark_th   | 6     | 0x0a    | RW  | DD_dark_th,2.5                 |
| P2:0x85 | ASDE_DN_B_   | 4     | 0x02    | RW  | ASDE_DN_B_slope                |
|         | slope        |       |         |     |                                |
| P2:0x89 | ASDE_low_lu  | 8     | 0x20    | RW  | ASDE_low_luma_value_DD_th2,4.4 |
|         | ma_value_DD_ |       |         |     |                                |
|         | th2          |       |         |     |                                |
| P2:0x8a | ASDE_low_lu  | 8     | 0x20    | RW  | ASDE_low_luma_value_DD_th3,4.4 |
|         | ma_value_DD_ |       |         |     |                                |
|         | th3          |       |         |     | 30,                            |
| P2:0x8b | ASDE_low_lu  | 8     | 0x20    | RW  | ASDE_low_luma_value_DD_th4,4.4 |
|         | ma_value_DD_ |       | 110     |     |                                |
|         | th4          |       |         |     |                                |

### INTPEE

| Address | Name             | Width | Default | R/W | Description                                   |
|---------|------------------|-------|---------|-----|-----------------------------------------------|
|         |                  |       | Value   |     |                                               |
| P2:0x90 | EEINTP mode<br>1 | 8     | 0x6c    |     | [7]edge1_mode<br>[6]HP3_mode<br>[5]edge2_mode |

GC2145 CSP Datasheet 32 /



|         |                 |     |          | 1  | F 1370                                       |
|---------|-----------------|-----|----------|----|----------------------------------------------|
|         |                 |     |          |    | [4]Reserved                                  |
|         |                 |     |          |    | [3]LP_intp_en                                |
|         |                 |     |          |    | [2]LP_edge_en                                |
|         |                 |     |          |    | [1]NA                                        |
|         |                 |     |          |    | [0] half_scale_mode_en                       |
| P2:0x91 | EEINTP mode     | 8   | 0x00     | RW | [7]HP_mode1                                  |
|         | 2               |     |          |    | [6]HP_mode2                                  |
|         |                 |     |          |    | [5]only 2 direction                          |
|         |                 |     |          |    | only two direction H and V                   |
|         |                 |     |          | V  | [4]NA                                        |
|         |                 |     |          |    | [3]only_defect_map                           |
|         | 1310            |     | 1        |    | [2]map_dir                                   |
|         | NNU             |     | <b>,</b> |    | [1:0]reserved                                |
| P2:0x92 | direction_TH1   | 8   | 0x48     | RW | [7:6] reserved                               |
|         |                 |     |          |    | [5:0] Lower Criteria for direction detection |
| P2:0x93 | Direction_TH2   | 6   | 0x03     | RW | [7:6] NA                                     |
|         |                 |     |          |    | [5:0] Upper Criteria for direction detection |
| P2:0x94 | diff_HV_mode    | 8   | 0x00     | RW | [7:4] Diff HV TI TH1                         |
|         |                 |     |          |    | [3:0] Diff HV TI TH2                         |
| P2:0x95 | direction_diff_ | 8   | 0x83     | RW | [7:4] Direction diff TH1                     |
|         | TH_mode         |     |          |    | [3:0] Direction diff TH2                     |
| P2:0x96 | edge level      | 8   | 0x00     | RW | [3:2] edge level                             |
| P2:0x97 | Edge1 effect    | 8   | 0x48     | RW | [7:4] edge1 effect                           |
|         | Edge2 effect    |     |          |    | [3:0] edge2 effect                           |
| P2:0x98 | Edge_pos_ratio  | 8   | 0x88     | RW | [7:4] pos edge ratio                         |
|         | Edge_neg_ratio  |     |          |    | [3:0] neg edge ratio                         |
| P2:0x99 | Edge1_max       | 8   | 0x81     | RW | [7:4] edge1 max                              |
|         | Edge1 min       |     |          |    | [3:0] edge1 min                              |
| P2:0x9a | Edge2 max       | 8   | 0x81     | RW | [7:4] edge2 max                              |
|         | Edge2 min       |     |          |    | [3:0] edge2 min                              |
| P2:0x9b | Edge1 th        | 8   | 0x22     | RW | [7:4] edge1 threshold                        |
|         | Edge2_th        | 1// | Ur-      |    | [3:0] edge2 threshold                        |
| P2:0x9c | Edge_pos_max    | 8   | 0xf8     | RW | [7:4] Positive edge max                      |
| . 1     | Edge_neg_max    |     |          |    | [3:0] Negative edge max                      |
| P2:0x9d | Edge effect sc  | 4   | 0x04     | RW | [3:0] edge1_effect_scaler                    |
| AHI     | aler            |     | -        |    |                                              |
|         | 1               |     |          | 1  | 1                                            |

## AUTO\_CC

| Address | Name      | Width | Default | R/W | Description |
|---------|-----------|-------|---------|-----|-------------|
|         |           |       | Value   |     |             |
| P2:0xc0 | CC_mode   | 8     | 0x00    | RW  | reserved    |
| P2:0xc1 | CC_CT1_11 | 8     | 0x40    | RW  | CC_CT1_11   |



| P2:0xc2 | CC_CT1_12   | 8 | 0x00 | RW | CC_CT1_12   |
|---------|-------------|---|------|----|-------------|
| P2:0xc3 | CC_CT1_13   | 8 | 0x00 | RW | CC_CT1_13   |
| P2:0xc4 | CC_CT1_21   | 8 | 0x00 | RW | CC_CT1_21   |
| P2:0xc5 | CC_CT1_22   | 8 | 0x40 | RW | CC_CT1_22   |
| P2:0xc6 | CC_CT1_23   | 8 | 0x00 | RW | CC_CT1_23   |
| P2:0xe6 | CC_R_offset | 8 | 0x00 | RW | CC_R_offset |
| P2:0xe7 | CC_G_offset | 8 | 0x00 | RW | CC_G_offset |
| P2:0xe8 | CC_B_offset | 8 | 0x00 | RW | CC_B_offset |

| P2: | uxe/   | CC_G_onset  | 8     | UXUU             | KW  | CC_G_offset   |
|-----|--------|-------------|-------|------------------|-----|---------------|
| P2: | 0xe8   | CC_B_offset | 8     | 0x00             | RW  | CC_B_offset   |
| RG  | GB GAM | 1MA         | OR    | E                | G   |               |
| A   | ddress | Name        | Width | Default<br>Value | R/W | Description   |
| P2: | :0x10  | Gamma_out1  | 8     | 0x0a             | RW  | Knee0=2       |
| P2: | :0x11  | Gamma out2  | 8     | 0x12             | RW  | Knee1=4       |
| P2: | :0x12  | Gamma_out3  | 8     | 0x19             | RW  | Knee2=6       |
| P2: | :0x13  | Gamma_out4  | 8     | 0x1f             | RW  | Knee3=8       |
| P2: | 0x14   | Gamma_out5  | 8     | 0x2c             | RW  | Knee4=12      |
| P2: | :0x15  | Gamma_out6  | 8     | 0x38             | RW  | Knee5=16      |
| P2: | 0x16   | Gamma_out7  | 8     | 0x42             | RW  | Knee6=20      |
| P2: | :0x17  | Gamma_out8  | 8     | 0x4e             | RW  | Knee7=24      |
| P2: | 0x18   | Gamma_out9  | 8     | 0x63             | RW  | Knee8=32      |
| P2: | :0x19  | Gamma_out10 | 8     | 0x76             | RW  | Knee9=40      |
| P2: | :0x1a  | Gamma_out11 | 8     | 0x87             | RW  | Knee10=48     |
| P2: | 0x1b   | Gamma_out12 | 8     | 0x96             | RW  | Knee11=56     |
| P2: | 0x1c   | Gamma_out13 | 8     | 0xa2             | RW  | Knee12=64     |
| P2: | :0x1d  | Gamma_out14 | 8     | 0xb8             | RW  | Knee13 =80    |
| P2: | 0x1e   | Gamma_out15 | 8     | 0xca             | RW  | Knee14 = 96   |
| P2: | :0x1f  | Gamma_out16 | 8     | 0xd8             | RW  | Knee15 = 112  |
| P2: | :0x20  | Gamma_out17 | 8     | 0xe0             | RW  | Knee16 = 128  |
| -   | :0x21  | Gamma_out18 | 8     | 0xe8             |     | Knee17 = 144  |
| _   | :0x22  | Gamma_out19 | 8     | 0xf0             |     | Knee18 =160   |
| 1   | :0x23  | Gamma_out20 | 8     | 0xf8             |     | Knee19 = 192  |
|     | :0x24  | Gamma_out21 | 8     | 0xfd             |     | Knee 20 = 224 |
| P2: | 0x25   | Gamma_out22 | 8     | 0xff             | RW  | Knee21 = 256  |

### **YCP**

| Address | Name   | Width | Default<br>Value | R/W | Description                                 |
|---------|--------|-------|------------------|-----|---------------------------------------------|
| P2:0xd0 | Global | 8     | 0x40             | RW  | [7:0] Global saturation, controlled by auto |

GC2145 CSP Datasheet



|         | saturation      |   |      |    | saturation                                |
|---------|-----------------|---|------|----|-------------------------------------------|
| P2:0xd1 | saturation_Cb   | 8 | 0x30 | RW | [7:0] Cb saturation                       |
|         |                 |   |      |    | 3.5bits, 0x20=1.0                         |
| P2:0xd2 | saturation_Cr   | 8 | 0x30 | RW | [7:0] Cr saturation                       |
|         |                 |   |      |    | 3.5bits, 0x20=1.0                         |
| P2:0xd3 | luma_contrast   | 8 | 0x40 | RW | [7:0] Luma contrast, can be adjusted via  |
|         |                 |   |      |    | contrast center                           |
|         |                 |   |      |    | 2.6bits, 0x40=1.0                         |
| P2:0xd4 | Contrast center | 8 | 0x80 | RW | [7:0] Contrast center value               |
| P2:0xd5 | Luma_offset     | 8 | 0x00 | RW | [7:0] Add offset on luma value. S7.       |
| P2:0xd6 | skin_Cb_center  | 8 | 0xec | RW | [7:0] Cb criteria for skin detection.     |
| P2:0xd7 | skin_Cr_center  | 4 | 0x12 | RW | [7:0] Cr criteria for skin detection.     |
| P2:0xd9 | Skin brightness | 8 | 0xe3 | RW | [7:4] skin brightness th1                 |
|         | mode            |   |      |    | [3:0] skin brightness th2                 |
| P2:0xda | Fixed_Cb        | 8 | 0x00 | RW | S7, if fixed CbCr function is enabled,    |
|         |                 |   |      |    | current image Cb value will be replace by |
|         |                 |   |      |    | this value to achieve special effect      |
| P2:0xdb | Fixed_Cr        | 8 | 0x00 | RW | S7, if fixed CbCr function is enabled,    |
|         |                 |   |      |    | current image Cr value will be replace by |
|         |                 |   |      |    | this value to achieve special effect      |

### **Measure Window**

| Address | Name         | Width | Default | R/W | Description        |
|---------|--------------|-------|---------|-----|--------------------|
|         |              |       | Value   |     |                    |
| P0:0xec | C_big_win_x0 | 8     | 0x04    | RW  |                    |
| P0:0xed | C_big_win_y0 | 8     | 0x02    | RW  | Dia win was by AWD |
| P0:0xee | C_big_win_x1 | 8     | 0x30    | RW  | Big win use by AWB |
| P0:0xef | C_big_win_y1 | 8     | 0x48    | RW  |                    |

### **AEC**

| Address | Name         | Width | Default | R/W | Description                           |
|---------|--------------|-------|---------|-----|---------------------------------------|
|         |              |       | Value   |     |                                       |
| P0:0xb6 | AEC_enable   | 1     | 0x00    | RW  | [7:1] NA                              |
|         |              |       |         |     | [0] AEC enable                        |
| P1:0x01 | AEC_x1       | 8     | 0x04    | RW  | [7:0] AEC_x1, X8 local measure window |
| P1:0x02 | AEC_x2       | 8     | 0x60    | RW  | [7:0] AEC_x2, X8 local measure window |
| P1:0x03 | AEC_y1       | 8     | 0x02    | RW  | [7:0] AEC_y1, X8                      |
| P1:0x04 | AEC_y2       | 8     | 0x48    | RW  | [7:0] AEC_y2, X8                      |
| P1:0x05 | AEC_center_x | 8     | 0x20    | RW  | [7:0] AEC_center_x1, X8               |
|         | 1            |       |         |     |                                       |
| P1:0x06 | AEC_center_x | 8     | 0x40    | RW  | [7:0] AEC_center_x2, X8               |
|         | 2            |       |         |     |                                       |

GC2145 CSP Datasheet 35 /



| P1:0x07    | AEC_center_y                            | 8   | 0x18 | RW   | [7:0] AEC_center_y1, X8                      |
|------------|-----------------------------------------|-----|------|------|----------------------------------------------|
| P1:0x08    | AEC_center_y                            | 8   | 0x30 | RW   | [7:0] AEC_center_y2, X8                      |
| P1:0x0a    | AEC_mode1                               | 8   | 0x01 | RW   | [7] NA<br>[6] measure point                  |
|            |                                         |     |      |      | [5] adjust_max_gain                          |
|            |                                         |     |      |      | [4] AEC gain mode                            |
|            |                                         |     |      |      | [3] NA                                       |
|            |                                         | -17 |      | V    | [2] gain mode                                |
| D1 0 01    | 170                                     |     | 0.21 | DIII | [1:0] skip mode                              |
| P1:0x0b    | AEC_mode2                               | 8   | 0x21 | RW   | [7] fix target                               |
|            | X Y Y = X Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y |     |      |      | [6:4] AEC take action every N frame          |
| 21.0.0     | 4.75                                    | 0   | 0.01 | DIII | [3:0 Reserved                                |
| P1:0x0c    | AEC_mode3                               | 8   | 0x01 | RW   | [7] reserved                                 |
| 1          |                                         |     |      |      | [6:4] center weight mode                     |
|            |                                         |     |      |      | [3:2] skin weight mode                       |
| D. 1 0 0 1 | 1. F.G. 1. 4                            |     | 0.00 | DIII | [1:0]NA                                      |
| P1:0x0d    | AEC_mode4                               | 8   | 0x00 | RW   |                                              |
| P1:0x0e    | AEC_high_ran ge                         | 8   | 0xf2 | RW   | AEC_high_range                               |
| P1:0x0f    | AEC_low_rang                            | 8   | 0x20 | RW   | AEC_low_range                                |
| P1:0x13    | AEC target Y                            | 8   | 0x50 | RW   | expected luminance value                     |
| P1:0x14    | Y average                               | 8   | 0x10 | RO   | Current frame luminance average              |
| P1:0x15    | target Y limit                          | 8   | 0x80 | RW   | target Y limit from histogram                |
|            | from_histogra                           |     |      |      | ONE DE                                       |
| P1:0x16    | AEC number 1                            | 8   | 0x35 | RW   | AEC number limit high range                  |
|            | imit high rang                          |     |      |      | 101                                          |
|            | e _ c _ c                               |     | DY   |      |                                              |
| P1:0x18    | AEC mode5                               | 8   | 0x91 | RW   | [7:4] AEC slow margin                        |
|            | VVV                                     | JY  |      |      | [2:0] AEC slow speed                         |
| P1:0x19    | AEC mode 6                              | 8   | 0x95 | RW   | [7:4] AEC fast margin                        |
| III        |                                         |     |      |      | [2:0] AEC fast speed                         |
| P1:0x1a    | AEC gain                                | 8   | 0x96 | RW   | Gain change criteria, float 1.7, default use |
| A,         | mode                                    |     |      |      | 1.2x                                         |
| P1:0x1f    | AEC_max_pre                             | 8   | 0x30 | RW   | AEC_max_pre_dg_gain                          |
|            | _dg_gain                                |     |      |      |                                              |
| P1:0x20    | AEC_max_post                            | 8   | 0xc0 | RW   | AEC_max_post_dg_gain                         |
|            | _dg_gain                                |     |      |      |                                              |
|            | •                                       |     |      | •    | •                                            |



| P1:0x25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |                |   |      |    |                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------|---|------|----|-----------------------------------|
| P1:0x26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x25 | AEC_anti_flick | 8 | 0x01 | RW | [7:5]NA                           |
| P1:0x27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | er_step[12:8]  |   |      |    | [4:0] AEC anti flicker step[12:8] |
| P1:0x27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x26 | AEC_anti_flick | 8 | 0x68 | RW | AEC anti flicker step[7:0]        |
| 1[12.8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | er_step[7:0]   |   |      |    |                                   |
| P1:0x28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x27 | AEC_exp_level  | 8 | 0x04 | RW | [7:5] NA                          |
| P1:0x29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | _1[12:8]       |   |      |    | [4:0] AEC exp level1[12:8]        |
| P1:0x29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x28 | AEC_exp_level  | 8 | 0x38 | RW | AEC exp level1[7:0]               |
| 2[12:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | _1[7:0]        |   |      |    |                                   |
| P1:0x2a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x29 | AEC_exp_level  | 8 | 0x05 | RW | [7:5] NA                          |
| P1:0x2b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | _2[12:8]       |   |      |    | [4:0] AEC exp level2[12:8]        |
| P1:0x2b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x2a | AEC_exp_level  | 8 | 0xa0 | RW | AEC exp level2[7:0]               |
| 3[12:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | _2[7:0]        |   |      |    |                                   |
| Pl:0x2c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x2b | AEC_exp_level  | 8 | 0x09 | RW | [7:5] NA                          |
| 3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         | 3[12:8]        |   |      |    | [4:0] AEC exp level3[12:8]        |
| P1:0x2d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x2c | AEC_exp_level  | 8 | 0xd8 | RW | AEC exp level_3[7:0]              |
| 4[12:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | _3[7:0]        |   |      |    |                                   |
| P1:0x2e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x2d | AEC_exp_level  | 8 | 0x0e | RW | [7:5] NA                          |
| P1:0x2f   AEC_exp_level   8   0x10   RW   [7:5] NA   [4:0] AEC exp level 5[12:8]     P1:0x30   AEC_exp_level   8   0xe0   RW   AEC exp level 5 [7:0]     P1:0x31   AEC_exp_level   8   0x1c   RW   [7:5] NA   [4:0] AEC exp level 6[12:8]     P1:0x32   AEC_exp_level   8   0x20   RW   AEC exp level 6[7:0]     P1:0x33   AEC_exp_level   8   0x1c   RW   [7:5] NA   [4:0] AEC exp level 7[12:8]     P1:0x34   AEC_exp_level   8   0x20   RW   AEC exp level 7[12:8]     P1:0x35   AEC_exp_level   8   0x20   RW   AEC exp level 7[7:0]     P1:0x36   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 2     P1:0x37   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 3     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 3     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 3     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x38   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max   dg   gain 4     P1:0x39   AEC_max_dg_   8   0x40   RW   5.3bits, AEC max_dg_   8   0x40   RW   5.3bits, AEC ma |         | _4[12:8]       |   |      |    | [4:0] AEC exp level 4[12:8]       |
| P1:0x2f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x2e | AEC_exp_level  | 8 | 0x10 | RW | AEC exp level 4 [7:0]             |
| S[12:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | _4[7:0]        |   |      |    |                                   |
| P1:0x30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x2f | AEC_exp_level  | 8 | 0x10 | RW | [7:5] NA                          |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | _5[12:8]       |   |      |    | [4:0] AEC exp level 5[12:8]       |
| P1:0x31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x30 | AEC_exp_level  | 8 | 0xe0 | RW | AEC exp level 5 [7:0]             |
| Color   Colo |         | _5[7:0]        |   |      |    |                                   |
| P1:0x32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x31 | AEC_exp_level  | 8 | 0x1c | RW | [7:5] NA                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         | _6[12:8]       |   |      |    | [4:0] AEC exp level 6[12:8]       |
| P1:0x33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1:0x32 | AEC_exp_level  | 8 | 0x20 | RW | AEC exp level 6[7:0]              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         | _6[7:0]        |   |      |    | OWL                               |
| P1:0x34         AEC_exp_level 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P1:0x33 | AEC_exp_level  | 8 | 0x1c | RW | [7:5] NA                          |
| 7[7:0]       7[7:0]         P1:0x35       AEC_max_dg_ 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | _7[12:8]       |   |      |    | [4:0] AEC exp level7[12:8]        |
| P1:0x35         AEC_max_dg_gain1         8         0x40         RW         5.3bits, AEC max dg gain1           P1:0x36         AEC_max_dg_gain2         8         0x40         RW         5.3bits, AEC max dg gain2           P1:0x37         AEC_max_dg_gain3         8         0x40         RW         5.3bits, AEC max dg gain3           P1:0x38         AEC_max_dg_gain4         8         0x40         RW         5.3bits, AEC max dg gain4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | P1:0x34 | AEC_exp_level  | 8 | 0x20 | RW | AEC exp level 7[7:0]              |
| gain1         P1:0x36         AEC_max_dg_ 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | _7[7:0]        |   |      |    |                                   |
| P1:0x36         AEC_max_dg_ gain2         8         0x40         RW 5.3bits, AEC max dg gain2           P1:0x37         AEC_max_dg_ gain3         8         0x40         RW 5.3bits, AEC max dg gain3           P!:0x38         AEC_max_dg_ gain4         8         0x40         RW 5.3bits, AEC max dg gain4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P1:0x35 | AEC_max_dg_    | 8 | 0x40 | RW | 5.3bits, AEC max dg gain1         |
| gain2         8         0x40         RW 5.3bits, AEC max dg gain3           P1:0x37         AEC_max_dg_ 8         0x40         RW 5.3bits, AEC max dg gain3           P1:0x38         AEC_max_dg_ 8         0x40         RW 5.3bits, AEC max dg gain4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         | gain1          |   |      |    |                                   |
| P1:0x37         AEC_max_dg_ gain3         8         0x40         RW 5.3bits, AEC max dg gain3           P1:0x38         AEC_max_dg_ gain4         8         0x40         RW 5.3bits, AEC max dg gain4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P1:0x36 | AEC_max_dg_    | 8 | 0x40 | RW | 5.3bits, AEC max dg gain2         |
| gain3  P!:0x38 AEC_max_dg_ 8 0x40 RW 5.3bits, AEC max dg gain4 gain4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         | gain2          |   |      |    |                                   |
| P!:0x38 AEC_max_dg 8 0x40 RW 5.3bits, AEC max dg gain4 gain4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P1:0x37 | AEC_max_dg_    | 8 | 0x40 | RW | 5.3bits, AEC max dg gain3         |
| gain4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         | gain3          |   |      |    |                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P!:0x38 | AEC_max_dg_    | 8 | 0x40 | RW | 5.3bits, AEC max dg gain4         |
| P1:0x39 AEC_max_dg 8 0x40 RW 5.3bits, AEC max dg gain5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         | gain4          |   |      |    |                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P1:0x39 | AEC_max_dg_    | 8 | 0x40 | RW | 5.3bits, AEC max dg gain5         |



|         | gain5       |   |      |    |                           |
|---------|-------------|---|------|----|---------------------------|
| P1:0x3a | AEC_max_dg_ | 8 | 0x40 | RW | 5.3bits, AEC max dg gain6 |
|         | gain6       |   |      |    |                           |
| P1:0x3b | AEC_max_dg_ | 8 | 0x40 | RW | 5.3bits, AEC max dg gain7 |
|         | gain7       |   |      |    |                           |
| P1:0x3c | AEC_max_exp | 8 | 0x20 | RW | [6:5] Max level setting   |
|         | _level      |   |      |    | [4:0] exp min[12:8]       |
|         | AEC_exp_min |   |      |    |                           |
|         | _1[12:8]    |   |      |    |                           |
| P1:0x3d | AEC_exp_min | 8 | 0x04 | RW | AEC_exp_min_l[7:0]        |
|         | _1[7:0]     |   |      |    |                           |
| AWB     | JVV         |   |      |    |                           |
|         |             | Z |      |    |                           |

| Address     | Name        | Width | Default | R/W | Description                     |
|-------------|-------------|-------|---------|-----|---------------------------------|
|             |             |       | Value   |     | _                               |
| P1:0x50     | AWB mode 1  | 8     | 0x00    | RW  | Reserved                        |
| P1:0x51     | AWB         | 8     | 0x80    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x52     | AWB         | 8     | 0x01    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x53     | AWB         | 8     | 0x80    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x54     | AWB         | 8     | 0x0f    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x55     | AWB         | 8     | 0x00    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x56     | AWB         | 8     | 0x00    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x57     | AWB         | 8     | 0x07    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x58     | AWB         | 4     | 0x00    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x59     | AWB_PRE_R   | 8     | 0x01    | RW  | RGB pixel low THD               |
|             | GB_low      | )     |         |     |                                 |
| P1:0x5a     | AWB_PRE_R   | 8     | 0xf0    | RW  | RGB pixel high THD              |
|             | GB_high     |       |         |     |                                 |
| P1:0x5b     | AWB         | 8     | 0x00    | RW  | AWB parameter                   |
|             | parameter   |       |         |     |                                 |
| P1:0x75     | AWB_every_N | 8     | 0x01    | RW  | [7:2] NA                        |
|             |             |       |         |     | [1:0] AWB_every_N               |
| P1:0x76     | AWB_R_gain_ | 8     | 0x70    | RW  | Channel gain limit for R, G, B. |
|             | limit       |       |         |     | Float 2.6                       |
| GC21/15 CSE | Dataskast   |       |         |     | 38 /                            |

GC2145 CSP Datasheet **38** /



| P1:0x77 | AWB_G_gain_ | 8  | 0x58 | RW |                      |
|---------|-------------|----|------|----|----------------------|
|         | limit       |    |      |    |                      |
| P1:0x78 | AWB_B_gain_ | 8  | 0x78 | RW |                      |
|         | limit       |    |      |    |                      |
| P1:0x79 | AWB_R_gain_ | 8  | 0x50 | RW | outdoor R high limit |
|         | out_h_limit |    |      |    |                      |
| P1:0x7a | AWB_G_gain_ | 8  | 0x58 | RW | outdoor G high limit |
|         | out_h_limit |    |      |    |                      |
| P1:0x7b | AWB_B_gain_ | 8  | 0x46 | RW | outdoor B high limit |
|         | out_h_limit | -0 |      |    | 9.                   |
| P1:0x7c | AWB_R_gain_ | 8  | 0x40 | RW | outdoor R low limit  |
|         | out_l_limit |    |      |    |                      |
| P1:0x7d | AWB_G_gain_ | 8  | 0x40 | RW | outdoor G low limit  |
|         | out_l_limit |    |      |    |                      |
| P1:0x7e | AWB_B_gain_ | 8  | 0x40 | RW | outdoor B low limit  |
|         | out_l_limit |    |      |    |                      |

| Address | Name            | Width | Default | R/W | Description                             |
|---------|-----------------|-------|---------|-----|-----------------------------------------|
|         |                 |       | Value   |     |                                         |
| P1:0x9a | ABS_range_co    | 8     | 0xf3    | RW  | [7:4] add dynamic range                 |
|         | mpesate         |       |         |     | [2:0] abs adjust every frame            |
|         | ABS_skip_fra    |       |         |     |                                         |
|         | me              |       |         |     |                                         |
| P1:0x9b | ABS_stop_mar    | 4     | 0x02    | RW  | [7:4] NA                                |
|         | gin             |       |         |     | [3:0] margin for ABS to stop adjustment |
| P1:0x9c | Y_S_compesat    | 8     | 0x00    | RW  | [7:4] Y S compensate                    |
|         | e               |       |         |     | [3:0] manual ABS slope adjustment       |
|         | ABS_manual_     |       |         |     |                                         |
|         | K               |       |         |     | 1017                                    |
| P1:0x9d | Y_stretch_limit | 8     | 0x40    | RW  | [7:0] Y stretch limit                   |

### LSC

| P1.0X90 | 1_Stretch_mmt  | 0     | 0X40    | K W | [1.0] I stretch limit        |
|---------|----------------|-------|---------|-----|------------------------------|
| LSC     | 1310           |       | 1/1     |     |                              |
| Address | Name           | Width | Default | R/W | Description                  |
|         | DV             | )     | Value   |     |                              |
| P1:0xa0 | LSC_row_x2     | 8     | 0x03    | RW  | [3] LSC_row_x2               |
|         | LSC_col_x2     |       |         |     | [2] LSC_col_x2               |
| 94      | LSC_pixel_arra |       |         |     | [1:0] LSC pixel array select |
|         | y_select       |       |         |     |                              |
| P1:0xa1 | LSC_row_cent   | 8     | 0x80    | RW  | LSC row center               |
|         | er             |       |         |     |                              |
| P1:0xa2 | LSC_col_cente  | 8     | 0x80    | RW  | LSC col center               |

GC2145 CSP Datasheet **39** /



|         | r              |   |      |    |                             |
|---------|----------------|---|------|----|-----------------------------|
| P1:0xa4 | LSC_Q1_red_b   | 8 | 0x00 | RW | [6] LSC_Q1_red_b1_sign      |
|         | 1_sign         |   |      |    | [5] LSC Q1 green b1 sign    |
|         | LSC_Q1_green   |   |      |    | [4] LSC_Q1_blue_b1_sign     |
|         | b1 sign        |   |      |    | [2] LSC Q2 red b1 sign      |
|         | LSC_Q1_blue_   |   |      |    | [1] LSC_Q2_green_b1_sign    |
|         | b1_sign        |   |      |    | [0] LSC_Q2_blue_b1_sign     |
|         | LSC_Q2_red_b   |   |      |    |                             |
|         | 1_sign         |   |      | 67 |                             |
|         | LSC_Q2_green   |   |      | V  | 9.                          |
|         | _b1_sign       |   |      |    |                             |
|         | LSC_Q2_blue_   |   |      |    |                             |
|         | b1_sign        |   |      |    |                             |
| P1:0xa5 | LSC_Q3_red_b   | 8 | 0x00 | RW | [6] LSC_Q3_red_b1_sign      |
|         | 1_sign         |   |      |    | [5] LSC_Q3_green_b1_sign    |
|         | LSC_Q3_green   |   |      |    | [4] LSC_Q3_blue_b1_sign     |
|         | _b1_sign       |   |      |    | [2] LSC_Q4_red_b1_sign      |
|         | LSC_Q3_blue_   |   |      |    | [1] LSC_Q4_green_b1_sign    |
|         | b1_sign        |   |      |    | [0] LSC_Q4_blue_b1_sign     |
|         | LSC_Q4_red_b   |   |      |    |                             |
|         | 1_sign         |   |      |    |                             |
|         | LSC_Q4_green   |   |      |    |                             |
|         | _b1_sign       |   |      |    |                             |
|         | LSC_Q4_blue_   |   |      |    |                             |
|         | b1_sign        | _ |      |    |                             |
| P1:0xa6 | LSC_right_red  | 8 | 0x00 |    | [6] LSC_right_red_b4_sign   |
|         | _b4_sign       |   |      |    | [5] LSC_right_green_b4_sign |
|         | LSC_right_gre  |   |      |    | [4] LSC_right_blue_b4_sign  |
|         | en_b4_sign     |   |      |    | [2] LSC_left_red_b4_sign    |
|         | LSC_right_blu  |   |      |    | [1] LSC_left_green_b4_sign  |
|         | e_b4_sign      |   | KI   |    | [0] LSC_left_blue_b4_sign   |
|         | LSC_left_red_  |   | 11-  |    |                             |
|         | b4_sign        |   |      |    |                             |
|         | LSC_left_green |   |      |    |                             |
|         | _b4_sign       |   |      |    |                             |
|         | LSC_left_blue_ |   |      |    |                             |
| D1:0vo7 | b4_sign        | Q | 0200 | DW | [6] I SC up rod h4 size     |
| P1:0xa7 | LSC_up_red_b   | 8 | 0x00 | KW | [6] LSC_up_red_b4_sign      |
|         | 4_sign         |   |      |    | [5] LSC_up_green_b4_sign    |
|         | LSC_up_green   |   |      |    | [4] LSC_up_blue_b4_sign     |
|         | _b4_sign       |   |      |    | [2] LSC_down_red_b4_sign    |
|         | LSC_up_blue_   |   |      |    | [1] LSC_down_green_b4_sign  |



|          | b4 sign          |    |         |        | [0] LSC down blue b4 sign         |
|----------|------------------|----|---------|--------|-----------------------------------|
|          | LSC down red     |    |         |        | [o] 250_down_ordo_o i_sign        |
|          | b4 sign          |    |         |        |                                   |
|          | LSC down gre     |    |         |        |                                   |
|          | en b4 sign       |    |         |        |                                   |
|          | LSC down blu     |    |         |        |                                   |
|          | e b4 sign        |    |         |        |                                   |
| P1:0xa8  | <del> </del>     | 8  | 0x00    | DW     | [6] I SC wight you and h22 given  |
| P1.0xao  | LSC_right_up_    | 8  | UXUU    |        | [6] LSC_right_up_red_b22_sign     |
|          | red_b22_sign     |    |         |        | [5] LSC_right_up_green_b22_sign   |
|          | LSC_right_up_    |    |         | V      | [4] LSC_right_up_blue_b22_sign    |
|          | green_b22_sign   |    |         |        | [2] LSC_right_down_red_b22_sign   |
|          | LSC_right_up_    |    |         |        | [1] LSC_right_down_green_b22_sign |
|          | blue_b22_sign    |    |         |        | [0] LSC_right_down_blue_b22_sign  |
|          | LSC_right_do     |    |         |        |                                   |
| DI       | wn_red_b22_si    |    |         |        |                                   |
|          | gn               |    |         |        |                                   |
|          | LSC_right_do     |    |         |        |                                   |
|          | wn_green_b22     |    |         |        |                                   |
|          | _sign            |    |         |        |                                   |
|          | LSC_right_do     |    |         |        |                                   |
|          | wn_blue_b22_s    |    |         |        |                                   |
|          | ign              |    |         |        |                                   |
| P1:0xa9  | LSC_left_up_r    | 8  | 0x00    | RW     | [6] LSC_left_up_red_b22_sign      |
|          | ed_b22_sign      |    |         |        | [5] LSC_left_up_green_b22_sign    |
|          | LSC left up g    |    |         |        | [4] LSC left up blue b22 sign     |
|          | reen b22 sign    |    |         |        | [2] LSC_left_down_red_b22_sign    |
|          | LSC left up b    |    |         |        | [1] LSC left down green b22 sign  |
|          | lue b22 sign     |    |         |        | [0] LSC_left_down_blue_b22_sign   |
|          | LSC left down    |    |         |        |                                   |
|          | red b22 sign     |    |         |        | 1017                              |
|          | LSC left down    | 25 | 71      |        |                                   |
|          | green_b22_sig    |    | KL      |        |                                   |
|          | n 575011_522_51g |    | 1       |        |                                   |
|          | LSC left down    | U  |         |        |                                   |
|          | blue_b22_sign    |    |         |        |                                   |
| P1:0xaa  |                  |    | 0x20    | pw/    | ISC O1 red b1                     |
| r 1.0xaa | LSC_Q1_red_b     | 0  | UXZU    | K W    | LSC Q1 red b1                     |
| P1:0xab  | LSC Q1 green     | 8  | 0x20    | RW/    | LSCQ1 green b1                    |
| 1.0740   | b1               | U  | 0.7.2.0 | 17. 44 | ESS Q1 green 01                   |
| P1:0xac  | LSC Q1 blue      | 8  | 0x20    | RW     | LSC Q1 blue b1                    |
| 1 I.UAAC | b1               | O  | UAZU    | 17. 44 | ESC Q1 blue b1                    |
|          | VΙ               |    |         |        |                                   |



| P1:0xad | LSC_Q2_red_b     | 8 | 0x20 | RW | LSC Q2 red b1      |
|---------|------------------|---|------|----|--------------------|
| P1:0xae | LSC Q2 green     | 8 | 0x20 | RW | LSC Q2 green b1    |
|         | _b1              |   |      |    |                    |
| P1:0xaf | LSC_Q2_blue_     | 8 | 0x20 | RW | LSC Q2 blue b1     |
|         | b1               |   |      |    |                    |
| P1:0xb0 | LSC_Q3_red_b     | 8 | 0x20 | RW | LSC Q3 red b1      |
|         | 1                |   |      |    |                    |
| P1:0xb1 | LSC_Q3_green     | 8 | 0x20 | RW | LSC Q3 green b1    |
|         | _b1              |   |      |    |                    |
| P1:0xb2 | LSC_Q3_blue_b1   | 8 | 0x20 | RW | LSC Q3 blue b1     |
| P1:0xb3 | LSC_Q4_red_b     | 8 | 0x20 | RW | LSC Q4 red b1      |
|         | 1                |   |      |    |                    |
| P1:0xb4 | LSC_Q4_green     | 8 | 0x20 | RW | LSC Q4 green b1    |
|         | _b1              |   |      |    |                    |
| P1:0xb5 | LSC_Q4_blue_     | 8 | 0x20 | RW | LSC Q4 blue b1     |
|         | b1               |   |      |    |                    |
| P1:0xb6 | LSC_right_red    | 8 | 0x20 | RW | LSC right red b2   |
|         | _b2              |   |      |    |                    |
| P1:0xb7 | LSC_right_gre    | 8 | 0x20 | RW | LSC right green b2 |
|         | en_b2            |   |      |    |                    |
| P1:0xb8 | LSC_right_blu    | 8 | 0x20 | RW | LSC right blue b2  |
|         | e_b2             |   |      |    |                    |
| P1:0xb9 | LSC_right_red b4 | 8 | 0x20 | RW | LSC right red b4   |
| P1:0xba | LSC_right_gre    | 8 | 0x20 | RW | LSC right green b4 |
|         | en_b4            |   |      |    | ONIL               |
| P1:0xbb | LSC_right_blu    | 8 | 0x20 | RW | LSC right blue b4  |
|         | e_b4             |   |      |    | 70.                |
| P1:0xbc | LSC_left_red_    | 8 | 0x20 | RW | LSC left red b2    |
|         | b2               |   | 112  |    |                    |
| P1:0xbd | LSC_left_green   | 8 | 0x20 | RW | LSC left green b2  |
|         | _b2              |   |      |    |                    |
| P1:0xbe | LSC_left_blue_   | 8 | 0x20 | RW | LSC left blue b2   |
|         | b2               |   |      |    |                    |
| P1:0xbf | LSC_left_red_    | 8 | 0x20 | RW | LSC left red b4    |
|         | b4               |   |      |    |                    |
| P1:0xc0 | LSC_left_green   | 8 | 0x20 | RW | LSC left green b4  |
|         | _b4              |   |      |    |                    |
| P1:0xc1 | LSC_left_blue_   | 8 | 0x20 | RW | LSC left blue b4   |



|         |                              |   |      | 1  | T                 |
|---------|------------------------------|---|------|----|-------------------|
|         | b4                           |   |      |    |                   |
| P1:0xc2 | LSC_up_red_b 2               | 8 | 0x20 | RW | LSC up red b2     |
| P1:0xc3 | LSC_up_green_b2              | 8 | 0x20 | RW | LSC up green b2   |
| P1:0xc4 | LSC_up_blue_<br>b2           | 8 | 0x20 | RW | LSC up blue b2    |
| P1:0xc5 | LSC_up_red_b 4               | 8 | 0x20 | RW | LSC up red b4     |
| P1:0xc6 | LSC_up_green b4              | 8 | 0x20 | RW | LSC up green b4   |
| P1:0xc7 | LSC_up_blue_<br>b4           | 8 | 0x20 | RW | LSC up blue b4    |
| P1:0xc8 | LSC_down_red b2              | 8 | 0x20 | RW | LSC down red b2   |
| P1:0xc9 | LSC_down_gre<br>en b2        | 8 | 0x20 | RW | LSC down green b2 |
| P1:0xca | LSC_down_blu<br>e b2         | 8 | 0x20 | RW | LSC down blue b2  |
| P1:0xcb | LSC_down_red                 | 8 | 0x20 | RW | LSC down red b4   |
| P1:0xcc | LSC_down_gre<br>en b4        | 8 | 0x20 | RW | LSC down green b4 |
| P1:0xcd | LSC_down_blu<br>e b4         | 8 | 0x20 | RW | LSC down blue b4  |
| P1:0xd0 | LSC_right_up_<br>red_b22     | 8 | 0x20 | RW | LSC Q1 red b22    |
| P1:0xd1 | LSC_right_up_<br>green b22   | 8 | 0x20 | RW | LSC Q1 green b22  |
| P1:0xd2 | LSC_right_up_<br>blue b22    | 8 | 0x20 | RW | LSC Q1 blue b22   |
| P1:0xd3 | LSC_right_do<br>wn red b22   | 8 | 0x20 | RW | LSC Q4 red b22    |
| P1:0xd4 | LSC_right_do<br>wn green b22 | 8 | 0x20 | RW | LSC Q4 green b22  |
| P1:0xd5 | LSC_right_do<br>wn blue b22  | 8 | 0x20 | RW | LSC Q4 Blue b22   |
| P1:0xd6 | LSC_left_up_r<br>ed_b22      | 8 | 0x20 | RW | LSC Q2 red b22    |
| P1:0xd7 | LSC_left_up_g reen b22       | 8 | 0x20 | RW | LSC Q2 green b22  |



| P1:0xd8                                     | 8 LSC_left_up_b lue b22                                                                 | 8 | 0x20 | RW | LSC Q2 blue b22                                                                                                                                                   |
|---------------------------------------------|-----------------------------------------------------------------------------------------|---|------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1:0xd9                                     |                                                                                         | 8 | 0x20 | RW | LSC Q3 red b22                                                                                                                                                    |
| P1:0xda                                     |                                                                                         | 8 | 0x20 | RW | LSC Q3 green b22                                                                                                                                                  |
| P1:0xdl                                     | b LSC_left_down<br>_blue_b22                                                            | 8 | 0x20 | RW | LSC Q3 blue b22                                                                                                                                                   |
| P1:0xdo                                     | c LSC_Y_dark_t                                                                          | 8 | 0x20 | RW | LSC_Y_dark_th                                                                                                                                                     |
| P1:0xdo                                     | d LSC_Y_dark_s                                                                          | 8 | 0x10 | RW | LSC_Y_dark_slope                                                                                                                                                  |
| P1:0xdi                                     | f LSC_U_B2G_s tand[9:8] LSC_FF_fixed en LSC_FF_hold_ en LSC_dark_dec mode LSC_dark_pixe |   | 0x1c |    | [7:6]LSC_U_B2G_stand[9:8] [5]LSC_FF_fixed_en [4]LSC_FF_hold_en [3]LSC_dark_dec_mode [2]LSC_dark_pixel_select_mode [1]LSC_K_RB_select_mode [0]LSC_K_RB_interp_mode |
| LSC_K_RB_se lect_mode LSC_K_RB_in terp_mode |                                                                                         |   |      |    |                                                                                                                                                                   |

GC2145 CSP Datasheet 44/



# GALAXYCORE CONFIDENTIAL

