## Introduction

- Moore's Law enabled:
  - Deep memory hierarchy
  - · Wide SIMD units
  - Deep pipelines
  - Branch prediction
  - Out-of-order execution
  - Speculative prefetching
  - · Multithreading
  - Multiprocessing



# Whats the big deal?





Figure 2. Rate of improvement in microprocessors, as measured by (a) Annual performance improvement on the SPECint benchmark, <sup>7appx</sup> and (b) Annual quality-adjusted price decline. <sup>1appx</sup>



Computer System Design Lab



# DSA Philosophy 101.....

- Use dedicated memories to minimize data movement
- · Invest resources into more arithmetic units or bigger memories
- Use the easiest form of parallelism that matches the domain
- Reduce data size and type to the simplest needed for the domain
- Use a domain-specific programming language

# **Examples from Textbook**

| Guideline                 | TPU                                          | Catapult                                | Crest            | Pixel Visual Core                                       |
|---------------------------|----------------------------------------------|-----------------------------------------|------------------|---------------------------------------------------------|
| Design target             | Data center ASIC                             | Data center FPGA                        | Data center ASIC | PMD ASIC/SOC IP                                         |
| Dedicated memories        | 24 MiB Unified Buffer,<br>4 MiB Accumulators | Varies                                  | N.A.             | Per core: 128 KiB line<br>buffer, 64 KiB P.E.<br>memory |
| Larger arithmetic unit    | 65,536 Multiply-<br>accumulators             | Varies                                  | N.A.             | Per core: 256 Multiply-<br>accumulators (512 ALUs)      |
| Easy parallelism          | Single-threaded, SIMD, in-order              | SIMD, MISD                              | N.A.             | MPMD, SIMD, VLIW                                        |
| Smaller data size         | 8-Bit, 16-bit integer                        | 8-Bit, 16-bit integer<br>32-bit Fl. Pt. | 21-bit Fl. Pt.   | 8-bit, 16-bit, 32-bit integer                           |
| Domain-<br>specific lang. | TensorFlow                                   | Verilog                                 | TensorFlow       | Halide/TensorFlow                                       |



# **Examples from Textbook**

| Guideline                                      | TPU                                          | Catapult                                | Crest            | Pixel Visual Core                                       |
|------------------------------------------------|----------------------------------------------|-----------------------------------------|------------------|---------------------------------------------------------|
| Design target                                  | Data center ASIC                             | Data center FPGA                        | Data center ASIC | PMD ASIC/SOC IP                                         |
| Dedicated memories                             | 24 MiB Unified Buffer,<br>4 MiB Accumulators | Varies                                  | N.A.             | Per core: 128 KiB line<br>buffer, 64 KiB P.E.<br>memory |
| Larger<br>arithmetic unit                      | 65,536 Multiply-<br>accumulators             | Varies                                  | N.A.             | Per core: 256 Multiply-<br>accumulators (512 ALUs)      |
| Easy parallelism                               | Single-threaded, SIMD, in-order              | SIMD, MISD                              | N.A.             | MPMD, SIMD, VLIW                                        |
| Smaller data size                              | 8-Bit, 16-bit integer                        | 8-Bit, 16-bit integer<br>32-bit Fl. Pt. | 21-bit Fl. Pt.   | 8-bit, 16-bit, 32-bit integer                           |
| <ol> <li>Domain-<br/>specific lang.</li> </ol> | TensorFlow                                   | Verilog                                 | TensorFlow       | Halide/TensorFlow                                       |

# DNN's: Todays Driving Application

- Inpired by neuron of the brain
- Computes non-linear "activiation" function of the weighted sum of input values
- Neurons arranged in layers

| Name  | <b>DNN layers</b> | Weights | Operations/Weight |
|-------|-------------------|---------|-------------------|
| MLP0  | 5                 | 20M     | 200               |
| MLP1  | 4                 | 5M      | 168               |
| LSTM0 | 58                | 52M     | 64                |
| LSTM1 | 56                | 34M     | 96                |
| CNN0  | 16                | 8M      | 2888              |
| CNNI  | 89                | 100M    | 1750              |

# Multi-Layer Perceptrons



$$max(0,[o_{N-1,0} o_{N-1,1} o_{N-1,2}] \cdot [v_{0,0} v_{0,1} v_{0,2}] \cdot [v_{0,0} v_{0,1} v_{0,2}]) = [o_{N,0} o_{N,1} o_{N,2}]$$

# Multi-Layer Perceptrons

#### Parameters:

- Dim[i]: number of neurons
- Dim[i-1]: dimension of input vector
- Number of weights: Dim[i-1] x Dim[i]
- Operations: 2 x Dim[i-1] x Dim[i]
- Operations/weight: 2



# Tensor Processing Unit

- Google's DNN ASIC
- 256 x 256 8-bit matrix multiply unit
- Large software-managed scratchpad
- Coprocessor on the PCIe bus



#### TPU ISA

- Read\_Host\_Memory
  - Reads memory from the CPU memory into the unified buffer
- Read\_Weights
  - Reads weights from the Weight Memory into the Weight FIFO as input to the Matrix Unit
- MatrixMultiply/Convolve
  - Perform a matrix-matrix multiply, a vector-matrix multiply, an element-wise matrix multiply, an element-wise vector multiply, or a convolution from the Unified Buffer into the accumulators
  - takes a variable-sized B\*256 input, multiplies it by a 256x256 constant input, and produces a B\*256 output, taking B pipelined cycles to complete
- Activate
  - Computes activation function
- Write\_Host\_Memory
  - Writes data from unified buffer into host memory

## TPU ISA





#### TPU ISA

- Matrix Multiply Unit (MPU) is a heart of TPU.
  - It contains 256x256 MACs(Multiply ACcumulateunit).
    - Performing 8-bit multiply and adds on signed or unsigned integers.
      - Output is 16-bit data.
  - 16-bit products are collected in the 4MiB of 32-bit accumulators.
  - The 4MiB represents 4096 node.
    - Fach node has 256-element of 32-bit accumulators
  - The matrix unit produces one 256-element partial sum per clock cycle
  - The matrix unit holds one 64KiB tile of weights plus one for double buffering. (To hide the 256 cycles it takes to shit a tile in)
    - Single weight is 8-Bit.



# Structured as a Systolic Array



- · Processors arranged in a 2-D grid
- Each processor accumulates one element of the product

Alignments in time

a0,2 a0,1 a0,0

a1,2 a1,1 a1,0

a2,2 a2,1 a2,0

T = 0

Rows of A



EECC756 - Shaaban

#2 lec # 1 Spring 2003 3-11-2003

Example source: http://www.cs.hmc.edu/courses/2001/spring/cs156/

- Processors arranged in a 2-D grid
- Each processor accumulates one element of the product

Alignments in time





Example source: http://www.cs.hmc.edu/courses/2001/spring/cs156/

#3 lec #1 Spring 2003 3-11-2003

EECC756 - Shaaban

- · Processors arranged in a 2-D grid
- Each processor accumulates one element of the product

Alignments in time





T=2

Example source: http://www.cs.hmc.edu/courses/2001/spring/cs156/

#4 lec #1 Spring 2003 3-11-2003

EECC756 - Shaaban

· Processors arranged in a 2-D grid



a2,0

**b**0,0

a2,0\*b0,0

T = 3

Example source: http://www.cs.hmc.edu/courses/2001/spring/cs156/

a2,2

a2,1

EECC756 - Shaaban

#5 lec #1 Spring 2003 3-11-2003

- Processors arranged in a 2-D grid
- Each processor accumulates one element of the product

Alignments in time



T = 4

Example source: http://www.cs.hmc.edu/courses/2001/spring/cs156/

a2,2

#6 lec #1 Spring 2003 3-11-2003

- Processors arranged in a 2-D grid
- Each processor accumulates one element of the product

Alignments in time



T = 5

Example source: http://www.cs.hmc.edu/courses/2001/spring/cs156/

#7 lec #1 Spring 2003 3-11-2003

- · Processors arranged in a 2-D grid
- Each processor accumulates one element of the product

Alignments in time



T = 6

Example source: http://www.cs.hmc.edu/courses/2001/spring/cs156/

#8 lec # 1 Spring 2003 3-11-2003

- · Processors arranged in a 2-D grid
- Each processor accumulates one element of the product

Alignments in time

Done

T=7



Example source: http://www.cs.hmc.edu/courses/2001/spring/cs156/

#9 lec #1 Spring 2003 3-11-2003

## The TPU and the Guidelines

- Use dedicated memories
  - 24 MiB dedicated buffer, 4 MiB accumulator buffers
- Invest resources in arithmetic units and dedicated memories
  - 60% of the memory and 250X the arithmetic units of a serverclass CPU
- Use the easiest form of parallelism that matches the domain
  - Exploits 2D SIMD parallelism
- Reduce the data size and type needed for the domain
  - Primarily uses 8-bit integers
  - Use a domain-specific programming language
    - Uses TensorFlow