# CSCE 4114 Interrupts

David Andrews dandrews@uark.edu

# Interrupts

"An Asynchronous signal indicating the need for attention or a synchronous event in software indicating the need for a change in execution."

Hardware interrupts introduced to avoid wasting the processor's valuable time in polling loops, waiting for external events.

-Wikipedia



uBlaze







uBlaze



Signal can be edge triggered







Interrupt

Signal can be edge triggered or level triggered





Save Program Counter
Clear Interrupt Enable (IE) Bit in MSR
---Jump to ISR routine and execute---



uBlaze

r14  $\leftarrow$  PC PC  $\leftarrow$  0x00000010 MSR[IE]  $\leftarrow$ 0

 $MSR[UMS] \leftarrow MSR[UM], MSR[UM] \leftarrow 0,$ 

 $MSR[VMS] \leftarrow MSR[VM], MSR[VM] \leftarrow 0$ 

Reservation  $\leftarrow 0$ 



uBlaze

r14  $\leftarrow$  PC

PC  $\leftarrow$  0x000000010

MSR[IE]  $\leftarrow$  0

MSR[UMS]  $\leftarrow$  MSR[UM], MSR[UM]  $\leftarrow$  0

MSR[VMS]  $\leftarrow$  MSR[VM], MSR[VM]  $\leftarrow$  0

Reservation  $\leftarrow$  0

Only with MMU

r14 ←PC PC ←0x00000010 MSR[IE] ←0



# New Concept: "Vectoring"

| Event                             | Vector Address          | Register File<br>Return Address |  |
|-----------------------------------|-------------------------|---------------------------------|--|
| Reset                             | 0x00000000 - 0x00000004 |                                 |  |
| User Vector (Exception)           | 0x00000008 - 0x0000000C | Rx                              |  |
| Interrupt                         | 0x00000010 - 0x00000014 | R14                             |  |
| Break: Non-maskable hardware      |                         |                                 |  |
| Break: Hardware                   | 0x00000018 - 0x0000001C | R16                             |  |
| Break: Software                   |                         |                                 |  |
| Hardware Exception                | 0x00000020 - 0x00000024 | R17 or BTR                      |  |
| Reserved by Xilinx for future use | 0x00000028 - 0x0000004F | -                               |  |



# New Concept: "Vectoring"

```
_start1
0x00:
       bri
0x04:
       nop
0x08:
       imm
                high bits of address (user exception handler)
       bri
               _exception_handler
0x0c:
                high bits of address (interrupt handler)
0x10:
       imm
0x14:
       bri
               _interrupt_handler
               high bits of address (HW exception handler
0x20:
       imm
               hw_exception_handler
0x24:
       bri
```



# New Concept: "Vectoring"

```
start1
0x00:
       bri
0x04:
        nop
                high bits of address (user exception handler)
0x08:
        imm
                 exception handler
0x0c:
       bri
                high bits of address (interrupt handler)
0x10:
        imm
0x14:
        bri
                interrupt handler
0x20:
        imm
                high bits of address (HW exception handler
                hw exception handler
0x24:
       bri
```



```
0
0
0
addi r1,r1,4
                     Bamb: Interrupt!
sub r1,r2,r3
add r1,r2,r3
bri loop
0
0
0
```



```
o
o
o
addi r1,r1,4
sub r1,r2,r3
add r1,r2,r3
bri loop

o
o
o
```



```
0
0
0
addi r1,r1,4
                      Bamb: Interrupt!
sub r1,r2,r3
add r1,r2,r3
                   1)
                           R14
                                                 PC
bri loop
0
                         MSR[IE]
                   2)
0
\mathbf{O}
```



```
0
0
0
addi r1,r1,4
                      Bamb: Interrupt!
sub r1,r2,r3
add r1,r2,r3
                          R14
                                               PC
                  1)
bri loop
0
                        MSR[IE]
                  2)
0
\mathbf{O}
                                                0x0000010
                           PC
                  3)
```

4)

 $\mathbf{O}$ 

0

0

addi r1,r1,4 sub r1,r2,r3 add r1,r2,r3 bri loop

0

0

0

Vector Table



My\_handler:

0

0

exception routine

O

O

0

rti r14,8



4)

 $\mathbf{O}$ 

0

0

addi r1,r1,4 sub r1,r2,r3 add r1,r2,r3 bri loop

0

0

O

Vector Table



My\_handler:

0

0

exception routine

O

O

 $\mathbf{O}$ 

5) rti r14,8



o
o
o
addi r1,r1,4
sub r1,r2,r3
add r1,r2,r3
bri loop

4)

Vector Table



My\_handler:

O

0

exception routine

0

0

 $\mathbf{O}$ 

 $MSR[IE] \leftarrow 1 \leftarrow 5$  rti r14,8



0

0

 $\mathbf{O}$ 

0 Vector Table 0 My\_handler:  $\mathbf{O}$ 0 addi r1,r1,4 4) bri my\_handler  $\mathbf{O}$ sub r1,r2,r3 add r1,r2,r3 exception routine bri loop 0 0  $\mathbf{O}$ 0 0  $\mathbf{O}$ rti r14,8  $MSR[IE] \leftarrow 1 \leftarrow 5$ +8 R14 PC





Figure 2-4: MSR





Figure 2-4: MSR

IE:= Interrupt Enable

1= Enabled

0=Disabled





Figure 2-4: MSR

MSR is a "Privileged" Register:



Figure 2-4: MSR

MSR is a "Privileged" Register:

| msr | cl | r |   |   |   | Read MSR a | SR and clear bits in MSR |       |  |
|-----|----|---|---|---|---|------------|--------------------------|-------|--|
|     |    |   |   |   |   | msrclr     | rD, Imm                  |       |  |
| 1   | 0  | 0 | 1 | 0 | 1 | rD         | 1 0 0 0 1 0              | lmm15 |  |
|     |    |   |   |   |   | 6          | 11 16 17                 | 21    |  |





Figure 2-4: MSR

#### MSR is a "Privileged" Register:



## Where do Interrupts Come from?



Devices External to CPU

# Our CPU Has 1 External Input



### Priority Interrupt Controller (PIC)



# Priority Interrupt Controller (PIC)



# Priority Interrupt Controller (PIC)



### PIC REGISTER SET



Table 2-4: Register Address Mapping

| Address Offset | Register Name | Description                                        |
|----------------|---------------|----------------------------------------------------|
| 00h            | ISR           | Interrupt Status Register (ISR)                    |
| 04h            | IPR           | Interrupt Pending Register (IPR)                   |
| 08h            | IER           | Interrupt Enable Register (IER)                    |
| 0Ch            | IAR           | Interrupt Acknowledge Register (IAR)               |
| 10h            | SIE           | Set Interrupt Enables (SIE)                        |
| 14h            | CIE           | Clear Interrupt Enables (CIE)                      |
| 18h            | IVR           | Interrupt Vector Register (IVR)                    |
| 1Ch            | MER           | Master Enable Register (MER)                       |
| 20h            | IMR           | Interrupt Mode Register (IMR)                      |
| 24h            | ILR           | Interrupt Level Register (ILR)                     |
| 100h to 17Ch   | IVAR          | Interrupt Vector Address Register (IVAR)           |
| 200h to 2FCh   | IVEAR         | Interrupt Vector Extended Address Register (IVEAR) |

### PIC REGISTER SET



Table 2-4: Register Address Mapping

| Address Offset | Register Name | Description                          |
|----------------|---------------|--------------------------------------|
| 00h            | ISR           | Interrupt Status Register (ISR)      |
|                |               |                                      |
| 08h            | IER           | Interrupt Enable Register (IER)      |
| 0Ch            | IAR           | Interrupt Acknowledge Register (IAR) |
|                |               |                                      |
|                |               |                                      |
| 1Ch            | MER           | Master Enable Register (MFR)         |
| 1Ch            | MER           | Master Enable Register (MER)         |
| 1Ch            | MER           | Master Enable Register (MER)         |
| 1Ch            | MER           | Master Enable Register (MER)         |

### IsR: Interrupt Status Register



- a) Which Interrupts requesting service
- b) Debugging: Writing a
- "1" will actually trigger interrupt



Figure 3: Interrupt Status Register (ISR)

Table 5: Interrupt Status Register

| Bits                      | Name                           | Core Access  | Reset Value | Description                                                             |
|---------------------------|--------------------------------|--------------|-------------|-------------------------------------------------------------------------|
| 0 : (w <sup>(1)</sup> –1) | INT(n) – INT(0)<br>(n ≤ w – 1) | Read / Write | All Zeros   | Interrupt Input (n) – Interrupt Input (0) '0' = Not active '1' = Active |

w - Width of Data Bus



# IER: Interrupt Enable Register



Figure 5: Interrupt Enable Register (IER)

Table 7: Interrupt Enable Register

| Bits                       | Name                           | Core<br>Access | Reset Value | Description                                                                                |
|----------------------------|--------------------------------|----------------|-------------|--------------------------------------------------------------------------------------------|
| 0 : (w <sup>(1)</sup> – 1) | INT(n) – INT(0)<br>(n ≤ w – 1) | Read / Write   |             | Interrupt Input (n) – Interrupt Input (0) '1' = Interrupt enabled '0' = Interrupt disabled |

<sup>1.</sup> w - Width of Data Bus



### IER: Interrupt Enable Register



Figure 5: Interrupt Enable Register (IER)

Table 7: Interrupt Enable Register

| Bits                       | Name                           | Core<br>Access | Reset Value | Description                                                                                |
|----------------------------|--------------------------------|----------------|-------------|--------------------------------------------------------------------------------------------|
| 0 : (w <sup>(1)</sup> – 1) | INT(n) – INT(0)<br>(n ≤ w – 1) | Read / Write   |             | Interrupt Input (n) – Interrupt Input (0) '1' = Interrupt enabled '0' = Interrupt disabled |

<sup>1.</sup> w - Width of Data Bus

Only Enables/Disables each interrupt: does not cause int

### IAR: Interrupt Acknowledge Register





Figure 6: Interrupt Acknowledge Register (IAR)

Table 8: Interrupt Acknowledge Register

| Bits                      | Name                       | Core Access | Reset Value | Description                                                                     |
|---------------------------|----------------------------|-------------|-------------|---------------------------------------------------------------------------------|
| 0: (w <sup>(1)</sup> – 1) | INT(n) – INT(0)<br>(n≤w-1) | Write       | All Zeros   | Interrupt Input (n) – Interrupt Input (0) '1' = Clear Interrupt '0' = No action |

<sup>1.</sup> w - Width of Data Bus

### IAR: Interrupt Acknowledge Register



Clears a pending interrupt: What would happen if you did not clear the pending interrupt?



Figure 6: Interrupt Acknowledge Register (IAR)

Table 8: Interrupt Acknowledge Register

| Bits                       | Name                       | Core Access | Reset Value | Description                                                                     |
|----------------------------|----------------------------|-------------|-------------|---------------------------------------------------------------------------------|
| 0 : (w <sup>(1)</sup> – 1) | INT(n) – INT(0)<br>(n≤w-1) | Write       | All Zeros   | Interrupt Input (n) – Interrupt Input (0) '1' = Clear Interrupt '0' = No action |

<sup>1.</sup> w - Width of Data Bus

### IVR: Interrupt Vector Register



The IVR is a read-only register and contains the ordinal value of the highest priority, enabled, active interrupt input. INTO (always the LSB) is the highest priority interrupt input and each successive input to the left has a correspondingly lower interrupt priority.

If no interrupt inputs are active then the IVR will contain all ones. The IVR is optional in the XPS INTC and can be parameterized out by setting C\_HAS\_IVR = 0. The Interrupt Vector Register (IVR) is shown in Figure 9 and described in Table 11.



Figure 9: Interrupt Vector Register (IVR)

Table 11: Interrupt Vector Register

| Bits                       | Name                       | Core Access | Reset Value | Description                                                  |
|----------------------------|----------------------------|-------------|-------------|--------------------------------------------------------------|
| 0 : (w <sup>(1)</sup> – 1) | Interrupt Vector<br>Number | Read        | All Ones    | Ordinal of highest priority, enabled, active interrupt input |

<sup>1.</sup> w - Width of Data Bus

### IVR: Interrupt Vector Register



Tells you highest priority pending Interrupt

The IVR is a read-only register and contains the ordinal value of the highest priority, enabled, active interrupt input. INTO (always the LSB) is the highest priority interrupt input and each successive input to the left has a correspondingly lower interrupt priority.

If no interrupt inputs are active then the IVR will contain all ones. The IVR is optional in the XPS INTC and can be parameterized out by setting C\_HAS\_IVR = 0. The Interrupt Vector Register (IVR) is shown in Figure 9 and described in Table 11.



Figure 9: Interrupt Vector Register (IVR)

Table 11: Interrupt Vector Register

| Bits                       | Name                       | Core Access | Reset Value | Description                                                  |
|----------------------------|----------------------------|-------------|-------------|--------------------------------------------------------------|
| 0 : (w <sup>(1)</sup> – 1) | Interrupt Vector<br>Number | Read        | All Ones    | Ordinal of highest priority, enabled, active interrupt input |

w - Width of Data Bus

### MER: Master Enable Register





Figure 10: Master Enable Register (MER)

Table 12: Master Enable Register

| Bits                      | Name     | Core Access  | Reset Value | Description                                                                                                                                      |
|---------------------------|----------|--------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 0: (w <sup>(1)</sup> - 3) | Reserved | N/A          | All Zeros   | Reserved                                                                                                                                         |
| (w <sup>(1)</sup> – 2)    | HIE      | Read / Write | <u>'0'</u>  | Hardware Interrupt Enable  '0' = Read – SW interrupts enabled Write – No effect  '1' = Read – HW interrupts enabled Write – Enable HW interrupts |
| (w <sup>(1)</sup> – 1)    | ME       | Read / Write | <b>'</b> 0' | Master IRQ Enable  '0' = IRQ disabled – All interrupts disabled  '1' = IRQ enabled – All interrupts enabled                                      |

<sup>1.</sup> w - Width of Data Bus

### Programming Basics



#### To Set up:

- 1)Write to IER to set/clear particular interrupts
- 2) Write to MER to turn on and wait.....

#### To Respond to Interrupt:

- 1)Read IVR to find out highest priority interrupt
- 2)Use (IVR) to branch to appropriate handler routine -handler routine:

1st handshake device to clear request—why?

### Programming Basics



#### To Set up:

- 1)Write to IER to set/clear particular interrupts
- 2) Write to MER to turn on and wait.....

#### To Respond to Interrupt:

- 1) Read IVR to find out highest priority interrupt
- 2) Use (IVR) to branch to appropriate handler routine -handler routine:

1<sup>st</sup> handshake device to clear request write to IAR register to clear

My\_handler:
Read IVR
switch(IVR)
case o: bri isr\_routine\_0
break;
case 1: bri isr\_routine\_1
break;
o
o
o
end case:

5)



0

0 Vector Table 0 0 addi r1,r1,4 sub r1,r2,r3 add r1,r2,r3 bri loop 0 0

bri my\_handler

My\_handler: Read IVR switch(IVR) case o: bri isr\_routine\_0 break; case 1: bri isr\_routine\_1 break; 0 end case:

Isr\_routine\_x Handshake device (to clear rqst to PIC) Write to IAR (to clear PIC rqst) Execute routine 0 rti r14,8

5)

 $\mathbf{O}$