# EE314 Digital Electronics Laboratory Project Final Report:

## Design of a Quality of Services Based Queuing

Ahmet Can YULAF
Department of Electrical & Electronics
Engineering
Middle East Technical University
Ankara, Turkey
can.yulaf@metu.edu.tr

Ihsan Atakan ADALI
Department of Electrical & Electronics
Engineering
Middle East Technical University
Ankara, Turkey
atakan.adali@metu.edu.tr

Mehmet ARSLAN
Department of Electrical & Electronics
Engineering
Middle East Technical University
Ankara, Turkey
mehmet.arslan 02@metu.edu.tr

Abstract—This report aims to illustrate the design of simple quality of services based queuing. This report consists of design analysis of the project, simulation results, expectations and comparisons between theoretical and practical results.

#### I. INTRODUCTION

In computer environment, too much data is intended to transfer from one point to another. However, all of the data cannot be transferred simultaneously. Some of them may not be transferred at all depending on the capability of the system. Therefore, an algorithm, which puts the transfer operation in an order, is required. This project focuses on the implementation of this simple quality of services based queuing algorithm on FPGA.

The overall system consists of three parts, namely taking input, sorting the data to be read and displaying the result of this operation on the screen by driving a VGA. There will be a main screen that allows users to trace the rate of data which is given as input, data read, and the data lost. Besides, main screen will enable users to trace which datum is read or lost from which source.

#### II. DESIGN & SIMULATION

#### A. Inputs & Outputs

Table II shows the inputs, outputs and inter-mediate variables of the overall system.

#### B. Taking Inputs

The system has three buttons to take an allowed input, namely start, button0, button1 buttons. The system demands 4 bit binary input from button0 and button1, when start button is pressed and released. To prevent noise, the system will not allow 4-bit binary input unless the start button is not pressed more than 3 clock cycles. However, 15 clock cycles is a very tiny period for a human-being, in the range of nano seconds. As this manner prevents system from noisy inputs and disturbance, pressing on start button too long is not required.

The start and reset buttons are always high. If start button is pressed, when reset button is high (not pressed), it will turn to low (logical 0). After start button is released, it will be 1 again, which initializes upcoming inputs to the system. After that, using button1 and button0, the desired 4-bit input can be given to the system. In addition, 3 clock cycle rule holds also

for button1 and button0.For instance, a user wants to give "1011" as an input to the system. Then, he/she should press start button not necessarily too long. After that, he/she should press button1, button0, button1, button1 respectively.

The start button allows input after returning high. Therefore, the system will not allow inputs when it is low. Moreover, after initializing the upcoming input, the system will take only 4-bit. In other words, if input buttons are pressed more than 4, the rest from 4-bit are ignored. Fig. 1 shows the how the allowed input is given to the system.

#### C. Queuing Algorithm

After taking inputs and storing them on buffers, reading operation is needed. However, there are some specifications, which will lead reading process accordingly. Those are reliability, and latency. It is desired that buffer1 has the lowest latency and buffer4 has the highest reliability. In Table I, it can be seen the weights of the data (created manually) stored in the buffer, which determines the precedence of data reading process. According to the Table I, if all the buffers have 6 data, the oldest data in the 4<sup>th</sup> buffer will be read.

To store data in the buffers without changing the priority when reading operation occurs, shifting operation is needed. That is, when reading occurs, read data(the oldest data in the buffer) will be deleted and the rest of the data will be shifted to the reading direction. Shifting operation is needed also for dropping operation. That is, if an input, whose data will be stored in a buffer, whose storage is already full, is given, the oldest data is deleted and the remaining data is shifted to the reading direction. Fig. 2 illustrates how the queuing algorithm works.

TABLE I. WEIGHT TABLE OF THE DATA STORED IN THE BUFFERS

| Counter 1,2,3,4 | Buffer<br>1 | Buffer<br>2 | Buffer 3 | Buffer<br>4 |
|-----------------|-------------|-------------|----------|-------------|
| 0               | 0           | 0           | 0        | 0           |
| 1               | 9           | 6           | 3        | 1           |
| 2               | 13          | 8           | 5        | 2           |
| 3               | 15          | 12          | 7        | 4           |
| 4               | 16          | 14          | 11       | 10          |
| 5               | 17          | 18          | 19       | 22          |
| 6               | 19          | 21          | 23       | 24          |

TABLE II. INPUTS & OUTPUTS & INTERMEDIATE VARIABLES OF THE OVERALL SYSTEM (I: INPUT O: OUTPUT IV: INTER-MEDIATE VARIABLE)

| Name                                        | I/O/IV | Definition                                                                                                                                   | Name                                           | I/O/IV | Definition                                                                                                                                                         |
|---------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk                                         | I      | It is a 50 MHz internal clock signal of the FPGA. All the remaining inputs and outputs are latched on the positive edge of the "clk" signal. | [1:0]buffer<br>4[5:0]                          | IV     | The inputs"10xx" is stored in this variable. The data is shifted when a new input is given.                                                                        |
| reset                                       | I      | The system is restarted when it is pressed and released more than 3 clock cycles.                                                            | clkk                                           | 0      | It is a 25 MHz clock signal connected to the VGA. This signal is created by dividing "clk" signal.                                                                 |
| start                                       | I      | button0 and button1 are activated, when it is pressed and released more than 3 clock cycles.                                                 | o_hsync[9<br>:0]                               | О      | It is the horizontal axis coordinate of the pixels of 640x480 screen. For instance a pixel having coordinates P(x,395) will be adressed with o_hsync ="0110001011" |
| button0                                     | I      | It enables system to take one "0" bit input, when it is pressed and released more than 3 clock cycles.                                       | o_vsync[9<br>:0]                               | 0      | It is the vertical axis coordinate of the pixels of 640x480 screen For instance a pixel having coordinates P(x,228) will be adressed with o_hsync ="0011100100"    |
| button1                                     | I      | It enables system to take one "0" bit input, when it is pressed and released more than three clock cycles.                                   | r[7:0]                                         | 0      | It is the brightness of red colour of the adressed RGB LED. The most brightest option is "11111111", and the lowest option is "00000000".                          |
| [1:0]buff<br>er1[5:0]                       | IV     | The data given as "00xx" is stored in this variable. The data is shifted when a new input is given.                                          | g[7:0]                                         | 0      | It is brightness of green colour of the adressed RGB LED. The most brightest option is "11111111", and the lowest option is "00000000".                            |
| [1:0]buff<br>er2[5:0]                       | IV     | The data given as "01xx" is stored in this variable. The data is shifted when a new input is given.                                          | b[7:0]                                         | 0      | It is brightness of blue colour of the adressed RGB LED. The most brightest option is "111111111", and the lowest option is "00000000"                             |
| [1:0]buff<br>er3[5:0]                       | IV     | The inputs"10xx" is stored in this variable.  The data is shifted when a new input is given.                                                 | ct1(2,3,4)[<br>2:0]                            | IV     | It counts the number of data present in the bufffers .  (e.g. ct2 counts the number of data in buffer2)                                                            |
| ct_dropp<br>ed_buffe<br>r1(2,3,4)[<br>9:0]  | IV     | It counts the number of data dropped from buffers (e.g. ct_dropped_buffer2 counts the number of data dropped from buffer2)                   | ct_transmi<br>tted_buffe<br>r1(2,3,4)[9<br>:0] | IV     | It counts the number of data dropped from buffers (e.g. ct_transmitted_buffer1 counts the number of data dropped from buffer2)                                     |
| ct_receiv<br>ed_buffe<br>r1(2,3,4)[<br>9:0] | IV     | It counts the number of data received buffers (e.g. ct_received_buffer2 counts the number of data received from buffer2)                     | time_to_re<br>ad                               | IV     | It is "read" signal, which initializes read operation will be done in the next clock cycle.                                                                        |



Figure 1: Input combinations and data placement waveform



Figure 2: The reading and dropping operation illustration waveform

In general, queuing sub-system takes the data stored in the buffers and counter variables as input. Then, it processes variables and the data, and gives coordinates of pixels and the colours of RGB as output.

#### D. Driving VGA

After queuing process, the system has coordinates of pixels and colours. Then, displaying process is required. It will achieved via VGA port of FPGA. VGA takes coordinate of pixels (o hsync[9:0], o vsync[9:0]), clock signal (clkk) and colours of RGB's (r[7:0], b[7:0], g[7:0]) as input and prints the overall output, which is the main screen. clkk signal should have a frequency of  $800*525*60 = 2.52*10^7$ Hertz because every bit of screen should printed 60 times in a second. However, the clkk is chosen 25 MHz as its effect is negligible. The 25 MHz clkk signal is achieved by dividing clk signal, which is 50 MHz internal clock signal. However, the desired main screen has more specifications. That is it will print the data stored in the buffers and transmission rates, which means main screen will contain numbers and texts. Moreover, buffers in the main screen will have different colours: red for buffer 1, blue for buffer 2, yellow for buffer 3, and green for buffer 4.

To achieve the desired main screen all texts and counters should be coded. 10 numbers, which are inspired by 7-segment display HEX, and 4 letters are coded. Besides, for colours other than red, green, and blue, combination of them are used. For instance, red, green, and blue signals are high for white, or they are low for black. Fig. 3 and Fig. 4 show the output of the overall system, which is the main screen.

### III. COMPARISON BETWEEN SIMULATION AND EXPERIMENTAL RESULTS

All results are expected. There is no discrepancy between simulations and experimental results. What is desired, is achieved.



Figure 3: The main screen, the output of the overall project



Figure 4: The main screen, the output of the overall project

#### IV. CONCLUSION

This document was created to illustrate how an QoS based queuing algorithm can be developed by using FPGA. It has been mentioned that which steps should be passed, namely taking inputs, processing them via queuing algorithm, and driving VGA to show the data stored and data flow ratings. At the end, it is observed that there is no discrepancy between theoretical results and experimental results. Simple Quality of Services based Queuing algorithm works properly.