CMPEAUS Sept.7

Sept7. Print the payload message. Note: 1º Homework (RF module Nate: Rython Implementation on & RF Wark-in-Progress) Jetson NAND, OR R-Pie 3 B+ or4 Due today Inspection in Class. you can dothe same. Honework (17) Due A Week Note: This homework is for Laptop Bused from Today, Wite ClC++, Implementation. OR Rython to Implement Based on the Homework (Today. R.F. Bourd)
we will continue with Landline" LISA Algorithm (Phase I) ≤uch that: Testing Capability. 1° Console Input from user to Select No. of Bytes to-Synchronization. For Example: 16 Bytes or OXSO 32 Bytes. LISA Syrc. Fig.l. 2. Note in the Juture ( phase II) We would like to Extend this Implementation PF Board No to Allow a Single Byte (as"Green" in Fig.1. Matching to the LESA Embedded Board Sync Field to Establish Synchronitation. Board 3 Payload: First Name + Last Namet 4 AigitS ID+CMPEZY5+SJSU

Sept.7 Z0/8F-105~ Example: Ref from the Class Example: Homework ON LISA from the github, ID: 2018F-104~ Class github. 32 Bytes Sync. Observation 1: The Minimum Number of Bytes to establish Synchronization data (KB:+s is 1. Therefore 1/32 Bytes for Random Bits. Payload the Sync. - Confidence level Index y

No. of Byles to Establish Sync.

TIO 11. 11. 17 A. C. Z. Sync Field is Corrupted. Total Number of Bytes (32) 32 Bytes Sync. Zsb Bits (=32 Byte in Sync Tield) Note: In Safrague Defined Radio, We can Change y (Confidence Level) to trade the quality for Speed if 10% Random Bits, Corruption. 256×10% = 26 Bits Random to it is allowed. alter Sync' Field. In Cognitive Radio Design, We Generate Random Bits. (26 bits) would like to have this Ability. USE XOR" BITWISE at Amy Arbitrary Location within the Sync Field. Observation Z: LINEAR Characteristics is from the fact LISA Index is 3. User Input for the No. of Bytes (as defined from D to F with Linear Confidence Level), then the Code increment. And Invariant Will pake the input file with the Characteristic is due to the first Confidence Level to Establish the ID Index, e.g. Konging from Synchronization. o to F will allow the Algorithm Sept.12 (Mondry) to pin point to the Begining Today Stopics: 1° LISA Homework Implementation. Zo Base Band Signal

of the psylvad.

|    | Sept. 17                                                                                                             |
|----|----------------------------------------------------------------------------------------------------------------------|
| Ţ  | Example: (ISA Implementation.                                                                                        |
|    |                                                                                                                      |
|    |                                                                                                                      |
|    | Sync paylond & Korak                                                                                                 |
|    | Butter                                                                                                               |
|    | (1)                                                                                                                  |
|    | Sync payload Fig.1 As                                                                                                |
|    | Arbitrary Bits a given condition.                                                                                    |
|    |                                                                                                                      |
|    |                                                                                                                      |
| <  | Step Z. Create a'mask" Template to Reflect                                                                           |
|    | the watching size that you like                                                                                      |
|    |                                                                                                                      |
|    | /////// (Z)                                                                                                          |
|    | 2744. 405                                                                                                            |
|    | OXAD ··· PAF                                                                                                         |
| •  | Step3. Add Random Noise to Fig. then move (z) at                                                                     |
|    | the beginning bit (1st Bit) of (1). Such as                                                                          |
|    |                                                                                                                      |
| 1  |                                                                                                                      |
| Į  |                                                                                                                      |
| ٥X | Ad Payland Fig.Z                                                                                                     |
|    |                                                                                                                      |
|    | Check the matching result Between (1) (Black) and (z) (Green) if matched, then use the matching index to jump to the |
|    | 1st Bit of the tayload; O/W, Continue Byshifting the                                                                 |
|    | mask 1 bit to a newer location.                                                                                      |

Sept. 12,22. The outter loop will continue till the matching is found or the entire Buffer is exhausted: Note: Reference to Convolution (10) Note: 8 pos 5, h(k) g(n-k) R Kernel (e.g. mask)

Its implementation is similar.

Example: Land Line Testing.



RF Board

Select POS . for Tx (Pp.Z) Select Pos 3. for Px (70,3) POS 5. GNO. Bild Phe Slide PPT. With this Photo, And Connectivity table

Choose 13-45 Connector, and CATS or CATE Cubly for Landling.

GP50 is the protocal for the implementation (Not Ethernet),

Handware Design Csoftware Design For NVDA NANO

P0.3

Physical pin(a)

2021F-109-II-not e-2021-11-10.pdf



|   | Sept.14                                                                                                     |
|---|-------------------------------------------------------------------------------------------------------------|
|   | Homework Implementation.                                                                                    |
|   | Software Side J NXP LPC1769, or<br>LPC11XX                                                                  |
|   | CRCIIXX                                                                                                     |
|   | WOA JEKSON NAND                                                                                             |
| 1 | Prevegusit:                                                                                                 |
|   | Prevegusit:<br>Hardware Side: Embedded System                                                               |
|   | Prototyping.                                                                                                |
|   | NUR I De 1 1769 I TWOTHE BOARD. 2017F-102-lecLayout 2017-2-7.pdf                                            |
|   | Prototyping.  NXP LPC 11769 I Trototyre Board. 2017F-102-lecLayout 2017-2-7.pdf  CTIONE Board-B from ebony. |
|   | NVDA NAND 2021F-114-gpio-nano-v2-hl-2021-10-20.pdf                                                          |
|   | Step 1. GPIO Sample Code (1) Sample code from the github                                                    |
|   | NXP LPC 769 CMPE240-Adv-Microprocessors / 2018S-11-GPIO-2015-1-30.zip                                       |
|   |                                                                                                             |
|   | (NUDA NAND) (3) NXP vereloper. WWW.nxp.com<br><ign a="" as="" developer.<="" th="" wo=""></ign>             |
|   | (4) Down Load Leciology Down Load, Install MCVXpresso.                                                      |
|   | Patch. (a) Config the IDE (MCUXPresso)                                                                      |
|   | Buldit.                                                                                                     |
|   | CK++ project Semi host CMPE240-Adv-Microprocessors / 1769 patch.zip                                         |
|   |                                                                                                             |
|   | (5) GP\$0 Sample code.                                                                                      |
|   | CMPE240-Adv-Microprocessors / 2018S-11-GPIO-2015-1-30.zip                                                   |
|   | To Pun the test Gode, Be sure to have hardware Ready.                                                       |
|   | CMPE240-Adv-Microprocessors / 2018F / 2022F-101-notes-cmpe240-2022-09-12.pdf                                |
|   | LPCXpresso1769 CD_revD(1).pdf — LPCXpresso LPC1769 CMSIS-DAP rev D.sch                                      |



CmpE245 Sept. 21,22

Sept. Zl. Due Dot 3rd (Monday) 30 No Move than One paye Note: 1º Homework for LISA Readine Document; on the target plat form. 4 - photo of your Testing Environment Objective: (Tasting System Setup). 1. To Implement LISA algorithm 5° 10~15 Seconds Video Chips or The target platform, e.g. that shows the groguam is working LZCIJbg, or NUDA NAND. Note: please Bring four Bound to 2. To Establish Communication Between Node is & Node & . By the Class on the 3rd for quick Show and - tell; Transiniting the following message: "SJSU\_CMPERYS\_First Name\_Last Name\_SID(4 Digits)" Submission is on CANVAS. 3. The Testing is Landline Testing. Example: Scrambler De-Scrambler Design. Kegninements: 10 To have 2 Nodes Syncid on the Bit Rate, for Example 1 Kbps or Slower; 2°. Land line Communication. 30 Provide LED for Debugging purpose, fied to GPID output Port. Wing tough or DIP S/W. Submission:

1' Source Code. Zo Export Project Code For LPC1769 Board; Requirements: 1. Design of the Scrambler Descrambler is Virgined. For Order N, odd





## Consider Base Band Signal Analysis Formulation

Motivation: 1. Analyzing the Wifi Communication, Channel Availability &
Allocation. a. Power Spectrum of A modulated Base Band
CHANNEL 1 CHANNEL 6 CHANNEL 11 Signal is shown in



Figure 141-North American channel selection-non-overlapping



Figure 142-North American channel selection-overlapping

Z. Fig. 145. fc: Carrier frequency, for IEEE Wifi.

fc~ Zy GHZ -> 11 Channels



)

b. Base Band Spectrum.

Defines the Bandwidth:

for 11 mHz - (for 11 mHz)

=72 mHz.

C. 80% of the Energy of WiFi Ras to be Kept Within the Bandwidth

Figure 145—Transmit spectrum mask Pp.bc

100 mHz 800-900 2.46H.

MHz WIFI + Zeybee

GPS - physical layer + MAC Layer.

 $1 \sim GrHz$ 

