# Computer-Aided VLSI System Design Lab5: Innovus Lab (1/3)

TA: 邱仁皓 r12943008@ntu.edu.tw

#### Introduction

In this lab, you will learn how to use Innovus to run the APR flow, and generate the required data for demonstration.

## **Data Preparation**

## 1. Innovus\_Lab.zip contains

### design\_data

- A. CHIP.v
- B. CHIP.ioc
- C. CHIP.sdc
- D. CHIP scan ideal.sdc

#### library/celtic

- A. fast.cdB
- B. slow.cdB

### • library/tsmc13 8lm.cl

A. icecaps 8lm.tch

### library/gds

- A. tsmc13gfsg\_fram.gds
- B. tpz013g3 v2.0.gds

### • library/lef

- A. tsmc13fsg 8lm cic.lef
- B. tpz013g3 8lm cic.lef
- C. RF2SH64x16.vclef
- D. antenna 8.lef

### library/lib

- A. slow.lib
- B. fast.lib
- C. tpz013g3wc.lib
- D. tpz013g3lt.lib
- E. RF2SH64x16\_slow\_syn.lib
- F. RF2SH64x16 fast@0C syn.lib

### • library

- A. streamOut.map
- B. tsmc013.capTbl
- C. addIoFiller\_tpz.cmd
- mmmc.view

### **Data Preparation (Library)**

- 1. Extract data from Innovus\_Lab.zip and change the directory to Innovus\_Lab:
  - 1.1 % unzip Innovus Lab.zip
  - 1.2 % cd Innovus Lab
- 2. Start Innovus:
  - 2.1 % innovus (remember do not use background execution)
  - 2.2 Fail to open Innovus:
  - % source /usr/cad/innovus/CIC/license.cshrc
  - % source innovus.cshrc
  - 2.3 % innovus (successfully provoke Innovus)
- 3. Design Import
  - 3.1 File  $\rightarrow$  Import Design...
  - 3.2 Verilog
    - Files: design\_data/CHIP.v
    - ➤ Top Cell: ◆ By User: CHIP
  - 3.3 Technology/Physical Libraries
    - ► LEF Files: library/lef/tsmc13fsg 8lm cic.lef (must be in first order)

library/lef/tpz013g3\_8lm\_cic.lef library/lef/RF2SH64x16.vclef library/lef/antenna 8.lef

- 3.4 Floorplan
  - ➤ IO Assignment Files: design data/CHIP.ioc
- 3.5 Power
  - ➤ Power Nets: **VDD**
  - ➤ Ground Nets: **VSS**
- 3.6 Analysis Configuration
  - MMMC View Definition File: mmmc.view
- 3.7 Save current settings:
  - Click Save... button
  - File name: CHIP.conf
  - Click Save button
  - Click OK button



## **Connecting Global Net**

- 1. Open *Power* → *Connect Global Nets...*
- 2. Add all VDD pins to Connection List:
  - ➤ Connect Pin Pin Name(s): VDD
  - Scope Apply All
  - ➤ To Global Net: **VDD**
  - Click Add to List button
- 3. Add all VDD nets to Connection List:
  - ➤ Connect Net Basename: **VDD**
  - Scope Apply All
  - ➤ To Global Net: **VDD**
  - Click Add to List button
- 4. Add all Tie High pins to Connection List:
  - Connect Tie High
  - ➢ Scope ◆ Apply All
  - > To Global Net: VDD
  - Click Add to List button
- 5. Add all VSS pins to Connection List:
  - ➤ Connect Pin Pin Name(s): VSS

Skip step 4 and step 7 here. We will add tie high and tie low cells later.

- > Scope Apply All
- > To Global Net: VSS
- Click Add to List button
- 6. Add all VSS nets to Connection List:
  - Connect Net Basename: VSS
  - > Scope Apply All
  - > To Global Nets: **VSS**
  - Click Add to List button
- 7. Add all Tie Low pins to Connection List:
  - Connect Tie Low
  - > Scope Apply All
  - > To Global Net: VSS
  - Click Add to List button



- 8. Apply the connection list and check:
  - Click Apply button
  - Click Check button
  - Click Cancel button

```
Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_5_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_5_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_4_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_4_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_3_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_2_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_2_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_1_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_1_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_0_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_0_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_0_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_0_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/S5_reg_0_ is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S44/Finish_reg is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S44/Finish_reg is not connect to global special net. Warning: term SN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S44/Finish_reg is not connect to global special net. War
```

- 9. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: **DBS/init**
  - Click OK button

```
Generated self-contained design init.dat
#% End save design ... (date=11/20 22:08:02, to
*** Message Summary: 0 <mark>warning(</mark>s), 0 <mark>error</mark>(s)
```

- 10. Restore file
  - $\triangleright$  Open File  $\rightarrow$  Restore Design...
  - ➤ Choose ◆ Innovus
  - Restore Design File: **DBS/init**
- 11. Set process node
  - innovus #> setDesignMode -process 130

## **Specifying Scan Chain**

- innovus # > specifyScanChain scan1 -start ipad\_SCAN\_IN/C -stop opad SCAN OUT/I
- 2. innovus # > scanTrace

```
*** Scan Trace Summary (runtime: cpu: 0:00:00.0 , real: 0:00:00.0):
Successfully traced 1 scan chain (total 1574 scan bits).

*** Scan Sanity Check Summary:

*** 1 scan chain passed sanity check.
```

### Floorplan

- 1. Open Floorplan  $\rightarrow$  Specify Floorplan...
- 2. Specify core size:

- Ratio (H/W): Set any as your wish. It is set to 1 in Lab5.
- Core Utilization: Set any as your wish. It is set to 0.7 in Lab5.
- 3. Specify core margin:
  - Core to IO Boundary

Core to Left: **80**Core to Right: **80**Core to Top: **80**Core to Bottom: **80** 

4. Click OK button



## **Plan Design**

- 1. Change to **floorplan view**
- Open Floorplan → Automatic Floorplan → Plan Design...
   Note: Option Plan Design... does not exist in latest Innovus but in Innovus v17.
   Latest Innovus is provoked by cvsd.cshrc, while v17 by innovus.cshrc of this lab.
- 3. Click OK button
- 4. Set Visible to Cell/Pin Shapes in color control



### **Edit Halo**

- 1. Open  $Floorplan \rightarrow Edit\ Floorplan \rightarrow Edit\ Halo...$
- 2. Choose ♦ All Blocks
- 3. Add/Update Halo

> Top: 30 um

> Bottom: 30 um

➤ Left: 30 um

Right: 30 um

- 4. Click OK button
- 5. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - Choose Innovus
  - File Name: **DBS/floorplan**



## **Checkpoints**

Please check with TAs before leaving this lab to make sure the following goals are accomplished and to get credits.

1. Take a snapshot after floorplan.



### **Submission**

- 1. Due Tuesday, Nov. 12, 19:00. No delay is allowed.
- 2. Selected students need to take snapshots of the results shown in the previous section, record them into a PDF file, and submit it to NTU COOL.

Title: CVSD Lab5 studentID (E.g. CVSD Lab5 r12943008.pdf)

### **Appendix 1: Multi-Mode-Multi-Corner (MMMC)**

- 1. Open  $File \rightarrow Import Design...$
- 2. Press Create Analysis Configuration ...
- 3. Click Library Sets and include the max and min delay library:
  - Max delay

Name: lib\_max

(containing the worst-case conditions for setup-time analysis)

Timing Library:

slow.lib, tpz013g3wc.lib, RF2SH64x16\_slow\_syn.lib

SI Library: slow.cdB

➤ Min delay

Name: lib min

(containing the best-case conditions for hold-time analysis)

Timing Library:

### fast.lib, tpz013g3lt.lib, RF2SH64x16\_fast@0C\_syn.lib

SI Library: fast.cdB

4. Click RC Corners to include the RC corner library:

> Name: RC Corner

> Cap Table: tsmc013.capTbl

➤ QRC Technology File: icecaps\_8lm.tch

5. Click Delay Corners and create max and min delay constraints:

Max delay

Name: Delay\_Corner\_max RC Corner: RC\_Corner

Library Set: lib max

➤ Min delay

Name: Delay\_Corner\_min
RC Corner: RC\_Corner
Library Set: lib min

- 6. Click Constraints Modes and create a function mode/scan mode:
  - > Function mode

Name: func mode

SDC Constraint Files: CHIP.sdc

Scan mode

Name: scan mode

SDC Constraint Files: CHIP scan ideal.sdc

- 7. Click Analysis Views to create max and min delay analysis
  - Max delay (function mode)

Name: av func mode max

Constraint Mode: func mode

Delay Corner\_max

Min delay (function mode)

Name: av\_func\_mode\_min

Constraint Mode: func\_mode

Delay Corner: Delay Corner min

Max delay (scan mode)

Name: av\_scan\_mode\_max

Constraint Mode: scan\_mode

Delay Corner: **Delay\_Corner\_max** 

➤ Min delay (scan mode)

Name: av\_scan\_mode\_min
Constraint Mode: scan\_mode

Delay Corner: Delay Corner min

- 8. Click Setup Analysis View and specify the max analysis mode
  - > Choose: av func mode max, av scan mode max
- 9. Click Hold Analysis View and specify the min analysis mode
  - > Choose: av func mode min, av scan mode min
- 10. Click Save&Close... button and name the configuration as "mmmc.view"



## **Appendix 2: Generate CHIP.ioc**

- 1. Open  $File \rightarrow Save \rightarrow I/O File...$ 
  - ➤ Save IO ◆ sequence
  - > To File: **CHIP.ioc**
  - ► Generate template IO File
  - Click OK button
- 2. Open  $File \rightarrow Load \rightarrow I/O File...$ 
  - > Choose CHIP.ioc
  - Click Open button

Do after Import Design