# Computer-Aided VLSI System Design Lab7: Innovus Lab (3/3)

TA: 邱仁皓 r12943008@ntu.edu.tw

### Introduction

In this lab, you will learn how to use Innovus to run the APR flow, and generate the required data for demonstration.

# **Data Preparation**

- 1. Innovus Lab from Lab5 contains
  - design\_data
    - A. CHIP.v
    - B. CHIP.ioc
    - C. CHIP.sdc
    - D. CHIP scan ideal.sdc
  - library/celtic
    - A. fast.cdB
    - B. slow.cdB
  - ► library/tsmc13 8lm.cl
    - A. icecaps 8lm.tch
  - > library/gds
    - A. tsmc13gfsg\_fram.gds
    - B. tpz013g3 v2.0.gds
  - library/lef
    - A. tsmc13fsg 8lm cic.lef
    - B. tpz013g3 8lm cic.lef
    - C. RF2SH64x16.vclef
    - D. antenna 8.lef
  - library/lib
    - A. slow.lib
    - B. fast.lib
    - C. tpz013g3wc.lib
    - D. tpz013g3lt.lib
    - E. RF2SH64x16\_slow\_syn.lib
    - F. RF2SH64x16 fast@0C syn.lib
  - library
    - A. streamOut.map
    - B. tsmc013.capTbl
    - C. addIoFiller\_tpz.cmd
    - D. mmmc.view

# **Clock Tree Synthesis (CTS)**

- 1. Start Innovus:
  - 1.1 Source the licenses:
  - % source /usr/cad/innovus/CIC/license.cshrc
  - % source innovus.cshrc

(In this Lab, source innovus.cshrc from NTU COOL instead)

- 1.2 % innovus (remember do not use background execution)
- 2. Restore file
  - $\triangleright$  Open File  $\rightarrow$  Restore Design...
  - ➤ Choose ◆ Innovus
- 3. Restore Design File: DBS/place
- 4. Create new sdc files for CTS (use the terminal and text editors)
  - 4.1 Copy CHIP.sdc and CHIP\_scan\_ideal.sdc (in the design\_data directory)
    - > % cp design data/CHIP.sdc CHIP cts.sdc
    - > % cp design\_data/CHIP\_scan\_ideal.sdc CHIP\_scan\_cts.sdc
  - 4.2 Remove **set\_clock\_latency** & **set\_clock\_uncertainty** that estimate clock network delay
  - 4.3 Remove set ideal network

- 5. Update sdc file
  - 5.1 innovus #> update\_constraint\_mode -name func\_mode -sdc\_files design\_data/CHIP\_cts.sdc
  - 5.2 innovus #> update\_constraint\_mode -name scan\_mode -sdc\_files design\_data/CHIP\_scan\_cts.sdc
- 6. Create spec file for CTS
  - 6.1 innovus #> create ccopt clock tree spec -file ./ccopt.spec
  - 6.2 innovus #> source ./ccopt.spec

### 6.3 innovus #> ccopt design -cts

```
# Skew group to balance non generated clock:i_clk in timing_config:func_mod
create_ccopt_skew_group -name i_clk/func_mode -sources i_clk -auto_sinks
set_ccopt_property include_source_latency -skew_group i_clk/func_mode true
set_ccopt_property extracted_from_clock_name -skew_group i_clk/func_mode i_
set_ccopt_property extracted_from_constraint_mode_name -skew_group i_clk/fu
set_ccopt_property extracted_from_delay_corners -skew_group i_clk/func_mode
check_ccopt_clock_tree_convergence
# Restore the ILM status if possible
```

#### 7. Find DRC errors



7.1 Create Routing Blockage



- ➤ Block the place appear DRC violation
- > Select the blockage and press q to set Routing Layers and Cut Layers



You can also create the blockage with commands: innovus #> createRouteBlk -box 416.34550 338.51000 425.76600 351.46300



- 7.2 innovus #> ccopt design -cts
- 8. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - ➤ File Name: DBS/cts
- 9. CCOpt clock tree debugger
  - > Open Clock → CCOpt Clock Tree Debugger...
  - > Click OK button



- 10. In-Place Optimization After Clock Tree Synthesis
  - 10.1 Open *Timing* → *Report Timing*...
  - 10.2 Perform First Encounter trial route to model the interconnection RC effects
    - Design Stage post-CTS

- ➤ Analysis Type Setup
- Click OK button





10.3 After CTS, further timing optimization is performed to meet timing constraints if there is negative timing slack or DRVs. Open  $ECO \rightarrow Optimize$  Design...

### 10.4 Perform post-CTS IPO

- Design Stage post-CTS
- Optimization Type
  - Setup
  - Design Rule Violations
  - Max Cap
  - Max Tran
  - Max Fanout

# Click OK button





10.5 Verify if the hold time constraints are satisfied or not. Open *Timing* → *Report Timing*...

- Design Stage post-CTS
  - Analysis Type Hold
- Click OK button
- 10.6 If hold time slack is negative, open  $ECO \rightarrow Optimize Design...$
- 10.7 Perform post-CTS IPO
  - Design Stage post-CTS
  - Optimization Type
    - Hold
    - Design Rule Violations
    - Max Cap
    - Max Tran
    - Max Fanout

# Click OK button



10.8 See timing reports in **timingReports** directory. For detail path report, see

CHIP postCTS reg2reg.tarpt.gz (setup time check) and

CHIP postCTS reg2reg hold.tarpt.gz (hold time check).

DRV violations report files: \*.cap.gz , \*.fanout.gz , and \*.tran.gz

#### 11. Save file

- $\triangleright$  Open File  $\rightarrow$  Save Design...
- ➤ Choose ◆ Innovus
- File Name: DBS/cts

### Add Tie Hi/Lo Cells

- 1. Open Place  $\rightarrow$  Tie Hi/Lo Cell  $\rightarrow$  Add...
- 2. Click Select button next to Cell Names
- 3. Choose one **TIEHI** and one **TIELO**, click OK button
- 4. Click OK button





## **Routing**

- 1. Open  $Route \rightarrow NanoRoute \rightarrow Route...$
- 2. Nanoroute can prevent crosstalk effects and fix antenna rule violations, also it routes design to meet timing constraints
  - 2.1 Routing Phase
    - ➤ Optimize Via and ◆ Optimize Wire
  - 2.2 Concurrent Routing Features
    - ➤ Fix Antenna
    - Insert Diodes
    - Timing Driven
    - SI Driven
  - 2.3 Click OK button

Diode Cell Name: ANTENNA

Effort: 10

If Innovus crashes, cancel

Timing Driven.



- 3. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - ➤ File Name: DBS/route
- 4. In-Place Optimization After Detail Route
  - 4.1 Open *Tools* → *set Mode* → *Specify Analysis Mode...* 
    - ➤ Timing Mode ◆ On-Chip Variation
    - ➤ ◆ CPPR
    - Click OK button



- 4.2 Open *Timing* → *Report Timing*...
- 4.3 Verify the setup time constraints and DRVs
  - ➤ Design Stage Post-Route
  - ➤ Analysis Type Setup
  - > Click OK button



4.4 Further timing optimization is performed to meet timing constraints if there is negative timing slack or DRVs. Open  $ECO \rightarrow Optimize Design...$ 

- 4.5 Perform post-Route IPO
  - Design Stage post-Route
  - Optimization Type
    - Setup
    - Design Rule Violations
    - Max Cap
    - Max Tran
    - Max Fanout
    - ⋄ Include SI
  - Click OK button



- 4.6 Verify if the hold time constraints are satisfied or not. Open *Timing* → *Report Timing*...
  - ➤ Design Stage Post-Route
  - ➤ Analysis Type Hold
  - Click OK button
- 4.7 If hold time slack is negative, open  $ECO \rightarrow Optimize Design...$
- 4.8 Perform post-Route IPO
  - Design Stage Post-Route
  - Optimization Type
    - Hold
    - Design Rule Violations
    - Max Cap
    - Max Tran
    - Max Fanout
    - ⋄ Include SI
  - Click OK button

- 5. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: DBS/route

### **Add Core Filler Cells**

- 1. Open Place  $\rightarrow$  Physical Cell  $\rightarrow$  Add Filler...
- 2. Add core filler to improve electric effects of NWELL and PWELL:

Cell Names:

- 2.1 Click Select button
- 2.2 Select all core filler cells
- 2.3 Click Add button
- 2.4 Click Close button
- 3. Click OK button



```
*INFO: Adding fillers to top-module.

*INFO: Added 15 filler insts (cell FILL64 / prefix FILLER).

*INFO: Added 48 filler insts (cell FILL32 / prefix FILLER).

*INFO: Added 161 filler insts (cell FILL16 / prefix FILLER).

*INFO: Added 516 filler insts (cell FILL8 / prefix FILLER).

*INFO: Added 1400 filler insts (cell FILL4 / prefix FILLER).

*INFO: Added 1515 filler insts (cell FILL2 / prefix FILLER).

*INFO: Added 1593 filler insts (cell FILL1 / prefix FILLER).

*INFO: Total 5248 filler insts added - prefix FILLER (CPU: 0:00:00.6).
```

# Verify Geometry & Connectivity & Process Antenna

- 1. Verify geometry
  - 1.1 innovus # > verify\_drc
- 2. Verify connectivity
  - 2.1 Open Verify  $\rightarrow$  Verify Connectivity ...
  - 2.2 Net Type ◆ All
  - 2.3 Nets All

If there are dangling wires, use hot key T (shift + t) to fix it.

- 2.4 Click OK button
- 3. Verify process antenna
  - 3.1 Open Verify → Verify Process Antenna...
  - 3.2 Click OK button

## **Output Data**

- 1. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: DBS/final
- 2. Open  $File \rightarrow Save \rightarrow Netlist...$ 
  - ➤ •Include Intermediate Cell Definition
  - Include Leaf Cell Definition
  - ➤ Netlist File: CHIP pr.v
  - Click OK button
- 3. In Innovus command prompt, execute the following commands:
  - innovus #> setAnalysisMode -analysisType bcwc
- 4. In Innovus command prompt, execute the following commands:

**CHIP.sdf** 

- innovus #> setStreamOutMode -specifyViaName default -SEvianames false -virtualConnection false -uniquifyCellNamesPrefix false -snapToMGrid false -textSize 1 -version 3

# **Checkpoints**

1. Take a screenshot of the CCOpt clock tree debugger view.



2. Take a screenshot of the layout after routing (in physical view) and show postroute setup time and hold time analysis reports (ensure the slack of setup time and the slack of hold time >= 0)



| timeDesign Summary                                        |                                  |            |      |                             |                                  |                                    |                                |                                      |  |  |  |
|-----------------------------------------------------------|----------------------------------|------------|------|-----------------------------|----------------------------------|------------------------------------|--------------------------------|--------------------------------------|--|--|--|
| Setup views included: av_func_mode_max .                  |                                  |            |      |                             |                                  |                                    |                                |                                      |  |  |  |
| Setup mode                                                |                                  | all        | reg: | 2reg                        | in2reg                           | reg2out                            | in2out                         | default                              |  |  |  |
| WNS (ns):<br>TNS (ns):<br>Violating Paths:<br>All Paths:  |                                  | 0.000<br>0 | 0.0  | 889<br>900<br>9             | 5.385<br>  0.000<br>  0<br>  771 | 0.373<br>  0.000<br>  0<br>  13    | N/A<br>  N/A<br>  N/A<br>  N/A | 0.000  <br>  0.000  <br>  0  <br>  0 |  |  |  |
| +                                                         | Real                             |            |      |                             |                                  | Total                              |                                |                                      |  |  |  |
|                                                           | Nr nets(terms)                   |            |      | Worst Vio  <br>++           |                                  | Nr nets(terms)                     |                                |                                      |  |  |  |
| max_cap<br>  max_tran  <br>  max_fanout  <br>  max_length | 0 (0)<br>0 (0)<br>0 (0)<br>0 (0) |            |      | 0.000  <br>  0.000  <br>  0 |                                  | 0 (0)<br>0 (0)<br>17 (17)<br>0 (0) |                                |                                      |  |  |  |
| Density: 75.612% Total number of glitch violations: 0     |                                  |            |      |                             |                                  |                                    |                                |                                      |  |  |  |

| timeDesign Summary                                             |            |                             |                             |                           |                           |                                |  |  |  |  |  |
|----------------------------------------------------------------|------------|-----------------------------|-----------------------------|---------------------------|---------------------------|--------------------------------|--|--|--|--|--|
| Hold views included: av_func_mode_min av_scan_mode_min         |            |                             |                             |                           |                           |                                |  |  |  |  |  |
| Hold mode                                                      | all        | reg2reg                     | in2reg                      | reg2out                   | in2out                    | default                        |  |  |  |  |  |
| WNS (ns):<br>  TNS (ns):<br>  Violating Paths:<br>  All Paths: | 0.000<br>0 | 0.152<br>0.000<br>0<br>3450 | 0.681<br>0.000<br>0<br>2636 | 1.971<br>0.000<br>0<br>13 | 7.922<br>0.000<br>0<br>12 | 0.000  <br>0.000  <br>0  <br>0 |  |  |  |  |  |
| Density: 75.612%                                               |            |                             |                             |                           |                           |                                |  |  |  |  |  |

## **Submission**

- 1. Due Tuesday, Nov. 26, 19:00. No delay is allowed.
- 2. Selected students need to take snapshots of the results shown in the previous section, record them into a PDF file, and submit it to NTU COOL.

Title: CVSD\_Lab7\_studentID (E.g. CVSD\_Lab7\_r12943008.pdf)