# Mid-Sem: Digital VLSI Design (S23.ECE463)

Max. Time: 90 Mins [11:30 AM to 01:00 PM] Max. Marks: 40 Date: 01/03/2023

### NOTE: No query allowed during exam. Write your assumptions (if any) for each question.

Q.1. What is a body voltage? What body voltage would you apply for a (1) n-MOS and (2) p-MOS? Why? What happens if this body voltage is reversed? [1+1+1+1+2=6 Marks]

Solution: Q1) Body bas voltage VsB is applied between Source and body of the Mosfer. Because of the Voltage difference between the Source voitage (Vs) and body voitage (Vb) affects threshold voltage Vt, the body can be thought of as a second gate that helps to determine how a transistor turns on and off. Under normal Operation, an unbrased device has a matching Vs and Vb. Altering the voltage of the device's bulk Connection places the device into either a forward or reverse body bias condition, changing the effective ve required to turn the device on. While Vs remains at nominal voltage, Vb will be either higher or lower than by. (P) (D) GND or Vss or around vortage. nMos when Vas < Vt pmos when Vas / < IVE for ideal operation of MOSFET, when Vas≥VE, channel should be formed & with Vos voltage (+ve for nmos, -ve for PMOS) it starts conducting. => for MOS, channel constitutes of es & for pmos channel es formed +) The depletion region amound Source | Drain 95 formed within moster, which anton forms Pn junctions. =) The pn junctions or Source | Drain regions need to be Connected in reverse bras configuration to avoid leatage Current that flows across body ie; from source drain to body , PAGE 1

- 90 n Mos >  $V_{GS} > V_{SB}$  with the northage at Vas.
- Source & body are shorted & connected to + ve voltage in proceed device =)  $|V_{CLS}| < |V_{SB}|$  with -ve voltage at  $V_{CLS}$  to maintain beverse bias configuration in the body.

Vsp Can be made more -ve by increasing we voltage at the body terminal shorted to source in mos or can be made more the in pmos which in turn affects the threshold voltage as below.

It raises the required ve for the device to turn on. This increased ve increases the time taken for the device to turn on. Ve increases due to the increase in the depletion region around Source prain because of more -ve voltage applied at body bias. But, it also lowers the leakage current which is useful from a power efficiency standpoint.

If body bias voltage is applied in opposite to above mentioned configuration ie; the wint vas in nmos & -ve wint last in pmos, the phinis of source prain become forward brased which intum lowers the threshold voltage & allows the device to turn on quickly for high performance, but the device has large leakage Currents flowing arross the device.

- **Q.2.** Due to scaling, the channel length of a MOSFET has decreased by 2, but the supply voltage is almost the same. **[6 Marks]** 
  - a. What is the electric field in the channel before and after scaling?
  - b. What are the potential issues due to scaling?
  - c. What are the possible measures to reduce/eliminate the issue?

Solution:

- (4) Given, channel length for mos has decreased by 2. No change in supply vortage.
- (a) Charge anduced in the Channel due to gote vortage is due to the Voltage difference between gate and the Channel, Vgs.
  - + The Vottage along the channel varies Penearly with chetance X from the source due to IR doop in the Channel & assuming that the device 9s not saturated then the average Value is Vds/2.

The effective gate Voltage Vg = Vgs - VE,

threshold vortage needed Eg =  $\left(\frac{(V_{gs}-V_{t})-\frac{V_{ds}}{2}}{2}\right) \rightarrow 0$  under the gate & establish channel.

average Electric field 9n the Channel D

D = oxide thickness.

Charge unit asea = Eg €in €o. → 1

charge on the Channer = Eg Ems EOWL + 3

= Eg = Qc . Eg & L Q = Eo Ens WL

L'= 42 : Eg & ? => Electric field in the Channel increased. It became twice.

Electric field in the Channel doubled with scale down.

(b) As the Channel length 9s scaled down,

> 1) the edge of the depletion region around the source comes closer to that around the drain.

Which intum causes reduction in threshold voltage; second order

leakage Increases

· Source to drain tunneling where Gate

mobility degradation ac has less control on the channel & causes intum subthreshold leakage current. O · Punchthrough.

**Q.3.** An nMOS transistor has a threshold voltage of 0.4 V and a supply voltage of  $V_{DD} = 1.2 \text{ V}$ . A circuit designer is evaluating a proposal to reduce  $V_T$  by 100 mV to obtain faster transistors. **[6 Marks]** 

- a. By what factor would the saturation current increase (at  $Vgs = Vds = V_{DD}$ ) if the transistor were ideal?
- b. By what factor would the subthreshold leakage current increase at room temperature at Vgs = 0? Assume n = 1.4.
- c. By what factor would the subthreshold leakage current increase at 120 °C? Assume the threshold voltage is independent of temperature.

#### Solution:





Q.4. A set of I-V characteristics of an nMOS transistor at room temperature are shown in below (in Table) for different biasing conditions. Fig. shows measurement setup. Using the data, find the threshold voltage  $V_{T0}$ [4 Marks]



| V <sub>GS</sub> | V <sub>DS</sub> | V <sub>SB</sub> | I <sub>D</sub> (μΑ) |
|-----------------|-----------------|-----------------|---------------------|
| 4V              | 4V              | 0.0V            | 256                 |
| 5V              | 5V              | 0.0V            | 441                 |
| 4V              | 4V              | 2.6V            | 144                 |
| 5V              | 5V              | 2.6V            | 256                 |

## **Solution:**

(a) Find  $V_{70}$  For both case 1 (Row1) and case 2(Row2), the transistor operates in saturation region, using equation (3.62)

$$\begin{split} I_D(sat) &= \frac{k_n}{2} \left( V_{GS} - V_{T0} \right)^2 \\ &\frac{I_D(Row1)}{I_D(Row2)} = \frac{\left( 4 - V_{T0} \right)^2}{\left( 5 - V_{T0} \right)^2} = \frac{256}{441}. \\ &\frac{4 - V_{T0}}{5 - V_{T0}} = \pm \frac{16}{21} \end{split}$$

The correct solution is:

$$V_{T0} = 0.8[V]$$

**Q.5.** Consider a resistive-load inverter with  $V_{DD}$ =5V, transconductance ( $k_n$ ') = 20  $\mu$ A/V²,  $V_{TO}$ = 0.8 V,  $R_L$ = 200 K $\Omega$ , and W/L=2. Calculate the critical voltages ( $V_{OL}$ ,  $V_{OH}$ ,  $V_{IL}$ ,  $V_{IH}$ ) and on the VTC and find the noise margin of the circuit.

Are your calculated noise margins good? Please comment on the quality of the inverter design, and how can you improve it? [8 Marks]

#### **Solution:**

When the input voltage is low, i.e., when the driver nMOS transistor is cut-off, the output high voltage can be found as

$$V_{OH} = V_{DD} = 5 \text{ V}$$

Note that in this resistive-load inverter example, the transconductance of the driver transistor is  $k_n = k_n'(W/L) = 40 \,\mu\text{A/V}^2$  and, hence,  $(k_n R_L) = 8 \,\text{V}^{-1}$ .

The output low voltage  $V_{OL}$  is calculated by using (5.18):

$$V_{OL} = V_{DD} - V_{T0} + \frac{1}{k_n R_L} - \sqrt{\left(V_{DD} - V_{T0} + \frac{1}{k_n R_L}\right)^2 - \frac{2 V_{DD}}{k_n R_L}}$$

$$= 5 - 0.8 + \frac{1}{8} - \sqrt{\left(5 - 0.8 + \frac{1}{8}\right)^2 - \frac{2 \cdot 5}{8}}$$

$$= 0.147 \text{ V}$$

The critical voltage  $V_{IL}$  is found using (5.22), as follows.

$$V_{IL} = V_{T0} + \frac{1}{k_n R_L} = 0.8 + \frac{1}{8} = 0.925 \text{ V}$$

Finally, the critical voltage  $V_{IH}$  can be calculated by using (5.30).

$$V_{IH} = V_{T0} + \sqrt{\frac{8}{3} \cdot \frac{V_{DD}}{k_n R_L}} - \frac{1}{k_n R_L} = 0.8 + \sqrt{\frac{8}{3} \cdot \frac{5}{8}} - \frac{1}{8} = 1.97 \text{ V}$$

Now, the noise margins can be found, according to (5.3) and (5.4).

$$NM_L = V_{IL} - V_{OL} = 0.93 - 0.15 = 0.78 \text{ V}$$

$$NM_H = V_{OH} - V_{IH} = 5.0 - 1.97 = 3.03 \text{ V}$$

At this point, we can comment on the quality of this particular inverter design for DC operation. Notice that the noise margin  $NM_L$  found here is quite low, and it may eventually lead to misinterpretation of input signal levels. For better noise immunity, the noise margin for "low" signals should be at least about 25% of the power supply voltage  $V_{DD}$ , i.e., about 1.25 V.

If either  $NM_L$  or  $NM_H$  for a gate are too small, the gate may be disturbed by noise that occurs on the inputs. An unskewed gate has equal noise margins, which maximizes immunity to arbitrary noise sources. If a gate sees more noise in the high or low input state, the gate can be skewed to improve that noise margin at the expense of the other. Note that if  $|V_{tp}| = V_{tn}$ , then  $NM_H$  and  $NM_L$  increase as threshold voltages are increased.



**CMOS Inverter Noise margins** 

Noise margins increase as K<sub>n</sub>R<sub>I</sub> increases for typical values being areater than 2. Alternatively, conventional static CMOS circuits have great noise margins (V<sub>OH</sub> min is closer to the power supply voltage and V<sub>OL</sub> max is closer to zero), which can be employed. Thev minimally are sensitive to variations in transistor parameters and will eventually recover even if a noise event occurs.

| Q | <b>6.</b> Answer | tne ro | ollowing | questi | ons |
|---|------------------|--------|----------|--------|-----|
|---|------------------|--------|----------|--------|-----|

[8 + 2=10 Marks]

- (a) The capacitances in MOSFET occurs due to \_\_\_\_\_IV\_\_\_\_\_
  - i. Interconnects
  - ii. Difference in Doping concentration
  - iii. Difference in dopant materials
  - iv. All of the mentioned
- (b) The parasitic capacitances found in MOSFET are \_\_\_\_\_\_
  - i. Oxide related capacitances
  - ii. Inter electrode capacitance
  - iii. Electrolytic capacitance
  - iv. All of the mentioned
- (c) In Cut-off region (assume MOS is in accumulation), the capacitance Cgs will be equal to II
  - i. 2C<sub>GD0</sub>
  - ii. Cgso.W
  - iii. C<sub>GB</sub>
  - iv. All of the mentioned
- (d) In cut-off region (assume MOS is in accumulation), the value of gate to substrate capacitance is equal to \_\_\_\_\_\_\_
  - i. Cox.(W-L)

- ii.  $C_{GBO}.L + Cox W/L$
- iii. C<sub>GB0</sub>.L + Cox\* W\*L
- iv. 0
- (e) In linear mode operation, the parasitic capacitances that exists are \_\_\_\_\_IV\_\_\_\_\_
  - i. Nonzero Gate to source capacitance
  - ii. Nonzero Gate to drain capacitance
  - iii. Zero gate to substrate capacitance
  - iv. All of the mentioned
- (f) In saturation mode operation, gate to drain capacitance (channel) is zero due to II
  - i. Gate and drain are interconnected
  - ii. Channel length is reduced
  - iii. Inversion layer doesn't exist
  - iv. Drain is connected to ground
- **(g)** When MOSFET is operating in saturation region, the gate to source capacitance (channel) is? II
  - i. 1/2\*Cox\*W\*L
  - ii. 2/3\*Cox\*W\*L
  - iii. Cox\*W\*L
  - iv. 1/3\*Cox\*W\*L
- (h) In the below graph, the regions marked as A, B, C are? II



- i. A: Saturation, B: Linear, C: Cut-off
- ii. A: Cut-off, B: Linear, C: Saturation
- iii. A: Linear, B: Saturation, C: Cut-off
- iv. None of the mentioned

**Hint:** Analyse the graph from the gate to source voltage on x axis and regions can be determined.

- (i) What will be the behaviour in different situations below (increase, decrease, or not change)?
  - 1. If the width of a transistor increases, the current will .....Increase......
  - 2. If the length of a transistor increases, the current will ......Decrease......

- 3. If the supply voltage of a chip increases, the maximum transistor current will..Increase.
- 4. If the width of a transistor increases, its gate capacitance will ......Increase......
- 5. If the length of a transistor increases, its gate capacitance will ......Increase......
- 6. If the supply voltage of a chip increases, the gate capacitance of each transistor will...Not change