# FICSES usage V\_2.0

2019/08/10 Akram

### Outline

- Perquisites
- Revisions
- High-level architecture
- FIC design modifications
- HLS modules
- Testing
- Remarks

### Perquisites

- This document is based on:
  - :drive/FIC\_DDR4\_Feb22\_2019.pdf
  - :drive/FICSES.pptx
- Please read carefully the above two documents before going any further

### Revisions

- V\_1.0
  - Initial version
- V\_2.0
  - Change the connecting lane between FICSES and FIC boards from Lane3 to Lane5
  - Add FICSES support to MARK2 boards
  - Notes about HLS output to FICSES
  - FICSES control can be done using C programs (ficses.h) instead of shell scripts

### High-level architecture



- FICSES is attached to ZEUS through PClexpress.
- Two transceivers are available on FICSES. But only one is used at the moment.
- FICSES is connected to FIC00 via Lane5 through a Firefly cable.
- In FIC00 ~ FIC07, Lane6 and Lane7 are reserved for a ring network to transfer the data and control from/to ZEUS
- Lane0~Lane4 can be used for the user network

### High-level architecture

- The lane used by FICSES to connect to FIC00 has four channels.
   As explained in "FICSES.pptx", ZEUS writes a 512KB binary file to FICSES for each lane: 256KB write data + 256KB zeros (read space initialization).
- The received data in FICSES is first stored in a 512KB buffer (256bit x 16384). Then, only the lowest 170 bit are forwarded to Aurora. **Data[255:170] is discarded!** The 170th bit must be "1" and it is used as the valid signal (Similar to FIC!).
- In a similar approach, ZEUS reads the entire 512KB FICSES buffer and store it to a binary file. The "Read Binary File" contains both the previously write data as well as the new data read from FICSES.



### High-level architecture: Zeus --> FIC00



## High-level architecture: FIC00 --> Zeus



# FIC design modification: Top level

- To allow receiving/sending packets from/to ZEUS, a new module is added at the top\_level:
  - In FIC00, the new module (ficses\_ctrl.v) receives data/control from FICSES through Lane5, and either pass it to the local func4x4.v, or forward it to other FIC boards through Lane6.
  - In FIC01~07, ficses\_ctrl.v receives data/control from other FIC boards through Lane6/7, and either pass it to the local func4x4.v, or forward it to other FIC boards through Lane6/7.



# FIC design modification: Data/Control path

- When writing data (DDR or control reg) from ZEUS to FIC01~07, ficses\_ctrl in FIC00 always forwards the write packet via Lane6.
- When reading data (DDR or control reg) from FIC01~07, this later should always make sure that the reply packet arrives to FIC00 via Lane7.
  - if(board id[0] == 0) send reply through Lane6
  - if(board\_id[0] == 1) send reply through Lane7



### FIC design modification: Channel partition

- Although each lane has 4 channels, in the current design only two channels are used in FICSES:
  - Channel 0 (unused)
  - Channel 1 (Control): dedicated for register access in func4x4
  - Channel 2 (Data): dedicated for DDR data access (write/read)
  - Channel 3 (unused)



## FIC design modification: Packet format

From ZEUS, users always send a 256bit packet. In FICSES, only 170bit are kept and transferred to FIC00 in the below format:

#### Valid:

- Should always be assigned to "1"; otherwise it will be dropped in FICSES

#### Payload:

Data to be written to DDR or control reg

#### Command:

9'h1: ap\_start

- 9'h2: write

- 9'h3: read

- 9'h4: *ap\_reset* 

- 9'h5: Routing table setting

| Valid | Command | Dest_board | Src_board | Register Address | Payload |
|-------|---------|------------|-----------|------------------|---------|
| 1bit  | 9bit    | 8bit       | 8bit      | 16bit            | 128bit  |

## FIC design modification: Packet format

#### Dest\_board:

- Board ID to which ZEUS wants to write/read to/from.
- The ID is represented by the Dip\_switch value in the board.
- When setting **Dest\_board** to **0xBB**, a write packet is broadcasted to all the boards connected in the ring network (Read broadcast is not supported at the moment!!)

#### Src\_board:

- Board ID from which the data/control is coming from.
- 0xFF represents ZEUS ID

## FIC design modification: Packet format

#### Register Address:

| - SES_STAT         | 16'hffff | // (R/W) | Status register                 |
|--------------------|----------|----------|---------------------------------|
| - SES_TEST         | 16'hfffe | // (R)   | Direct read/write to HLS module |
| - SES_LUP          | 16'hfffd | // (R)   | Link up                         |
| - SES_DIPSW        | 16'hfffc | // (R)   | Dipsw value                     |
| - SES_LED          | 16'hfffb | // (R/W) | LED value.                      |
| - SES_CHUP         | 16'hfffa | // (R)   | Channel up                      |
| - SES_TIMER        | 16'hfff9 | // (R)   | Timer                           |
| - SES_SNUM         | 16'hfff8 | // (R/W) | Slot number register            |
| - SES_PKT0_3       | 16'hfff7 | // (R)   | PKT monitor 0~3                 |
| - SES_PKT4_7       | 16'hfff6 | // (R)   | PKT monitor 4~7                 |
| - SES_SLOT         | 16'h2000 | // (R/W) | Slot register                   |
| - SES_DDR_WR_START | 16'hDDD1 | // (W)   | For ddr_write_start HLS module  |
| - SES_DDR_RD_START | 16'hDDD2 | // (W)   | For ddr_read_start HLS module   |
| - SES_DDR_ADDR     | 16'hDDDA | // (R/W) | DDR address                     |

| Valid | Command | Dest_board | Src_board | Register Address | Payload |
|-------|---------|------------|-----------|------------------|---------|
| 1bit  | 9bit    | 8bit       | 8bit      | 16bit            | 128bit  |

### HLS modules: High-level view



100 MHz 200 MHz

### HLS modules: DDR Access

- Two HLS modules are used in this design similar to ":drive/FIC\_DDR4\_Feb22\_2019.pdf"
  - ddr\_write: receives data from FICSES and write them to DDR
  - ddr read: read from DDR and send them to FICSES
- In func4x4, **Payload** (128bit) is fetched from the 170bit **from\_ses\_data** packet coming from "ficses\_ctrl" and fed to "ddr\_write" HLS module
- Also, func4x4 adds the necessary fields to the read data (128bit) from the "ddr\_write" HLS module and send it to "ficses\_ctrl" as 170bit to\_ses\_data packet
  - Add the valid bit
  - Set the "Dest\_board" to 0xFF (Zeus ID)
  - Set the "Src\_board" to the board ID read from the Dip\_switch

## HLS modules: ddr\_write.c

```
#include "ap cint.h"
#include "string.h"
#define MAXDATA 8192
void ddr_write (uint128 input[], volatile uint128 *ddr)
#pragma HLS INTERFACE m_axi port=ddr offset=direct max_write_burst_length=256
#pragma HLS INTERFACE axis port=input
int i:
uint128 buff_wr [MAXDATA];
   for (i = 0; i < MAXDATA; i++) { // input from FICSES
   #pragma HLS PIPELINE
   buff_wr[i] = input[i];
   }
memcpy((uint128*)ddr, buff_wr, MAXDATA*sizeof(uint128));
return;
}
```

## HLS modules: ddr\_read.c

```
#include "ap cint.h"
#include "string.h"
#define MAXDATA 8192
void ddr read (uint128 output[], volatile uint128 *ddr)
{
#pragma HLS INTERFACE m axi port=ddr offset=direct max write burst length=256
#pragma HLS INTERFACE axis port=output
int i, j;
uint128 buff_rd [MAXDATA];
memcpy(buff_rd, (uint128*)ddr, MAXDATA*sizeof(uint128));
for (i = 0, j=0; i < MAXDATA; i++, j+= 2) {
#pragma HLS PIPELINE
                                      - FICSES requires that each packet sent over AURORA should be 2 cycles (@100MHz)
 output[j] = buff_rd[i];
                                      - If the HLS output is directly sent to FICSES, you should make sure that each data is
                                      sent over 2 cycles. Otherwise, the data will be invalid!
   output[j+1] = buff_rd[i];
                                      - To respect this requirement, in this example the same data is outputted twice.
return;
```

}

### **Testing**

 Example designs that allow users to perform DDR access and check for both MARK1 and MARK2, as well as sw4x4 and sw5x5, is provided under:

/home/asap/fic/FICSES/

The directory structure is as follows:

```
FICSESMK1 //MK1 Vivado projects
FICSESMK1_4x4
FICSESMK1_5x5
hls
xci_files
FICSESMK2 //MK2 Vivado projects
FICSESMK2_4x4
FICSESMK2_5x5
hls
xci_files
host //FICSES user programs
ficses.h
fpga_prog.sh
main.c
```

### **Testing**

- The usual control from RaspberryPi is preserved.
- From Zeus (through FICSES) users can access any FIC board (MARK1 and MARK2) connected to the ring:
  - Start and reset HLS module
    - Through the control channel (Ch1)
  - Write/read a control register in func4x4/func5x5 on each board
    - Through the control channel (Ch1)
  - Setup routing table
    - Through the control channel(Ch1)
  - Write/read data to/from DDR
    - Through the data channel (Ch2)

## Testing: ./host

- The "host" directory contains the following:
  - fpga\_prog.sh: download bitsream to all 8 boards (by nyacom)
  - ficses.h: header file for FICSES control
  - main.c: User program

## Testing: ficses.h

#### ficses.h contains the following fuctions:

- int ficses write 128KB(char\* binary file, int ficses channel)
- int ficses\_read\_128KB(char\* binary\_file, int ficses\_channel, int \* read\_data)
  - int read\_binary\_file (char\* binary\_file, int \* read\_data)
  - int ficses\_start(int channel\_enable)
- int ficses\_register\_access(int BOARD\_ID, int command, int address, int payload, int ficses\_channel, int \* read\_data)
  - int ficses\_register\_read(int BOARD\_ID, int address, int ficses\_channel)
  - int ficses\_register\_write(int BOARD\_ID, int address, int payload, int ficses\_channel)
  - int ficses\_ap\_start(int BOARD\_ID, int ficses\_channel)
  - int ficses\_ap\_rst(int BOARD\_ID, int ficses\_channel)
- int ficses table setting(int BOARD ID, char\* table file, int ficses channel)
- int user write data(float \*array, int BOARD ID, int data count, int ficses channel) (Customizable)

# Testing: main.c (example)

```
#include "ficses.h"
#define TBL FILE0 "/home/asap/fic/ras hunga/tbl/loop0 1.dat"
#define TBL FILE1 "/home/asap/fic/ras hunga/tbl/pass0 1.dat"
#define FIC00 ID
                    0 \times 0
#define FIC01 ID
                    0 \times 1
#define BRODCAST
                    0xBB
#define SES PKT0 3 0xfff7
#define DATA SIZE
                    32
int main(int argc, char *argv[]) {
    float *wb;
    ficses ap rst(BRODCAST, FICSESLO CH1);
    ficses ap start(FIC00 ID, FICSESL0 CH1);
    ficses table setting(FIC00 ID, TBL FILE0, FICSESL0 CH1);
    ficses table setting(FIC01 ID, TBL FILE1, FICSESL0 CH1);
    ficses ap start(FIC00 ID, FICSESL0 CH1);
    user write data (wb, FIC00 ID, DATA SIZE, FICSESL0 CH2);
    ficses register read(FIC00 ID, SES PKT0 3, FICSESL0 CH1);
    return 0;
}
```

### Remarks

- You must login as root in order to execute the different functions in ficses.h
- The board IDs should be always selected as (odd-evenodd-even-..)
- To broadcast a write command to a register, use 0xBB as the destination boards.

(Read broadcast is not supported at the moment!!)