# ET5080E Digital Design Using Verilog HDL

#### Fall '21

Counters are Common Shifters/Rotators Parameters Proper SM Coding Random Misc Stuff

#### **Administrative Matters**

- Readings
  - Cummings paramdesign paper for hdlcon (posted on class website)

#### What Have We Learned?

- 1) Sequential elements (flops & latches) should be inferred using non-blocking "<=" assignments
- 2) Combinational logic should be inferred using blocking "=" statements.
- 3) Blocking and non-Blocking statements should not be mixed in the same **always** block.
- 4) Plus 5 other guidelines of good coding outlined in the Cummings SNUG paper.

#### Engineers are paid to think, Pharmacists are paid to follow rules

Counters are commonly needed blocks.



8-bit counter with reset & enable

Increment logic & mux are combinational → blocking

Flop is sequential. 

non-blocking

#### Pill Counter

```
module pill_cnt(clk,rst_n,en,cnt);
                                            Nothing wrong with this code
                                            Just a little verbose. Use DF?
input clk,rst_n;
output [7:0] cnt;
                                            module pill_cnt(clk,rst_n,en,cnt);
reg [7:0] nxt_cnt,cnt;
                                            input clk,rst_n;
                                            output [7:0] cnt;
always @(posedge clk, negedge rst_n)
  if (!rst n)
                                            reg [7:0] cnt;
    cnt <= 8'h00;
                                            wire [7:0] nxt_cnt;
  else
   cnt <= nxt cnt;
                                            always @(posedge clk, negedge rst_n)
                                              if (!rst_n)
always @(en or cnt)
                                                cnt <= 8'h00;
 if (en)
                                              else
    nxt cnt = cnt + 1; // combinational
                                                cnt <= nxt cnt;
 else
    nxt cnt = cnt; // so use blocking
                                            assign nxt_cnt (en) ? cnt+1 : cnt;
endmodule
                                            endmodule
```

# I.Q. Counter (the rebel engineer)

```
module iq_cnt(clk,rst_n,en,cnt);
input clk,rst_n;
output [7:0] cnt;
reg [7:0] cnt;
always @(posedge clk or negedge rst_n)
  if (!rst_n)
    cnt <= 8'h00;
  else if (en)
    cnt <= cnt + 1; // combinational
endmodule</pre>
```

What 2 rules are broken here?

- Code infers
   combinational using a
   non-blocking
   assignment
- 2) We are using an if statement without a pure else clause

Is this OK?



## Ring Counter

```
module ring_counter (count, enable, clock, reset);
 output reg [7: 0] count;
                                               What do You think or this codes
 input enable, reset, clock;
 always @ (posedge clock or posedge reset)
  if (reset == 1'b1) count <= 8'b0000\_0001;
  else if (enable == 1'b1) begin
     case (count)
       8'b0000_0001: count <= 8'b0000_0010;
       8'b0000 0010: count <= 8'b0000_0100;
       8'b1000_0000: count <= 8'b0000_0001;
       default: count <= 8'bxxxx xxxx;
     endcase
  end
endmodule
```

# Ring Counter (a better way)

```
module ring_counter (count, enable, clock, reset_n);
output reg [7: 0] count;
input enable, reset, clock;

always @ (posedge clock or negedge reset_n)
if (!reset_n) count <= 8'b0000_0001;
else if (enable == 1'b1) count <= {count[6:0], count[7]};
endmodule</pre>
```

- Use vector concatenation in this example to be more explicit about desired behavior/implementation
  - More concise
  - Does not rely on synthesis tool to be smart and reduce your logic for you.

#### Rotator

```
module rotator (Data_out, Data_in, load, clk, rst_n);
 output reg [7: 0] Data_out;
 input [7: 0] Data_in;
        load, clk, rst_n;
 input
always @ (posedge clk or negedge rst_n)
   if (!rst_n) Data_out <= 8'b0;
   else if (load) Data_out <= Data_in;</pre>
   else if (en) Data_out <= {Data_out[6: 0], Data_out[7]};
   else Data_out <= Data_out
endmodule
```

- Think what this code implies...How will it synthesize?
- What would such a block be used for?

#### Shifter

- Think what this code implies...How will it synthesize?
- Is the reset synchronous or asynchronous?
- Why was the MSB replicated on the ÷ by 2
- There is no default to the case, is this bad?

## Aside (a quick intro to parameters)

- parameter > like a local `define
  - Defined locally to the module
  - Can be overridden (passed a value in an instantiation)
  - There is another method called **defparam** (don't ever use it) that can override them
- **localparam** → even more local than parameter
  - Can't be passed a value
  - **defparam** does not modify
  - Only available in Verilog 2001

# Aside (a quick intro to parameters)

```
module adder(a,b,cin,sum,cout);
parameter WIDTH = 8; // default is 8
input [WIDTH-1:0] a,b;
input cin;
output [WIDTH-1:0] sum;
output cout;
assign {cout,sum} = a + b + cin
endmodule
```

Instantiation of module can override a parameter.

. . .

endmodule

## Aside (a quick intro to parameters)

#### Examples:

endmodule

```
parameter Clk2q = 1.5,

Tsu = 1,

Thd = 0;
```

```
parameter IDLE = 2'b00;
parameter CONV = 2'b01;
parameter ACCM = 2'b10;
```

• Read Cummings

paramdesign paper
for hdlcon posted on class website

#### State Machines



#### **State Machines:**

- Next State and output logic are combinational blocks, which have outputs dependent on the current state.
- The current state is, of course, stored by a FF.

- What is the best way to code State Machines?:
  - ✓ Best to separate combinational (blocking) from sequential (non-blocking)
  - ✓ Output logic and state transition logic can be coded in same always block since they have the same inputs
  - ✓ Output logic and state transition logic are ideally suited for a **Case** statement

#### **State Diagrams**



## **SM** Coding

```
module fsm(clk,rst,a,b,Y,Z);
input clk,rst,a,b;
output Y,Z;
                             What problems do
                             we have here?
parameter S0 = 2'b00,
            S1 = 2'b01,
            S2 = 2'b10;
reg [1:0] state,nxt_state;
always @(posedge clk, posedge rst)
 if (rst)
   state \leq S0;
 else
   state <= nxt_state;</pre>
```

```
always @ (state,a,b)
 case (state)
   S0 : if (a) begin
          nxt_state = S1;
          Z = 1; end
        else
          nxt state = S0;
   S1: begin
         Y=1;
          if (b) begin
            nxt_state = S2;
           Z=1; end
          else
            nxt_state = S1;
        end
   S2 : nxt_state = S0;
  endcase
endmodule
```

#### SM Coding (2<sup>nd</sup> try of combinational)

```
always @ (state,a,b)

nxt_state = S0; // default to reset
Z = 0; // default outputs
Y = 0; // to avoid latches

case (state)
S0 : if (a) begin
nxt_state = S1;
Z = 1;
end
```

```
S1: begin
        Y=1;
        if (b) begin
          nxt_state = S2;
          Z=1; end
        else nxt_state = S1;
     end
     default: nxt_state = S0;
   endcase
endmodule
```

Defaulting of assignments and having a default to the case is highly recommended!

# SM Coding Guidlines

- 1) Keep state assignment in separate always block using non-blocking "<=" assignment
- 2) Code state transition logic and output logic together in a always block using blocking assignments
- 3) Assign default values to all outputs, and the *nxt\_state* registers. This helps avoid unintended latches
- 4) Remember to have a default to the case statement.
  - Default should be (if possible) a state that transitions to the same state as reset would take the SM to.
  - Avoids latches
  - Makes design more robust to spurious electrical/cosmic events.

## SM Interacting with SM

A very common case is a state that needs to be held for a certain time.
✓ The state machine in this case may interact with a timer (counter).



#### **EEPROM Write SM Example [1]**

```
module eeprom_sm(clk,por_n,wrt_eep,
wrt_data,eep_r_w_n,eep_cs_n,
eep_bus,chrg_pmp_en,wrt_done);
parameter IDLE = 2'b00,
          BUS = 2'b01,
          CHRG = 2'b10;
input clk,por_n,wrt_eep;
input [11:0] wrt_data; // data to write
output eep_r_w_n,eep_cs_n;
output chrg_pmp_en; // hold for 3ms
inout [11:0] eep_bus;
reg [13:0] tm; // 3ms => 14-bit timer
reg clr_tm,inc_tm,bus_wrt;
reg [1:0] state,nxtState;
```

```
//// implement 3ms timer below ////
always @(posedge clk or
          posedge clr_tm)
 if (clr_tm) tm \le 14'h0000;
 else if (inc tm) tm <= tm+1;
//// @4MHZ cnt of 2EE0 => 3ms ////
assign tm eq 3ms = (tm = 14'h2EE0)?
                   1'b1:1'b0:
/// implement state register below ///
always @(posedge clk or
          negedge por_n)
  if (!rst_n) state <= IDLE;</pre>
  else state <= nxtState;
```

# **EEPROM Write SM Example [2]**

```
default: begin // is CHRG
//// state transition logic & ////
                                                     inc tm = 1;
/// output logic ///
                                                     chrg_pmp_en=1;
always @(state,wrt_eep,tm_eq_3ms)
                                                     if (tm_eq_3ms)
 begin
                                                      begin
   nxtState = IDLE; // default all
                                                        wrt_done = 1;
   bus wrt = 0; // to avoid
                        Are there optimizations
                                                        nxtState = IDLE;
   clr_tm = 0; // unintended
                                                       end
   inc tm = 0;
                   // latches
                         that can be made?
                                                     else nxtState = CHRG;
   chrg_pmp_en = 0;
                                                   end
                                          endcase
   case (state)
                                        end
     IDLE : if (wrt_eep)
       nxtState = BUS;
     BUS: begin
                                        assign eep_r_w_n = ~bus_wrt;
                                        assign eep_cs_n = ~bus_wrt;
       clr_tm = 1;
                                        assign eep_bus = (bus_wrt) ?
       bus wrt = 1;
                                                         wrt_data: 12'bzzz;
       nxtState = CHRG;
                                      endmodule
     end
```

#### USART (RS232) Example



Assume we have a 4MHz clock running our digital system

We want to make a RS232 transmitter with a baud rate of 57,600

How many clock cycles do we hold each bit?

$$Cycles = \frac{4MHz}{57600\,baud} \approx 69$$

#### **USART** Example

```
module usart_tx(clk,rst_n,strt_tx,tx_data,tx_done,TX);

input clk, rst_n, strt_tx;  // start_tx comes from Master SM
input [7:0] tx_data;  // data to transmit
output TX;  // TX is the serial line
output tx_done;  // tx_done asserted back to Master SM

endmodule;
```

1) Go over HW3 problem statement

# Random Misc Topics



#### Mux With case

```
module Mux_4_32_(output [31:0] mux_out, input [31:0] data_3,
  data_2, data_1, data_0, input [1:0] select, input enable);
               [31: 0] mux_int;
    reg
   // choose between the four inputs
  always @ ( data_3 or data_2 or data_1 or data_0 or select)
     case (select) (* synthesis parallel_case *)
                       mux_int = data_0; Synthesis directive:
      2'b00:
                       mux_int = data_1; |
      2′b01:
                                           Lets the synthesis tool know
      2'b10:
                       mux_int = data_2;
                                           to use parallel (mux) scheme
                       mux int = data 3;
      2′b11:
                                           when synthesizing instead of
     endcase
                                           priority encoding. Called an
                                           attribute in the IEEE spec
  // add the enable functionality
  assign
               mux out = enable ? mux int : 32'bz;
endmodule
```

Case statement implies priority unless use parallel\_case pragma

#### Encoder With case

```
module encoder (output reg [2:0] Code, input [7:0] Data);
always @ (Data)
 // encode the data
 case (Data)
    8'b0000001
                       : Code = 3'd0;
                       : Code = 3'd1;
                                          How do we think it will
    8'b00000010
                       : Code = 3'd2;
    8'b00000100
                       : Code = 3'd3;
    8'b00001000
                                           synthesize?
    8'b00010000
                       : Code = 3'd4;
                       : Code = 3'd5;
    8'b00100000
                       : Code = 3'd6;
    8'b01000000
                       : Code = 3'd7;
    8'b10000000
                       : Code = 3'bxxx; // invalid, so don't care
    default
 endcase
endmodule
```

#### Priority Encoder With casex

```
module priority_encoder (output reg [2:0] Code, output valid_data,
   input [7:0] Data);
assign valid_data = |Data; // "reduction or" operator
always @ (Data)
 // encode the data
 casex (Data)
    8'b1xxxxxxx : Code = 7;
    8'b01xxxxxx : Code = 6;
    8'b001xxxxx : Code = 5;
    8'b0001xxxx : Code = 4;
    8'b00001xxx : Code = 3;
    8'b000001xx : Code = 2;
    8'b000001x: Code = 1;
    8'b00000001: Code = 0;
    default : Code = 3'bxxx; // should be at least one 1, don't care
 endcase
endmodule
```

# Seven Segment Display

```
module Seven_Seg_Display (Display, BCD, Blanking);
 output reg [6: 0]
                       Display;
                                      // abc defq
 input [3: 0]
                       BCD;
 input
                       Blanking;
                       = 7'b111_1111;
                                             // active low
 parameter
               BLANK
                       = 7'b000_0001;
 parameter
               ZERO
                                              // h01
                       = 7'b100_1111;
               ONE
 parameter
                                             // h4f
                       = 7'b001_0010;
 parameter
               TWO
                                             // h12
                                             // h06
                       = 7'b000_0110;
 parameter
               THREE
               FOUR
                       = 7'b100_1100;
                                             // h4c
 parameter
 parameter
               FIVE
                       = 7'b010_0100;
                                             // h24
                       = 7'b010_0000;
 parameter
               SIX
                                             // h20
                       = 7'b000_1111;
                                             // h0f
 parameter
               SEVEN
               EIGHT
                       = 7'b000 0000;
                                             // h00
 parameter
 parameter
               NINE
                       = 7'b000_0100;
                                              // h04
```

Defined constants - can make code more understandable!

# Seven Segment Display [2]

```
always @ (BCD or Blanking)
  if (Blanking) Display = BLANK;
  else
    case (BCD)
      4'd0:
                         Display = ZERO;
      4'd1:
                         Display = ONE;
                         Display = TWO;
      4'd2:
      4'd3:
                         Display = THREE;
                         Display = FOUR;
      4'd4:
                         Display = FIVE;
      4'd5:
      4'd6:
                         Display = SIX;
                         Display = SEVEN;
      4'd7:
                         Display = EIGHT;
      4'd8:
                         Display = NINE;
      4'd9:
      default:
                         Display = BLANK;
    endcase
endmodule
```

Using the defined constants!

#### Inter vs Intra Statement Delays

- Inter-assignment delays block both evaluation and assignment
  - #4 c = d;
  - #8 e = f;
- Intra-assignment delays block assignment but not evaluation
  - c = #4 d;
  - e = #8 f;
- Blocking statement is still blocking though, so evaluation of next statements RHS still does not occur until after the assignment of the previous expression LHS.
  - What?? How is it any different then? Your confusing me!

# Inter vs Intra Statement Delays (Blocking Statements)

module inter(); integer a,b; initial begin a=3; #6 b = a + a; #4 a = b + a;

endmodule

end

Compare these two modules

module intra();
integer a,b;
initial begin
a=3;
b = #6 a + a;
a = #4 b + a;
end
endmodule

| Time | Event |
|------|-------|
| 0    | a=3   |
| 6    | b=6   |
| 10   | a=9   |

Yaa, Like I said, they are the same!

Or are they?

| Time | Event |
|------|-------|
| 0    | a=3   |
| 6    | b=6   |
| 10   | a=9   |

# Intra Statement Delays (Blocking Statements)



| Time | Eval     | Assign |
|------|----------|--------|
|      | Event    | Event  |
| 0    | nxt_b= 6 | a=3    |
| 3    | -1       | a=1    |
| 6    | nxt_a=7  | b=6    |
| 8    |          | b=3    |
| 10   |          | a=7    |

#### Non-Blocking: Inter-Assignment Delay

Delays both the evaluation and the update

| Time | Event        |
|------|--------------|
| 0    | clk pos edge |
| 0    | b=6          |
| 5    | c=9          |
| 7    | c=12         |

#### Non-Blocking: Inter-Assignment Delay

Delays both the evaluation and the update

```
always @(posedge clk) begin
    b <= a + a;
    c <= #5 b + a;
    d <= #2 c + a;
end

initial begin
    a = 3; b = 2; c = 1;
end
```

| Time | Event        |
|------|--------------|
| 0    | clk pos edge |
| 0    | b=6          |
| 2    | d=4          |
| 5    | c=5          |

This is more like modeling the Clk2Q delay of a Flop (it captures on rising edge, but has a delay till output)

# Intra-Assignment Review

```
module bnb;
reg a, b, c, d, e, f;
initial begin // blocking assignments
 a = #10 1; // a will be assigned 1 at time 10
  b = #2 0; // b will be assigned 0 at time 12
 c = #4 1; // c will be assigned 1 at time 16
end
initial begin // non-blocking assignments
 d \le \#10\ 1; // d will be assigned 1 at time 10
 e <= #2 0; // e will be assigned 0 at time 2
  f <= #4 1; // f will be assigned 1 at time 4
end
endmodule
```

Note: In testbenches I mainly find blocking interassignment delays to be the most useful. Delays really not used outside of testbenches that much during the design process.