# DRAM simulation using DRAMsim3

DRAMsim3 is a tool to simulate the behavior of DRAMs with different configurations for any given Read/Write trace. It is widely used to estimate the time and energy spent on the data accesses through DRAMs. The tool mimics the memory controller in a host to schedule the read-write commands along with the periodic refreshes. You can read more the simulator here.

In this assignment, you will use DRAMsim3 to generate three example traces and simulate them for DDR4, GDDR6, LPDDR4, and HBM2 configurations. Finally, you will report your observations and answer the questions.

This assignment is worth 10 points and the submission is due on 11:59 pm ET on Feb 24, 2025.

# Your tasks

#### Cloning the simulator, building, an example run

- 1) Please clone DRAMsim3 using the command below
  - a. git clone https://github.com/umd-memsys/DRAMsim3.git
  - b. cd DRAMsim3
  - 2) Build as described in the README using
    - a. mkdir build
    - b. cd build
    - c. cmake..
    - d. make -j (builds dramsim3 library and executable)
- 3) Run DRAMsim3
  - a. ./build/dramsim3main configs/DDR4\_8Gb\_x8\_3200.ini -c 100000 -t tests/example.trace

DRAM configuration: Details about DRAM configuration (number of ranks, banks, rows, columns, etc.) and DRAM timing parameters (tRC, tCCD, etc.). Table 15.2 in the "Memory Systems Cache DRAM Disk" textbook has a quick summary of DRAM timing parameters (in case you would like to refer).

DRAM trace: Read-Write commands (with addresses and cycle #)

b. This will create dramsim3.txt, dramsim3.json files as output. You can go through the output files to get familiar with the parameters that are modeled by DRAMsim3. *You don't need to submit these*.

#### Trace generation and simulation

- 4) Copy assignment\_configs/\* (provided in tar file) to DRAMsim3/assignment\_configs/
  - a. There are many configurations in the DRAMsim3/configs/ directory. However, you will use the following configurations for this assignment:
    - 1. DDR4\_8Gb\_x8\_3200.ini
    - 2. GDDR6 8Gb x16.ini
    - 3. HBM2\_8Gb\_x128.ini
    - 4. LPDDR4 8Gb x16 2400.ini
- 5) [1 point] Generate traces in DRAMsim3/assignment\_traces/
  - a. cd DRAMsim3/
  - b. module load miniforge (to use python on CS portal servers)
  - c. **Random Access pattern**: python scripts/trace\_gen.py -s **r** -f dramsim3 -o assignment\_traces -n 10000 -g 8
  - d. **Streaming Access pattern**: python scripts/trace\_gen.py -s **s** -f dramsim3 -o assignment\_traces -n 10000 -g 8
  - e. **Mix**: python scripts/trace\_gen.py -s **m** -f dramsim3 -o assignment\_traces -n 10000 -g 8
- 6) **[1 point]** Simulate for all the configs in DRAMsim3/assignment\_configs for all the traces in DRAMsim3/assignment traces:
  - a. Sample command: ./build/dramsim3main -c 100000 -o sim/random -t assignment\_traces/dramsim3\_random\_i10\_n1000\_rw2.trace assignment\_configs/LPDDR4\_8Gb\_x16\_2400.ini
    This will simulate a random-access trace on LPDDR4 for 100000 cycles, the output directory is sim/random/.
  - b. Create separate directories for random, stream, and mix trace (as the outputs will be overwritten for a DRAM configuration)
  - c. You can also use simulate.sh (provided in tar file).

## Output Analysis

- 7) The simulations will create json and txt output files for each case. You can use json2csv.py (provided in tar file) to extract parameters required for this assignment into a csv file.
  - a. Command: python json2csv.py -i sim/mix sim/random sim/stream -o sim.csv
- 8) **[4 points]** Compare the following for all the DRAM configurations in 4) a. for *random* access pattern
  - a. average\_bandwidth (GBps)
  - b. average\_power (mW)
  - c. total\_energy (pJ)
  - d. average\_read\_latency (cycles)

Please list your observations and insights.

- 9) **[2 points]** Compare the difference in *num\_act\_cmds* and *num\_pre\_cmds* for random, mix, stream accesses for all configs. Why do you think there is a huge difference in the number of activate and precharge commands for different access patterns?
- 10) [1 point] What kind of DRAM would you use for the following cases and why?
  - a. a high throughput system
  - b. a power-constraint system
- 11) [1 point] Observe the read and write latency histograms after running the following:
  - a. Command: python scripts/plot\_stats.py sim/mix/DDR4\_8Gb\_x8\_3200.json -d sim/mix -o DDR4
  - b. This will create histograms (in pdf files).
  - c. Why do you think the read and write latencies are variable for different requests and not constant?

### Contents of the tar file:

- 1) You are provided with 3\_dramsim.tar.gz which contains:
  - a. assignment\_configs/\*.ini (four DRAM configuration files)
  - b. simulate.sh
  - c. json2csv.py