# Architecture Synthesis for Linear Time-Invariant Filters

#### Antoine Martinet

CITI lab. INRIA's SOCRATE Team.

Under the supervision of Florent de Dinechin

2 February - 31 July, 2015



Implementation

- Introduction
  - Fundamentals
  - FIR, IIR
  - State-Space representation
  - The SIF: a unified realization representation
- Signal processing and filters
  - Size computation
  - WCPG
    - The FloPoCo Framework: computing just right
  - KCM and SOPCs
  - Architecture generation
- Implementation
- Future Work



## Fundamentals: signal processing and filters LTI Filters

LTI (Linear Time Invariant) filters are particular filters that are:

- Linear: outputs are linear combinations of inputs (allows to use linear algebra definitions)
- Time-Invariant: all coefficients are constant



## What is the purpose of this work?

 Lopez's PhD thesis states how to compute LTI filters in software:

Implementation

- ordonancing issues
- fixed size
- The goal here is to do such a work in hardware, where we have more flexibility:
  - full parallelism
  - arbitrary size

In this context, constraints become degrees of freedom.

FIR definition:

$$y(k) = \sum_{i=0}^{n} b_i u(k-i)$$
 (1)



#### IIR definition:

$$y(k) = \sum_{i=0}^{n} b_i u(k-i) - \sum_{i=0}^{n} a_i y(k-i)$$
 (1)



#### IIR definition:

$$y(k) = \sum_{i=0}^{n} b_i u(k-i) - \sum_{i=0}^{n} a_i y(k-i)$$
 (1)



#### IIR definition:

$$y(k) = \sum_{i=0}^{n} b_i u(k-i) - \sum_{i=0}^{n} a_i y(k-i)$$
 (1)



Here we have loop-backs, so registers:

Loop-backs ← Registers

We can generalise by introducing state registers.

## State-Space representation The "ABCD" form

Let's define  $\mathbf{x}(k)$  a state vector (hardware register)

$$\begin{cases} x(k+1) = \mathbf{A}x(k) + \mathbf{B}\mathbf{u}(k) \\ y(k+1) = \mathbf{C}x(k) + \mathbf{D}\mathbf{u}(k) \end{cases}$$
 (2)

Implementation

With:

$$m{A} \in \mathbb{R}^{n_{x} imes n_{x}}$$
 ,  $m{B} \in \mathbb{R}^{n_{x} imes n_{u}}$  ,  $m{C} \in \mathbb{R}^{n_{y} imes n_{x}}$  ,  $m{D} \in \mathbb{R}^{n_{y} imes n_{u}}$ 

Equivalent matrix formulation:

$$\begin{pmatrix} \mathbf{x}(k+1) \\ \mathbf{y}(k+1) \end{pmatrix} = \begin{pmatrix} \mathbf{A} & \mathbf{B} \\ \mathbf{C} & \mathbf{D} \end{pmatrix} \begin{pmatrix} \mathbf{x}(k) \\ \mathbf{u}(k) \end{pmatrix}$$
 (3)

## Definition of the SIF

#### Problems with ABCD:

 Isb and msb computations have to be rebuilt for each new filter in this form.

Implementation

this doesn't gives an explicit order in the operations

The SIF generalizes the state-space.

Addition: t(k) describes the operations order:

$$\begin{pmatrix} J & \mathbf{0} & \mathbf{0} \\ -K & I_{n_x} & \mathbf{0} \\ -L & \mathbf{0} & I_{n_y} \end{pmatrix} \begin{pmatrix} \mathbf{t}(k+1) \\ \mathbf{x}(k+1) \\ \mathbf{y}(k) \end{pmatrix} = \begin{pmatrix} \mathbf{0} & \mathbf{M} & \mathbf{N} \\ \mathbf{0} & P & Q \\ \mathbf{0} & R & S \end{pmatrix} \begin{pmatrix} \mathbf{t}(k) \\ \mathbf{x}(k) \\ \mathbf{u}(k) \end{pmatrix} \quad (4)$$

# The SIF as an algorithm

$$\begin{array}{l} \textbf{for int } i = 0 \; ; \; i \leq n_t; \; i + + \; \textbf{do} \\ & \quad \boldsymbol{t}_i(k+1) \leftarrow -\sum\limits_{j < i} \boldsymbol{J}_{ij} \boldsymbol{t}_j(k+1) + \sum\limits_{j = 1}^{n_x} \boldsymbol{M}_{ij} \boldsymbol{x}_j(k) + \sum\limits_{j = 1}^{n_u} \boldsymbol{N}_{ij} \boldsymbol{u}_j(k) \end{array}$$

end

Introduction

for int 
$$i = 0$$
;  $i \le n_x$ ;  $i++$  do
$$x_i(k+1) \leftarrow \sum_{i=1}^{n_t} \mathbf{K}_{ij} \mathbf{t}_j(k+1) + \sum_{i=1}^{n_x} \mathbf{P}_{ij} \mathbf{x}_j(k) + \sum_{i=1}^{n_u} \mathbf{Q}_{ij} \mathbf{u}_j(k)$$

end

end

**Algorithm 1:** Computation of SIF outputs from inputs

The SIF: a unified realization representation

whatever

Let's define:  $v' = n_t + n_x + n_y$  $\xi$  will be the desired error. Errors introduced by SOPCs:

$$\varepsilon'_{v}(k) = \begin{pmatrix} \varepsilon_{t}(k) \\ \varepsilon_{t_{2}}(k) \\ \vdots \\ \varepsilon_{t_{n_{t}}}(k) \\ \varepsilon_{y}(k) \end{pmatrix} = \begin{pmatrix} \varepsilon_{t_{1}}(k) \\ \varepsilon_{t_{2}}(k) \\ \vdots \\ \varepsilon_{x_{2}}(k) \\ \vdots \\ \varepsilon_{x_{n_{x}}}(k) \\ \varepsilon_{y_{1}}(k) \\ \varepsilon_{y_{2}}(k) \\ \vdots \\ \varepsilon_{y_{n_{y}}}(k) \end{pmatrix}$$

(5)

Total error:  $\varepsilon_{v'}^*(k)$  defined as  $\varepsilon_{v'}'(k)$ 



## Point of view about error



A signal view of the error propagation with respect to the ideal filter

$$|\langle\langle \mathcal{H}_{\varepsilon} \rangle\rangle| \cdot \mathbf{2}^{lsb_{v'}+1} < \boldsymbol{\xi}_{i}$$
 (6)

# Definition of the Worst-Case-Peak-Gain (WCPG)

$$\|\mathcal{H}\|_{wcpg} = \sup_{u \neq 0} \frac{\|h * u\|_{I^{\infty}}}{\|u\|_{I^{\infty}}} \tag{7}$$

M'sieu on a rien fait c'est pas nous.

http://flopoco.gforge.inria.fr/

Introduction

Here we use FloPoCo, which is a C++ framework which first purpose is to generate floating point cores in VHDL. It is described in Florent de Dinechin and Bogdan Pasca. Designing custom arithmetic data paths with FloPoCo. IEEE Design & Test of Computers, 28(4):18–27, July 2011

Implementation



Figure: The FixRealKCM method when  $x_i$  is split in 3 chunks



Implementation

Figure: KCM-based SPOC architecture for  $n_c = 4$ , each input being split into 3 chunks

Implementation

Introduction

## Architecture generation algorithm

```
computePrecisions([msbs, lsbs]]]]]) //get the matrix of msbs lsbs,
functions of the wcpg.
for i=1; i=Z.size(); i++ do
   row[] = Z[i][] //pick first row of Z
   for i=1; i=1; i=Z.size() i++ do
       assign(SOPC[i], row[i], "T","X","U",[msbs,lsbs][i][j])
   end
   Second pass for wiring.
end
```

**Algorithm 2:** Architecture Generation Algorithm



 $m_{1.1}$  $j_{2,1}$  $m_{2.2}$ *j*3,1 *j*3,2  $m_{3,3}$ *j*4,2 *J*4.3  $m_{4.4}$ J4,1  $m_{5.5}$ *j*5,1 *j*5,2 *j*5,3 *j*5,4 *p*<sub>1 1</sub>  $k_{2,1}$ P2.2  $k_{3.1}$ P3.3  $k_{4.1}$ P4.4  $k_{5,1}$  $q_{5,1}$ 









- Removal of power of two: adapt KCM and SOPC FloPoCo cores
- Sub-filter detection: open question for either Front-End and Back-End
- Precision calculations improvement
- File format re-specification

### To conclude

## References

## **Small bibliography**



Florent de Dinechin and Bogdan Pasca.

Designing custom arithmetic data paths with FloPoCo. IEEE Design & Test of Computers, 28(4):18-27, July 2011. Any question?