



# DW\_lp\_fp\_multifunc

### Low Power Floating-Point Multi-Function Unit

Version, STAR and Download Information: IP Directory

#### **Features and Benefits**

### **Revision History**

- The precision format can be set for single precision or a userdefined custom floating-point format.
- Hardware for denormal numbers of IEEE 754 standard is selectively provided.
- It implements any combination of the following functions:



$$\frac{1}{x}$$
,  $\frac{1}{\sqrt{x}}$ ,  $\sqrt{x}$ ,  $\sin(\pi x)$  or  $\sin(x)$ ,  $\cos(\pi x)$  or  $\cos(x)$ ,  $\log_2(x)$ , and  $2^x$ 

- One function is computed at a time.
- All functions produce monotonic results (depends on input range--see Table 1-6 on page 4).
- Shared polynomial approximation unit provides a solution with reduced area.



You must use VCS to simulate the DW\_lp\_fp\_multifunc component. Non-VCS simulators are not supported.

### **Description**

DW\_lp\_fp\_multifunc is a floating-point multi-function unit that implements any combination of seven functions: reciprocal, square root, reciprocal square root, sine, cosine, base-2 logarithm and base-2 exponential. The particular set of functions to be implemented is selected with the *func\_select* parameter as a one-hot value. At any given time the unit computes one function in the set defined by input FUNC.

The input RND takes effect only when the reciprocal function is invoked with the input FUNC = 1 and the parameter  $faithful\_round$  = 0. The parameter  $pi\_multiple$  is valid only when sine or cosine function is selected. Both input A and output Z have the floating-point format, and the output STATUS is an 8-bit optional status field, which are described in the  $Datapath\ Floating-Point\ Overview$ .

Table 1-1 Pin Descriptions

| Pin Name | Width                            | Direction | Function                                                                                                                                                                                            |
|----------|----------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A        | (sig_width + exp_width + 1) bits | Input     | Input data                                                                                                                                                                                          |
| FUNC     | 16 bit                           | Input     | Function selection                                                                                                                                                                                  |
| RND      | 3 bit                            | Input     | Rounding mode for reciprocal function (only valid when FUNC = 1)                                                                                                                                    |
| Z        | (sig_width + exp_width + 1) bits | Output    | Output data                                                                                                                                                                                         |
| STATUS   | 8 bits                           | Output    | <ul> <li>See STATUS Flags in the Datapath Floating-Point Overview</li> <li>STATUS[7]: Indicates divide-by-zero operation of reciprocal, reciprocal square root, and logarithm functions.</li> </ul> |

### **Table 1-2** Parameter Descriptions

| Parameter                        | Values                   | Description                                                                                                                                                                                                                      |
|----------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sig_width                        | 2 to 23<br>Default: 23   | Word length of fraction field of floating point numbers A and Z                                                                                                                                                                  |
| exp_width                        | 3 to 8<br>Default: 8     | Word length of biased exponent of floating point numbers A and Z                                                                                                                                                                 |
| ieee_compliance                  | 0 or 1<br>Default: 0     | When 1, the generated architecture includes the use of denormals and NaNs                                                                                                                                                        |
| func_select                      | 1 to 127<br>Default: 127 | Determines the functions to be implemented among the seven functions (one bit for each function)                                                                                                                                 |
| faithful_round                   | 0 or 1<br>Default: 1     | <ul> <li>Selects the faithful rounding mode</li> <li>■ 0 = Supports all rounding modes described in the <i>Datapath Floating-Point Overview</i>)</li> <li>■ 1 = Results have maximum of 1 <i>ulp</i> error</li> </ul>            |
| pi_multiple 0 or 1<br>Default: 1 |                          | Input value (Angle) is multiplied by $\pi$ ; this parameter is only valid when sin or cos functions are selected<br>• 0: $z = \sin(\mathbb{A})$ or $\cos(\mathbb{A})$<br>• 1: $z = \sin(\pi\mathbb{A})$ or $\cos(\pi\mathbb{A})$ |

Table 1-3 Synthesis Implementations

| Implementation Name | Implementation            | License Feature Required                        |  |
|---------------------|---------------------------|-------------------------------------------------|--|
| rtl                 | Low Power Synthesis model | ■ DesignWare (P-2019.03 and later)              |  |
|                     |                           | ■ DesignWare-LP <sup>a</sup> (before P-2019.03) |  |

a. For versions before P-2019.03, you must enable minPower as follows: set\_synthetic\_library {dw\_foundation.sldb dw\_minpower.sldb}

Table 1-4 Simulation Models

| Model                           | Function                                                                                                                                                          |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dw/sim_ver/DW_lp_fp_multifunc.v | Verilog simulation model <sup>a</sup> source code  Note that you must use VCS to simulate the DW_lp_fp_multifunc component. Non-VCS simulators are not supported. |

a. To use this simulation model, the '+v2k' options needs to be used on the VCS command line.

### Parameter func\_select and Input FUNC

The 7-bit parameter *func\_select* is used for selecting the set of functions to be implemented. The value of *func\_select* has the range from 1 to 127, and each bit corresponds to a function, as show in Table 1-5.

Table 1-5 func select Parameter Implementation (design) and FUNC Function Selection (use)

| func_select Bit Weight | Function Description                                            | FUNC 16-bit select value    |
|------------------------|-----------------------------------------------------------------|-----------------------------|
| 2 <sup>0</sup>         | reciprocal, 1/A                                                 | 0000_0000_0000_0001         |
| 2 <sup>1</sup>         | square root of A                                                | 0000_0000_0000_0010         |
| 2 <sup>2</sup>         | reciprocal square root of A                                     | 0000_0000_0000_0100         |
| 2 <sup>3</sup>         | sine, sin(πA)                                                   | 0000_0000_0000_1000         |
| 2 <sup>4</sup>         | cosine, cos(πA)                                                 | 0000_0000_0001_0000         |
| 2 <sup>5</sup>         | base-2 logarithm, log <sub>2</sub> A                            | 0000_0000_0010_0000         |
| 2 <sup>6</sup>         | base-2 exponential, 2 <sup>A</sup>                              | 0000_0000_0100_0000         |
|                        | (2 <sup>7 -</sup> 2 <sup>15</sup> ) reserved for future support | reserved for future support |

For example, if only a reciprocal function is required, *func\_select* needs to be 1 (16'h0001). If reciprocal, reciprocal square root and base-2 logarithm functions are needed, *func\_select* should be 37 (16'h0025). If all seven functions are implemented, *func\_select* is 127 (16'h007f).

During operation, the input FUNC specifies the single function that is to be computed. FUNC is a 16-bit input port, and it receives a one-hot encoded value. The valid one-hot codes for FUNC are defined in Table 1-5.

### **Error Range and Monotonicity**

Reciprocal, square root, reciprocal square root and base-2 exponential functions admit maximum 1 ulp error on the normalized significand value. However, sine, cosine and base-2 logarithm functions are not applicable to this rule, but they provide the maximum  $2^{-\text{sig\_width}}$  error. Sine and cosine functions with  $pi\_multiple = 0$  have up to  $3*2^{-\text{sig\_width}}$  error.

The DW\_lp\_fp\_multifunc component produces monotonic results. The input ranges under which monotonic results are produced are shown in Table 1-6.

Table 1-6 Input Range for Monotonic Results

|                       | 1/x                        | sqrt(x) | 1/sqrt(x)               | sin(x)          | cos(x)          | log2(x)                    | exp2(x)                 |
|-----------------------|----------------------------|---------|-------------------------|-----------------|-----------------|----------------------------|-------------------------|
| sig_width Input Range | All values of<br>sig_width |         | All values of sig_width | sig_width <= 16 | sig_width <= 16 | All values of<br>sig_width | All values of sig_width |

### **Denormal Support**

DW\_lp\_fp\_multifunc provides the hardware for denormal numbers and NaNs of IEEE 754 standard. If the parameter *ieee\_compliance* is turned off, denormal numbers are considered as zeros, and NaNs are considered as infinity. Otherwise, denormal numbers and NaNs become effective and additional hardware to manipulate them is integrated.

For more information about floating point, including status flag bits, and integer and floating point formats, refer to the *Datapath Floating-Point Overview*.

# **Verilog Description Example**

If all functions besides sine and cosine are implemented (*func\_select* = 103) and the output needs to produce the result of square root operation, the Verilog instantiation of such component is done as follows:

```
DW_lp_fp_multifunc #(23, 8, 0, 103) U1 (
    .A(32'h3E800000),
    .RND(3'b000),
    .FUNC(16'h0002),
    .Z(Z),
    .STATUS(STATUS)
);
```



If the above module is used to calculate the sine function (FUNC = 16'h0008), DW\_lp\_fp\_multifunc cannot generate correct function values because it does not have the hardwired logic for the sine function with the parameter *func\_select* = 103.

### Single-function Implementation from DW\_lp\_fp\_multifunc

Using the *func\_select* parameter to choose a single function, the DW\_lp\_fp\_multifunc generates the netlist for the single function that has the similar functionality with single-function components; for example, DW\_fp\_recip, DW\_fp\_sqrt, DW\_fp\_invsqrt, DW\_fp\_sincos, DW\_fp\_log2 and DW\_fp\_exp2. The difference between the DW\_lp\_fp\_multifunc and the single-function component is the value of 1 ulp, due to the different implementation of polynomial approximation, but all evaluated results keep the error bound less than 1 ulp. Performance and area of the synthesis results are different depending on the synthesis constraints, library cells, and synthesis environments. Therefore, by comparing performance and area between a single-function implementation of the DW\_lp\_fp\_multifunc and the corresponding single-function DW component, the DW\_lp\_fp\_multifunc component provides more choices and yields better synthesis results. The following examples generate single functions.

#### Floating-point reciprocal (U1)

Results are the same as DW\_fp\_recip when  $faithful\_round = 0$ , or will be the same except 1 ulp value when  $faithful\_round = 1$ .

#### Floating-point square root (U2)

Results are the same as DW\_fp\_sqrt except 1 ulp value.

### Floating-point reciprocal square root (U3)

Results are the same as DW\_fp\_invsqrt except 1 ulp value.

```
DW_lp_fp_multifunc #(sig_width, exp_width, ieee_compliance, 4) U3 (
    .A(A),
    .FUNC(16'h0004),
    .RND(3'h0),
    .Z(Z),
    .STATUS(STATUS)
);
```

#### Floating-point sine and cosine (U4)

Results are the same as DW\_fp\_sincos except 1 ulp value. Input FUNC must be one of two values, 16'h0008 for sine and 16'h0010 for cosine evaluation.

### Floating-point base-2 logarithm (U5)

Results are the same as DW\_fp\_log2 except 1 ulp value.

#### Floating-point base-2 exponential (U6)

Results are the same as DW\_fp\_exp2 except 1 ulp value.

```
DW_lp_fp_multifunc #(sig_width, exp_width, ieee_compliance, 64) U5 (
    .A(A),
    .FUNC(16'h0040),
    .RND(3'h0),
    .Z(Z),
    .STATUS(STATUS)
);
```

# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Blocks User Guide

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW Foundation comp arith.all;
entity DW_lp_fp_multifunc_inst is
      generic (
        inst_sig_width : INTEGER := 23;
        inst_exp_width : INTEGER := 8;
        inst_ieee_compliance : INTEGER := 0;
        inst_func_select : INTEGER := 127;
        inst_faithful_round : INTEGER := 1;
        inst pi multiple : INTEGER := 1
        );
      port (
        inst a: in std logic vector(inst sig width+inst exp width downto 0);
        inst_func : in std_logic_vector(15 downto 0);
        inst_rnd : in std_logic_vector(2 downto 0);
        z_inst : out std_logic_vector(inst_sig_width+inst_exp_width downto 0);
        status_inst : out std_logic_vector(7 downto 0)
        );
    end DW_lp_fp_multifunc_inst;
architecture inst of DW_lp_fp_multifunc_inst is
begin
    -- Instance of DW_lp_fp_multifunc
    U1: DW lp fp multifunc
    generic map (
          sig width => inst sig width,
          exp_width => inst_exp_width,
          ieee_compliance => inst_ieee_compliance,
          func select => inst func select,
          faithful_round => inst_faithful_round,
          pi_multiple => inst_pi_multiple
          )
    port map (
          a \Rightarrow inst_a
          func => inst func,
          rnd => inst rnd,
          z \Rightarrow z_{inst}
          status => status inst
          );
end inst;
```

# **HDL Usage Through Component Instantiation - Verilog**

```
module DW_lp_fp_multifunc_inst( inst_a, inst_func, inst_rnd, z_inst, status_inst );
parameter inst_sig_width = 23;
parameter inst exp width = 8;
parameter inst_ieee_compliance = 0;
parameter inst_func_select = 127;
parameter inst_faithful_round = 1;
parameter inst_pi_multiple = 1;
input [inst_sig_width+inst_exp_width : 0] inst_a;
input [15 : 0] inst_func;
input [2 : 0] inst_rnd;
output [inst_sig_width+inst_exp_width : 0] z_inst;
output [7 : 0] status_inst;
    // Instance of DW_lp_fp_multifunc
    DW_lp_fp_multifunc #(inst_sig_width, inst_exp_width, inst_ieee_compliance,
inst_func_select, inst_faithful_round, inst_pi_multiple) U1 (
                .a(inst_a),
                .func(inst_func),
                .rnd(inst_rnd),
                .z(z_{inst}),
                .status(status_inst) );
```

endmodule

### **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date       | Release       | Updates                                                                                          |  |
|------------|---------------|--------------------------------------------------------------------------------------------------|--|
| March 2019 | P-2019.03     | ■ Clarified some information about minPower in Table 1-3 on page 3                               |  |
| July 2018  | O-2018.06-SP1 | ■ For STAR 9001366625, added a note about simulator support on page 1 and in Table 1-4 on page 3 |  |
|            |               | ■ Added this Revision History table and the document links on this page                          |  |

### **Copyright Notice and Proprietary Information**

© 2019 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com