## How to use the interface?

## 1. What is interface file?

The interface file is "m\_if\_router\_v3.v". It could be used to interface with the NoC network provided in the blackboard.

2. How to connect it to network and how can I connect my processing element to it?

The connection diagram is provided in "Connection\_and\_timing\_requirement". Please follow strictly the way these modules are connected.

3. How to send a packet to the interface?

The timing relation is given in the same pdf file. Basically, the sending is done by a simple "Req-Ack" fashion. Whenever you send a packet to the interface, you should first set the "i\_comm\_send\_req" as 1'b1 and wait for "o\_comm\_send\_ack" to be 1'b1. If this signal turns 1'b1, you should first set "i\_comm\_send\_req" back to 1'b0. Then you could send the data(32-bit wide flit) via "i\_data" cycle by cycle. Meanwhile, "i\_data\_valid" should be also set as 1'b1 to cover all the data to be sent(i.e., the length of valid "i\_data\_valid" is the same as valid "i\_data"). As long as "o\_comm\_send\_ack" is 1'b0, you should keep "i\_comm\_send\_req" as 1'b1. You could not send any data and should wait until "o\_comm\_send\_ack" turns 1'b1.

Of note, the longest packet should not exceed 16 flits and each flit is 32-bit wide.

## 4. How can I get a packet from network?

You can check the port "recv\_ports\_X\_getFlit"(X is the port ID) and see if its MSB is 1'b1. If so, then the least significant 32 bits are the valid data from the network.

5. How to simulate with the interface provided?

Since this network interface is using some library from Xilinx. So you need to add some libraries to the Modelsim when you are simulating with it. Here is how you could do it:

- 1. First include the "glbl.v, input\_queue\_fifo.v, output\_queue\_fifo.v, vc\_fifo.v" as part of your design in the Modelsim
- 2. Press "Start simulation" and add libraries provided("simprims", "unisims, "XilinxCoreLib"") as shown below:

## Saturday, April 25, 2015

