Verification Continuum™

# VC Verification IP USB UVM Getting Started Guide

Version V-2023.09, September 2023



#### **Copyright Notice and Proprietary Information**

© 2023 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

## **Contents**

| Preface                                                 | 4 |
|---------------------------------------------------------|---|
| Chapter 1 Overview of the Getting Started Guide         | 6 |
| Chapter 2 Integrating the VIP into a User Testbench     |   |
| Appendix A Summary of Commands, Documents, and Examples |   |

#### **Preface**

#### **About This Document**

This Getting Started Guide presents information about integrating the VC VIP for USB (referred to as VIP) into testbenches that are compliant with the SystemVerilog Universal Verification Methodology (UVM). You are assumed to be familiar with the USB protocol and UVM.

#### **Web Resources**

- Documentation through SolvNetPlus: https://solvnetplus.synopsys.com (Synopsys password required)
- Synopsys Common Licensing (SCL): http://www.synopsys.com/keys

#### **Customer Support**

To obtain support for your product, choose one of the following:

- ❖ Go to https://solvnetplus.synopsys.com and open a case.
  - ♦ Enter the information according to your environment and your issue.
  - ◆ For simulation issues, provide a UVM\_FULL verbosity log file of the VIP instance and a VPD or FSDB dump file of the VIP interface.
- Send an e-mail message to support\_center@synopsys.com
  - ◆ Include the Product name, Sub Product name, and Product version for which you want to register the problem.
- Telephone your local support center.
  - ◆ North America: Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday.
  - ♦ All other countries:

https://www.synopsys.com/support/global-support-centers.html

#### Synopsys Statement on Inclusivity and Diversity

Synopsys is committed to creating an inclusive environment where every employee, customer, and partner feels welcomed. We are reviewing and removing exclusionary language from our products and supporting customer-facing collateral. Our effort also includes internal initiatives to remove biased language from our engineering and working environment, including terms that are embedded in our software and IPs. At the same time, we are working to ensure that our web content and software applications are usable to people of varying abilities. You may still find examples of non-inclusive language in our software or documentation as our IPs implement industry-standard specifications that are currently under review to remove exclusionary language.



1

## **Overview of the Getting Started Guide**

This Getting Started Guide presents information about integrating the VC VIP for USB (referred to as VIP) into testbenches that are compliant with the SystemVerilog Universal Verification Methodology (UVM). Figure 1-1 is the VIP integration and test work flow presented in this document. The steps for setting up the VIP are documented in the *VC Verification IP Installation and Setup Guide*. This guide is available on the SolvNetPlus Download Centre (click here -> VC VIP Library -> V-2023.09 -> Installation Guide) and in the VIP installation at the following location:

\$DESIGNWARE\_HOME/vip/svt/common/latest/doc/uvm\_install.pdf

The VIP setup should be completed before executing the steps in this document.

Setting Up the VIP Integrating the VIP VIP Stimulus Simulation Instantiation Generation Install VIP Connect Create Simulate Interfaces Sequence Test Set VIP Licenses Instantiate Create Debug Create VIP Test Simulation Project Directory Configure VIP Run Sanity Test

Figure 1-1 VIP Integration and Test Work Flow

You are assumed to be familiar with the USB protocol and UVM. For more information on the VIP, see the *VC Verification IP USB UVM User Guide* on SolvNetPlus (click here) or in the VIP installation at the following location:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/doc/usb\_svt\_uvm\_user\_guide.pdf

Feedback

2

# Integrating the VIP into a User Testbench

The VC VIP for USB provides a suite of advanced SystemVerilog verification components and data objects that are compliant to UVM. Integrating these components and objects into any UVM compliant testbench is straightforward. For a complete list of VIP components and data objects, see the main page of the VC VIP USB Class Reference (only in HTML format) at the following location:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/doc/class\_ref/usb\_svt\_uvm\_class\_reference/html/index.htm

#### 2.1 VIP Testbench Integration Flow

The USB agent (svt\_usb\_agent) is the top-level component provided by the VIP for modeling USB hosts, devices and hubs. This generic agent encapsulates the following components:

- Sequencer
- Monitor
- Driver

A USB environment is a user-defined UVM environment that encapsulates all of the VIP components, and implicitly constructs the required number of USB host and USB device agents as specified by its system configuration object. You can instantiate and construct the USB environment in the top-level environment of your UVM testbench.

Figure 2-1 Top-level Architecture of a USB VIP Testbench



Figure 2-1 is a top-level architecture of a simple VC VIP for USB testbench. The testbench includes an instance of a USB host agent connecting through the USB SuperSpeed (SS) serial interface to an instance of a device controller that represents the DUT. The steps for integrating the VIP into a UVM testbench are described in the following sections:

- ♦ Connecting the VIP to the DUT
- ◆ Instantiating and Configuring the VIP
- ♦ Creating a Test Sequence
- ♦ Creating a Test

These steps are documented for a VIP configured as a USB host verifying a device controller (DUT) connected through a SuperSpeed serial interface. Similar steps can be followed for other serial interfaces. The code snippets presented in this chapter are generic and can be applied to any UVM compliant testbench. For more information on the code usage, refer to the following example:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/examples/sverilog/tb\_usb\_svt\_uvm\_basic\_sys

#### 2.1.1 Connecting the VIP to the DUT

The following are the steps to establish a connection between the VIP to the DUT in your top-level testbench:

Include the standard UVM and VIP files and packages.



You must compile all VIP files with the timescale 1ps/1ps. You can use the timescale option at compile-time or add the `timescale 1ps/1ps statement before including the VIP files.

♦ Instantiate the top-level USB interface (svt\_usb\_if) and connect the serial signals to the DUT.

```
svt_usb_if usb_host_ss_serial_if();

.ssrxp_device (usb_dev_if.usb_host_ss_serial_if.ssrxp),
.ssrxm_device (usb_dev_if.usb_host_ss_serial_if.ssrxm),
.sstxp_device (usb_dev_if.usb_host_ss_serial_if.sstxp),
.sstxm_device (usb_dev_if.usb_host_ss_serial_if.sstxm),
.ssvbus_device (usb_dev_if.usb_host_ss_serial_if.vbus),

//Bi-directionals Connected by Transmission Gates
inout ssvbus_device;
```

◆ Connect the top-level USB interface to a system clock.

```
//USB SS 5.0GT/s clock period is 200 ps and the unit of the
//testbench timescale is 1ps.
parameter usb ss simulation cycle = 200;
bit
           ss serial clock for VIP;
initial begin
    ss serial clock for_VIP = 0;
    #(usb ss simulation cycle);
    forever begin
      ss serial clock for VIP = ~ss serial clock for VIP;
      #(usb ss simulation cycle/8);
      ss serial clock for VIP = ~ss serial clock for VIP;
      #(usb ss simulation cycle/8);
      ss serial clock for VIP = ~ss serial clock for VIP;
      #(usb ss simulation cycle/8);
      ss serial clock for VIP = ~ss serial clock for VIP;
      #((usb ss simulation cycle/2) -
                           (3*(usb ss simulation cycle/8)));
      ss serial clock for VIP = ~ss serial clock for VIP;
      #(usb ss simulation cycle/8);
      ss_serial_clock_for_VIP = ~ss_serial_clock_for_VIP;
      #(usb ss simulation cycle/8);
      ss_serial_clock_for_VIP = ~ss_serial_clock_for_VIP;
      #(usb ss simulation cycle/8);
      ss serial clock for VIP = ~ss serial clock for VIP;
      #(((usb ss simulation cycle)-(usb ss simulation cycle/2))-
                           (3*(usb ss simulation cycle/8)));
    end
  end
assign usb host ss serial if.usb ss serial if.ssclk = ss serial clock for VIP;
```



For VIP operations with serial interfaces, the VIP requires a 4x USB speed since clock recovery is enabled by default. This requirement applies to all VIP operations regardless of the VIP's configuration as a USB host, device or hub.

For SuperSpeed (SS) operations, the input clock of the VIP ( $usb_ss_serial_if.ssclk$ ) requires to be 20 GT/s (i.e. 4x 5 GT/s).

For USB 2.0 (HS or FS or LS) operations, the input clock of the VIP (usb\_20\_serial\_if.clk) requires to be 1.92 GT/s (i.e. 4x 480 MT/s).

◆ Connect the top-level USB interface to the virtual interface of the USB environment.

```
intial begin
  uvm_config_db#(virtual svt_usb_if)::set(uvm_root::get(),
    "uvm_test_top.env", "host_usb_if", usb_host_ss_serial_if);
end
```

The uvm\_config\_db command connects the top-level USB interface to the virtual interface of the USB environment. The uvm\_test\_top represents the top-level module in the UVM environment. The env is an instance of your testbench environment.

#### 2.1.2 Instantiating and Configuring the VIP

The following are steps to instantiate and configure the USB agent (svt\_usb\_agent) in your testbench environment.

❖ Instantiate the USB environment in the build phase of your testbench environment.

```
usb_basic_serial_env env;
env = usb_basic_serial_env::type_id::create("env", this);
```

Instantiate the USB agent (svt\_usb\_agent) in the build phase of your testbench environment and bind the environment virtual interface to the agent virtual interface

Create a basic configuration class by extending the uvm\_object class. This configuration class specifies the USB protocol layer configuration for the USB host and device.

For example,

```
host cfg = new();
   host cfg.component_type = svt_usb_types::HOST;
   host cfg.top layer = svt usb agent configuration::PROTOCOL;
   host cfg.capability = svt usb configuration::PLAIN;
   host cfg.speed = svt usb types::SS;
   host cfg.usb ss signal interface =
                        svt usb configuration:: USB SS SERIAL IF;
   host cfg.usb capability = svt usb configuration::USB SS ONLY;
   host cfq.usb ss initial ltssm state = svt usb types::U0;
   host cfq.usb 20 signal interface = svt usb configuration::NO 20 IF;
   host cfg.local device cfg = null;
   host cfg.local host cfg size = 1;
   host cfg.local host cfg[0] = new();
   host cfg.remote host cfg size = 0;
   host_cfg.remote_host_cfg = null;
   host cfg.remote device cfg size = 1;
   host cfg.remote device cfg[0] = new();
   host cfg.remote device cfg.capability = svt usb configuration::PLAIN;
   host cfg.remote device cfg[0].speed = svt usb types::SS;
   host cfg.remote device cfg[0].usb ss signal interface =
                         svt usb configuration:: USB SS SERIAL IF;
   host cfg.remote device cfg[0].device address = 0;
   host cfg.remote device cfg[0].connected bus speed = svt usb types::SS;
   host cfg.local device cfg[0].connected hub device address = 0;
   host cfg.remote device cfg[0].functionality support =
                                               svt usb types::SS;
   host cfg.remote device cfg[0].num endpoints = 1;
   host cfg.remote device cfg[0].usb capability =
                         svt usb configuration:: USB SS ONLY;
   host cfg.remote device cfg[0].usb ss initial ltssm state =
                                               svt usb types::U0;
  host_cfg.remote_device_cfg[0].usb_20_signal interface =
                               svt_usb_configuration::NO 20 IF;
   host cfg.remote device cfg[0].endpoint cfg[0] = new();
   host cfg.remote device cfg[0].endpoint cfg[0].ep number = 0;
   host cfg.local device cfg[0].endpoint cfg[0].direction =
                                               svt usb types::IN;
   host cfg.remote device cfg[0].endpoint cfg[0].ep type =
                                          svt_usb_types::CONTROL;
  host cfg.remote device cfg[0].endpoint cfg[0].max burst size = 0;
  host cfg.remote device cfg[0].endpoint cfg[0].max packet size =
                                SVT USB SS CONTROL MAX PACKET SIZE;
```

```
host_cfg.remote_device_cfg[0].endpoint_cfg[0].supports_ustreams
=1'b0;
end
endfunction
...
endclass
```

#### Note

The USB host configuration must include the configuration of a USB device that the host is communicated with. Hence, the remote\_device\_cfg is constructed.

For more information on the configuration class, see the svt\_usb\_configuration and svt\_usb\_endpoint\_configuration Class References at the following locations:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/doc/class\_ref/usb\_svt\_uvm\_class\_reference/html/class\_svt\_usb\_configuration.html

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/doc/class\_ref/usb\_svt\_uvm\_class\_reference/html/class\_svt\_usb\_endpoint\_configuration.html

◆ Construct the customized USB configuration and pass the configuration to the USB environment (instance of usb\_basic\_serial\_env) in the build phase of your testbench environment.

```
usb_shared_cfg cfg;

cfg = usb_shared_cfg::type_id::create("cfg", this);

cfg.setup_usb_ss_defaults();

uvm_config_db#(usb_shared_cfg)::set(this, "env", "cfg", this.cfg);
```

The usb\_shared\_cfg is the customized USB configuration as defined in the previous step. The cfg is an instance of this configuration.

◆ Assign configuration to the agent object in the build phase of your testbench environment.

```
usb shared cfq cfq;
void'(uvm config db#(usb shared cfg)::get(get parent(), get name(), "cfg", cfg));
if (cfq == null) begin
  `uvm info("build phase", "External cfg not provided, creating
           default cfq.", UVM LOW)
 cfg = usb shared cfg::type id::create("cfg");
end
else
  'uvm info("build phase", "Using externally provided cfg.",
           UVM LOW)
end
if (this.cfg.is valid(0))
`uvm info("build phase", $sformatf("cfq passed is valid() check.
           Contents:\n%0s", this.cfg.sprint()), UVM LOW)
end
else
begin
```

```
`uvm_fatal("build_phase", "cfg failed is_valid() check. Unable to continue.")
end
   uvm_config_db#(svt_usb_agent_configuration)::set(this, "host_agent", "cfg",
   cfg.host_cfg);
```

#### 2.1.3 Creating a Test Sequence

The VIP provides a base sequence class for the USB host agent (svt\_usb\_host\_base\_sequence) and the USB device agent (svt\_usb\_device\_base\_sequence). You can extend these base sequences to create test sequences for the USB host and device agents.

For more information on the USB host and device base sequences, and the VIP sequence collection, refer to the Sequence Page of the VC VIP USB Class Reference at the following location:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/doc/class\_ref/usb\_svt\_uvm\_class\_reference/html/sequencep ages.html

In addition, a list of random and directed sequences are available in the VIP examples. For more information on the example sequences, refer to the example directories at the following location:

\$DESIGNWARE HOME/vip/svt/usb\_svt/latest/examples/sverilog



You must set a device response sequence for active devices in the run phase.

#### 2.1.4 Creating a Test

You can create a VIP test by extending the uvm\_test class. In the build phase of the extended class, you construct the testbench environment and set the respective USB host and device sequences.

```
class basic_ss_serial extends usb_base_test;

// build_phase

uvm_config_db#(uvm_object_wrapper)::set(this,"env.host_agent.xfer_sequencer.main_p
hase","default_sequence",usb_bulk_out_bulk_in_random_sequence::type_id::get());
```

#### 2.2 Compiling and Simulating a Test with the VIP

The steps for compiling and simulating a test with the VIP are described in the following sections:

- ◆ "Directory Paths for VIP Compilation"
- ♦ "VIP Compile-time Options"
- ◆ "VIP Runtime Option"

#### 2.2.1 Directory Paths for VIP Compilation

You need to specify the following directory paths in the compilation commands for the compiler to load the VIP files.

```
+incdir+project_directory_path/include/sverilog
+incdir+project_directory_path/src/sverilog/simulator
```

Where, project directory path is your project directory and simulator is vcs, ncv or mti.

For example,

+incdir+/home/project1/testbench/vip/include/sverilog
+incdir+/home/project1/testbench/vip/src/sverilog/vcs

#### 2.2.2 VIP Compile-time Options

The following are the required compile-time options for compiling a testbench with the VC VIP for USB:

- +define+SVT UVM TECHNOLOGY
- +define+UVM PACKER MAX BYTES=24000
- +define+UVM DISABLE AUTO ITEM RECORDING
- +define+SYNOPSYS SV



UVM\_PACKER\_MAX\_BYTES define needs to be set to maximum value as required by each VIP title in your testbench. For example, if VIP title 1 needs UVM\_PACKER\_MAX\_BYTES to be set to 8192, and VIP title 2 needs UVM\_PACKER\_MAX\_BYTES to be set to 500000, you need to set UVM\_PACKER\_MAX\_BYTES to 500000.

Table 2-1 Macro

| Macro                           | Description                                                                         |
|---------------------------------|-------------------------------------------------------------------------------------|
| SVT_UVM_TECHNOLOGY              | Specifies SystemVerilog based VIPs that are compliant with UVM                      |
| UVM_PACKER_MAX_BYTES            | Sets to 24000 or greater                                                            |
| UVM_DISABLE_AUTO_ITEM_RECORDING | Disables the UVM automatic transaction begin and end event triggering and recording |
| SYNOPSYS_SV                     | Specifies SystemVerilog based VIPs that are compliant with UVM                      |

#### 2.2.3 VIP Runtime Option

No VIP specific runtime option is required to run simulations with the VIP. Only relevant UVM runtime options are required.

For example,

+UVM\_TESTNAME=basic\_ss\_serial



# Summary of Commands, Documents, and Examples

#### A.1 Commands in This Document

Display VIP models and examples under the VIP installation directory specified by \$DESIGNWARE\_HOME:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -info home
```

Add VIP models to the project directory:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -path project_directory -add VIP_model
-svlog
```

Add VIP examples to the directory where the command is executed:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -e VIP_example -svlog
```

#### A.2 Primary Documentation for VC VIP USB

VC Verification IP UVM Installation and Setup Guide:

\$DESIGNWARE\_HOME/vip/svt/common/latest/doc/uvm\_install.pdf

VC VIP USB UVM User Guide:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/doc/PDFs/usb\_svt\_uvm\_user\_guide.pdf

VC VIP USB Getting Started Guide:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/doc/PDFs/usb\_svt\_uvm\_getting\_started.pdf

VC VIP USB QuickStart:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/examples/sverilog/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_svt\_uvm\_basic\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_sys/doc/tb\_usb\_s

VC VIP USB Class Reference:

\$DESIGNWARE HOME/vip/svt/usb svt/latest/doc/class ref/usb svt uvm class reference/html/index.html

VC VIP USB Verification Plans:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/doc/VerificationPlans

#### A.3 Example Home Directory

Directory that contains a list of VIP example directories:

\$DESIGNWARE\_HOME/vip/svt/usb\_svt/latest/examples/sverilog

View simulation options for each example:

gmake help