# VC Verification IP AMBA APB UVM User Guide

Version O-2018.09, September 2018



# **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

## Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com

# **Contents**

| Preface                                                                                | 7    |
|----------------------------------------------------------------------------------------|------|
| About This Guide                                                                       | 7    |
| Guide Organization                                                                     | 7    |
| Web Resources                                                                          |      |
| Customer Support                                                                       | 8    |
| Chapter 1                                                                              |      |
| Introduction                                                                           | 9    |
| 1.1 Introduction                                                                       |      |
| 1.2 Prerequisites                                                                      |      |
| 1.3 References                                                                         |      |
| 1.4 Product Overview                                                                   |      |
| 1.5 Language and Methodology Support                                                   | . 10 |
| 1.6 Features Supported                                                                 |      |
| 1.6.1 Protocol Features                                                                | . 10 |
| 1.6.2 Verification Features                                                            | .11  |
| 1.6.3 Methodology Features                                                             |      |
| 1.7 Features Not Supported                                                             | .11  |
| Chapter 2                                                                              |      |
| Installation and Setup                                                                 | . 13 |
| 2.1 Verifying the Hardware Requirements                                                |      |
| 2.2 Verifying the Software Requirements                                                |      |
| 2.2.1 Platform/OS and Simulator Software                                               |      |
| 2.2.2 Synopsys Common Licensing (SCL) Software                                         |      |
| 2.2.3 Other Third Party Software                                                       |      |
| 2.3 Preparing for Installation                                                         |      |
| 2.4 Downloading and Installing                                                         |      |
| 2.4.1 Downloading From the Electronic Software Transfer (EST) System (Download Center) |      |
| 2.4.2 Downloading Using FTP with a Web Browser                                         | . 16 |
| 2.5 What's Next?                                                                       |      |
| 2.5.1 Licensing Information                                                            | . 16 |
| 2.5.2 Environment Variable and Path Settings                                           | . 19 |
| 2.5.3 Determining Your Model Version                                                   | . 20 |
| 2.5.4 Integrating the VIP into Your Testbench                                          | . 20 |
| 2.5.5 Include and Import Model Files into Your Testbench                               | .27  |
| 2.5.6 Compile and Run Time Options                                                     | . 27 |
| Chapter 3                                                                              |      |
| General Concepts                                                                       | . 29 |
| •                                                                                      |      |

|          | .1 Introduction to UVM                                    |      |
|----------|-----------------------------------------------------------|------|
| 3        | .2 APB VIP in an UVM Environment                          |      |
|          | 3.2.1 Master Agent                                        |      |
|          | 3.2.2 Slave Agent                                         |      |
|          | 3.2.3 System Env                                          |      |
|          | 3.2.4 Active and Passive Mode                             |      |
| 3        | .3 Functional Coverage                                    |      |
|          | 3.3.1 Default Coverage                                    |      |
|          | 3.3.2 Coverage Callback Classes                           |      |
|          | 3.3.3 Enabling Default Coverage                           |      |
|          | 3.3.4 Coverage Shaping and control                        |      |
| 3        | 4 Reset Functionality                                     | .35  |
| Chapter  | 4                                                         |      |
|          | Programming Interface                                     | .37  |
|          | 1 Configuration Objects                                   |      |
|          | 2 Transaction Objects                                     |      |
| _        | 4.2.1 Analysis Ports                                      | .39  |
| 4        | 3 Callbacks                                               |      |
|          | 4.3.1 Callbacks in the Master Agent                       |      |
|          | 4.3.2 Callbacks in Slave Agent                            |      |
| 4        | 4 Interfaces and modports                                 |      |
|          | 4.4.1 Modports                                            |      |
| 4        | .5 Events                                                 |      |
|          | 6 Overriding System Constants                             |      |
|          | .7 Protocol Analyzer Support                              |      |
|          | 4.7.1 Support for VC Auto Testbench                       |      |
|          | 4.7.2 Support for Native Dumping of FSDB                  |      |
| 4        | 8 Verification Features                                   | . 43 |
| Chapter  | K                                                         |      |
|          | ion Topologies                                            | 15   |
|          | 1 Master DUT and Slave VIP                                |      |
|          | 2 Slave DUT and Master VIP                                |      |
| J        | 2 Slave DO1 dird Master vii                               | .41  |
| Chapter  |                                                           |      |
| Using Al | PB Verification IP                                        | .49  |
| 6        | .1 SystemVerilog UVM Example Testbenches                  | .49  |
| 6        | .2 Installing and Running the Examples                    | . 50 |
|          | 6.2.1 Defines for Increasing Number of Masters and Slaves |      |
|          | 6.2.2 Support for UVM version 1.2                         |      |
|          | .3 Steps to Integrate the UVM_REG With APB VIP            |      |
| 6        | .4 Master to Slave Path Access Coverage                   | . 52 |
| Appendi  | x A                                                       |      |
|          | g Problems                                                | . 55 |
|          | .1 Introduction                                           |      |
|          | 2 Debug Automation                                        |      |
|          | 3.3 Enabling and Specifying Debug Automation Features     |      |
|          | A.4 Debug Automation Outputs                              |      |
|          | a.5 FSDB File Generation                                  |      |
|          |                                                           |      |

| A.5.1 VCS                                 | .58 |
|-------------------------------------------|-----|
| A.5.2 Questa                              | .58 |
| A.5.3 Incisive                            | .58 |
| A.6 Initial Customer Information          | .58 |
| A.7 Sending Debug Information to Synopsys | .58 |
| A.8 Limitations                           |     |

# **Preface**

#### **About This Guide**

This guide contains installation, setup, and usage material for SystemVerilog UVM users of the VC Verification IP for AMBA APB, and is for design or verification engineers who want to verify APB operation using an UVM testbench written in SystemVerilog. Readers are assumed to be familiar with APB, Object Oriented Programming (OOP), SystemVerilog, and Universal Verification Methodology (UVM) techniques.

# **Guide Organization**

The chapters of this databook are organized as follows:

- Chapter 1, "Introduction", introduces the APB VIP and its features.
- Chapter 2, "Installation and Setup", describes system requirements and provides instructions on how to install, configure, and begin using the APB VIP.
- ❖ Chapter 3, "General Concepts", introduces the APB VIP within an UVM environment and describes the data objects and components that comprise the VIP.
- **❖** Chapter 4, "APB VIP Programming Interface", presents the programming or user interface into the functionality of the APB Verification IP.
- Chapter 5, "Verification Topologies", describes the topologies to verify master, slave and interconnect DUT.
- ❖ Chapter 6, "Using APB Verification IP", shows how to install and run a getting started example.
- Appendix A, "Reporting Problems", outlines the process for working through and reporting APB VIP issues.

#### **Web Resources**

- Documentation through SolvNet: <a href="https://solvnet.synopsys.com">https://solvnet.synopsys.com</a> (Synopsys password required)
- Synopsys Common Licensing (SCL): <a href="http://www.synopsys.com/keys">http://www.synopsys.com/keys</a>

# **Customer Support**

To obtain support for your product, choose one of the following:

- Open a Case through SolvNet.
  - ◆ Go to https://onlinecase.synopsys.com/Support/OpenCase.aspx and provide the requested information, including:

Product: Verification IP
 Sub Product: AMBA SVT
 Tool Version: O-2018.09

- ♦ Fill in the remaining fields according to your environment and your issue.
- **♦** If applicable, provide the information noted in Appendix A, "Reporting Problems" on page 55.
- Send an e-mail message to support\_center@synopsys.com.
  - ◆ Include the Product name, Sub Product name, and Tool Version (as noted above) in your e-mail so it can be routed correctly.
  - ◆ If applicable, provide the information noted in Appendix A, "Reporting Problems" on page 55.
- Telephone your local support center.
  - ♦ North America: Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday.
  - ♦ All other countries:

http://www.synopsys.com/Support/GlobalSupportCenters

# Introduction

This chapter gives a basic introduction, overview and features of the APB UVM Verification IP.

This chapter discusses the following topics:

- "Introduction" on page 9
- "Prerequisites" on page 9
- **❖** "References" on page 10
- "Product Overview" on page 10
- "Language and Methodology Support" on page 10
- **❖** "Features Supported" on page 10
- "Features Not Supported" on page 11

#### 1.1 Introduction

The APB VIP supports verification of SoC designs that include interfaces implementing the APB Specification. This document describes the use of this VIP in testbenches that comply with the SystemVerilog Universal Verification Methodology (UVM).

This approach leverages advanced verification technologies and tools that provide:

- Protocol functionality and abstraction
- Constrained random verification
- Functional coverage
- Rapid creation of complex tests
- ❖ Modular testbench architecture that provides maximum reuse, scalability and modularity
- Proven verification approach and methodology
- Transaction-level models
- Self-checking tests
- ❖ Object oriented interface that allows OOP techniques

# 1.2 Prerequisites

Familiarize with APB, object oriented programming, SystemVerilog, and the current version of UVM.

#### 1.3 References

For more information on APB Verification IP, refer to the following documents:

Class Reference for VC Verification IP for AMBA® APB is available at: \$DESIGNWARE\_HOME/vip/svt/amba\_svt/latest/doc/apb\_svt\_uvm\_class\_reference/html/index.html

#### 1.4 Product Overview

The APB UVM VIP is a suite of UVM-based verification components that are compatible for use with SystemVerilog-Compliant testbenches. The APB VIP suite simulates APB transactions through active agents, as defined by the APB specification.

# 1.5 Language and Methodology Support

The current version of APB VIP suite is qualified with the following languages and methodology:

- Languages
  - ♦ SystemVerilog
- Methodology
  - ◆ Qualified with UVM 1.1d and UVM 1.2

# 1.6 Features Supported

The following sections list the supported protocol, verification, and methodology features.

#### 1.6.1 Protocol Features

APB VIP currently supports the following protocol functions:

- ❖ APB2 Features
  - **♦** APB Master initiates transfers on the Peripheral Bus
  - **♦** APB Master supports Write, Read, and Idle transactions
  - **♦** APB Master supports maximum of 16 slave devices
  - **♦** APB Slave memory response modeled by sequences
- ❖ APB3 features

10

- **♦** APB Slave supports wait states using PREADY signal
- **♦** APB Slave supports error response using PSLVERR signal

- ❖ APB4 features
  - **♦** APB Master supports write strobe using PSTRB signal
  - **♦** APB Master supports PPROT signal

#### 1.6.2 Verification Features

APB VIP currently supports the following verification functions:

- ❖ Default functional coverage (transaction, state and toggle coverage)
- Basic Protocol checking
- Control on delays and timeouts
- Support for Protocol Analyzer
- VC Auto Testbench

#### 1.6.3 Methodology Features

APB VIP currently supports the following methodology functions:

- ❖ VIP organized as a system Env, which includes a set of master & slave agents. Master & slave agents can also be used in standalone mode.
- ❖ Analysis ports for connecting master/slave agent to scoreboard, or any other component
- Callbacks for master/slave agent
- Events to denote start and end of transactions

# 1.7 Features Not Supported

Refer to section "Known Issues and Limitations" present in Chapter "APB Verification IP Notes" in the AMBA SVT VIP Release Notes.

AMBA SVT VIP Release Notes are present at:

\$DESIGNWARE\_HOME/vip/svt/amba\_svt/latest/doc/amba\_svt\_rel\_notes.pdf

2

# Installation and Setup

This chapter leads you through installing and setting up the AMBA APB UVM VIP. When you complete this checklist, the provided example testbench will be operational and the APB UVM VIP will be ready to use.

The checklist consists of the following major steps:

- 1. "Verifying the Hardware Requirements"
- 2. "Verifying the Software Requirements"
- 3. "Preparing for Installation"
- 4. "Downloading and Installing"
- 5. "What's Next?"



If you encounter any problems with installing the APB VIP, see "Customer Support" on page 8.

# 2.1 Verifying the Hardware Requirements

The APB Verification IP requires a Solaris or Linux workstation configured as follows:

- **❖** 1440 MB available disk space for installation
- ❖ 16 GB Virtual Memory recommended
- **❖** FTP anonymous access to ftp.synopsys.com (optional)

# 2.2 Verifying the Software Requirements

The Synopsys APB VIP is qualified for use with certain versions of platforms and simulators. This section lists the software that the Synopsys APB VIP requires.

#### 2.2.1 Platform/OS and Simulator Software

Platform/OS and VCS: You need versions of your platform/OS and simulator that have been qualified for use. To see which platform/OS and simulator versions are qualified for use with the APB VIP, check the support matrix manual.

#### 2.2.2 Synopsys Common Licensing (SCL) Software

❖ The SCL software provides the licensing function for the Synopsys APB VIP. Acquiring the SCL software is covered here in the installation instructions in "Licensing Information" on page 16.

#### 2.2.3 Other Third Party Software

- **♦ Adobe Acrobat**: Synopsys APB VIP documents are available in Acrobat PDF files. You can get Adobe Acrobat Reader for free from <a href="http://www.adobe.com">http://www.adobe.com</a>.
- **HTML browser:** Synopsys APB VIP includes class reference documentation in HTML. The following browser/platform combinations are supported:
  - **♦** Microsoft Internet Explorer 6.0 or later (Windows)
  - ◆ Firefox 1.0 or later (Windows and Linux)
  - ♦ Netscape 7.x (Windows and Linux)

# 2.3 Preparing for Installation

1. Set DESIGNWARE\_HOME to the absolute path where APB VIP is to be installed:

```
setenv DESIGNWARE_HOME absolute_path_to_designware_home setenv DESIGNWARE_HOME absolute_path_to_designware_home
```

- 2. Ensure that your environment and PATH variables are set correctly, including:
  - ◆ DESIGNWARE\_HOME/bin The absolute path as described in the previous step.
  - **♦** LM\_LICENSE\_FILE The absolute path to a file that contains the license keys for your third-party tools. Also, include the absolute path to the third party executable in your PATH variable.

```
% setenv LM LICENSE FILE <my license file port@host>
```

♦ SNPSLMD\_LICENSE\_FILE - The absolute path to a file that contains the license keys for Synopsys software or the port@host reference to this file.

```
% setenv SNPSLMD_LICENSE_FILE <my_Synopsys_license_file|port@host>
```

**♦** DW\_LICENSE\_FILE - The absolute path to a file that contains the license keys for VIP product software or the port@host reference to this file.

```
% setenv DW_LICENSE_FILE <my_VIP_license_file|port@host>
```

# 2.4 Downloading and Installing



The Electronic Software Transfer (EST) system only displays products your site is entitled to download. If the product you are looking for is not available, contact est-ext@synopsys.com.

Follow the instructions below for downloading the software from Synopsys. You can download from the Download Center using either HTTPS or FTP, or with a command-line FTP session. If your Synopsys SolvNet password is unknown or forgotten, go to <a href="http://solvnet.synopsys.com">http://solvnet.synopsys.com</a>.

Passive mode FTP is required. The passive command toggles between passive and active mode. If your FTP utility does not support passive mode, use http. For additional information, refer to the following web page:

https://www.synopsys.com/apps/protected/support/EST-FTP\_Accelerator\_Help\_Page.html

## 2.4.1 Downloading From the Electronic Software Transfer (EST) System (Download Center)

- a. Point your web browser to http://solvnet.synopsys.com.
- b. Enter your Synopsys SolvNet Username and Password.
- c. Click Sign In button.
- d. Make the following selections on SolvNet to download the .run file of the VIP (See Figure 2-1).
  - Downloads tab
  - ii. VC VIP Library product releases
  - iii. <release version>
  - iv. Download Here button
  - v. Yes, I Agree to the Above Terms button
  - vi. Download . run file for the VIP

Figure 2-1 SolvNet Selections for VIP Download



- e. Set the Designware\_home environment variable to a path where you want to install the VIP.
  - % setenv DESIGNWARE\_HOME VIP\_installation\_path
- f. Execute the <code>.run</code> file by invoking its filename. The VIP is unpacked and all files and directories are installed under the path specified by the <code>DESIGNWARE\_HOME</code> environment variable. The <code>.run</code> file can be executed from any directory. The important step is to set the <code>DESIGNWARE\_HOME</code> environment variable before executing the <code>.run</code> file.



The Synopsys AMBA VIP suite includes VIP models for all AMBA interfaces (AHB, APB, AXI, and ATB). You must download the VC VIP for AMBA suite to access the VIP models for AHB, APB, AXI, and ATB.

#### 2.4.2 Downloading Using FTP with a Web Browser

- a. Follow the above instructions through the product version selection step.
- b. Click the "Download via FTP" link instead of the "Download Here" button.
- c. Click the "Click Here To Download" button.
- d. Select the file(s) that you want to download.
- e. Follow browser prompts to select a destination location.



If you are unable to download the Verification IP using above instructions, refer to "Customer Support" section to obtain support for download and installation.

#### 2.5 What's Next?

The remainder of this chapter describes the details of the different steps you performed during installation and setup, and consists of the following sections:

- "Licensing Information" on page 16
- "Environment Variable and Path Settings" on page 19
- "Determining Your Model Version" on page 20
- "Integrating the VIP into Your Testbench" on page 20
- "Include and Import Model Files into Your Testbench" on page 28
- "Compile and Run Time Options" on page 28

#### 2.5.1 Licensing Information

The AMBA VIP uses the Synopsys Common Licensing (SCL) software to control its usage.

You can find general SCL information in the following location:

http://www.synopsys.com/keys

The Synopsys VIP for AMBA uses a licensing mechanism that is enabled by the following license features:

- VIP-AMBA-ATB-SVT
- VIP-AMBA-APB-SVT
- VIP-AMBA-AHB-SVT
- VIP-AMBA-STREAM-SVT
- ❖ VIP-AMBA-AXI-SVT
- VIP-AMBA-ACE-SVT
- VIP-AMBA-SVT
- VIP-PROTOCOL-SVT
- VIP-LIBRARY-SVT + DesignWare-Regression

These licenses enable the AMBA VIP components as follows:

- **❖** VIP-AMBA-ATB-SVT enables ATB components.
- **❖** VIP-AMBA-APB-SVT enables APB2, APB3, APB4 components.
- ❖ VIP-AMBA-AHB-SVT enables AHB2, AHB3, AHB5, AHB-Lite, AHB Multi-Layer components.
- **❖** VIP-AMBA-STREAM-SVT enables AXI4 Stream components.
- ❖ VIP-AMBA-AXI-SVT enables AXI3, AXI4, AXI4-Lite components.
- ❖ VIP-AMBA-ACE-SVT enables AXI3, AXI4, AXI4-Lite, ACE, ACE-Lite components.
- ❖ VIP-AMBA-SVT enables ATB/APB2/APB3/APB4/AHB2/AHB3/AHB5/AHB-Lite/AHB-Multilayer/AXI4-Stream/AXI3/AXI4/AXI4-Lite/ACE/ACE-Lite components.

The order in which licenses are checked out is as describes below. The table below summarizes the license requirements for different AMBA interfaces.

The sequence in which the licenses are checked out are described in Table 2-1.

Table 2-1 License Requirements for AMBA Interfaces

| VIP Interface                                  | License Checkout Order                                                                                |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| АТВ                                            | VIP-AMBA-ATB-SVT -OR- VIP-AMBA-SVT -OR- VIP-PROTOCOL-SVT -OR- VIP-LIBRARY-SVT + DesignWare-Regression |
| APB2/APB3/APB4                                 | VIP-AMBA-APB-SVT -OR- VIP-AMBA-SVT -OR- VIP-PROTOCOL-SVT -OR- VIP-LIBRARY-SVT + DesignWare-Regression |
| AHB2/ AHB3/ AHB5, AHB-Lite/ AHB<br>Multi-Layer | VIP-AMBA-AHB-SVT -OR- VIP-AMBA-SVT -OR- VIP-PROTOCOL-SVT -OR- VIP-LIBRARY-SVT + DesignWare-Regression |

Table 2-1 License Requirements for AMBA Interfaces

| VIP Interface                                                                                                      | License Checkout Order                                                                                   |
|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| AXI4 STREAM                                                                                                        | VIP-AMBA-STREAM-SVT -OR- VIP-AMBA-SVT -OR- VIP-PROTOCOL-SVT -OR- VIP-LIBRARY-SVT + DesignWare-Regression |
| AXI3/AXI4/AXI4-Lite                                                                                                | VIP-AMBA-AXI-SVT -OR- VIP-AMBA-SVT -OR- VIP-PROTOCOL-SVT -OR- VIP-LIBRARY-SVT + DesignWare-Regression    |
| AXI3/AXI4/AXI4-Lite/ACE/ACE-Lite                                                                                   | VIP-AMBA-ACE-SVT -OR- VIP-AMBA-SVT -OR- VIP-PROTOCOL-SVT -OR- VIP-LIBRARY-SVT + DesignWare-Regression    |
| ATB/APB2/APB3/APB4/AHB2/AHB3/AH<br>B5/AHB-Lite/AHB-Multilayer/AXI4-<br>Stream/AXI3/AXI4/AXI4-Lite/ACE/ACE-<br>Lite | VIP-AMBA-SVT -OR- VIP-PROTOCOL-SVT -OR- VIP-LIBRARY-SVT + DesignWare-Regression                          |

The following is the description of license consumption for each license type:

- VIP-AMBA-ATB-SVT, VIP-AMBA-APB-SVT, VIP-AMBA-AHB-SVT, VIP-AMBA-STREAM-SVT, VIP-AMBA-AXI-SVT, VIP-AMBA-ACE-SVT: Single license enables multiple instances of any of AHB/APB/AXI/ACE/ATB/AXI4-STREAM VIP in a single simulation session.
- **❖** VIP-AMBA-SVT: Single license enables multiple instances of AMBA VIP in a single simulation session.
- ❖ VIP-PROTOCOL-SVT: Single license enables multiple instances of a single protocol suite of VIP in a single simulation session. Multiple licenses required to enable multiple VIP protocol suites in a single simulation session or multiple simultaneous simulation sessions.
- **❖** VIP-SOC-LIBRARY-SVT
- **❖** VIP-LIBRARY-SVT + DesignWare-Regression: Single license enables multiple instances of any number of protocol suites in a single simulation session.

The licensing key must reside in files that are indicated by specific environment variables. For more information about setting these licensing environment variables, see "Environment Variable and Path Settings" on page 19.

#### 2.5.1.0.1 License Polling

If you request a license and none are available, license polling allows your request to exist until a license becomes available instead of exiting immediately. To control license polling, you use the DW WAIT LICENSE environment variable as follows:

- ❖ To enable license polling, set the DW\_WAIT\_LICENSE environment variable to 1.
- ❖ To disable license polling, unset the DW\_WAIT\_LICENSE environment variable. By default, license polling is disabled.

#### 2.5.1.0.2 Simulation License Suspension

All Synopsys Verification IP products support license suspension. Simulators that support license suspension allow a model to check in its license token while the simulator is suspended, then check the license token back out when the simulation is resumed.



This capability is simulator-specific; not all simulators support license check-in during suspension.

## 2.5.2 Environment Variable and Path Settings

The following are environment variables and path settings required by the APB VIP verification models:

- ❖ DESIGNWARE\_HOME: The absolute path to where the VIP is installed.
- **❖** DW\_LICENSE\_FILE The absolute path to file that contains the license keys for the VIP product software or the port@host reference to this file.
- SNPSLMD\_LICENSE\_FILE: The absolute path to file(s) that contains the license keys for Synopsys software (VIP and/or other Synopsys Software tools) or the port@host reference to this file.

# 7 Note

For faster license checkout of Synopsys VIP software please ensure to place the desired license files at the front of the list of arguments to <code>SNPSLMD\_LICENSE\_FILE</code>.

**❖** LM\_LICENSE\_FILE: The absolute path to a file that contains the license keys for both Synopsys software and ∕or your third-party tools.

# Note

The Synopsys VIP License can be set in either of the 3 license variables mentioned above with the order of precedence for checking the variables being:

♦ DW\_LICENSE\_FILE -> SNPSLMD\_LICENSE\_FILE -> LM\_LICENSE\_FILE, but also note If DW\_LICENSE\_FILE environment variable is enabled, VIP will ignore SNPSLMD\_LICENSE\_FILE and LM\_LICENSE\_FILE settings.

Hence to get the most efficient Synopsys VIP license checkout performance, set the <code>DW\_LICENSE\_FILE</code> with only the License servers which contain Synopsys VIP licenses. Also, include the absolute path to the third party executable in your PATH variable.

#### 2.5.2.1 Simulator-Specific Settings

Your simulation environment and PATH variables must be set as required to support your simulator.

#### 2.5.3 Determining Your Model Version

The following steps tell you how to check the version of the models you are using.



Verification IP products are released and versioned by the suite and not by individual model. The version number of a model indicates the suite version.

- ❖ To determine the versions of VIP models installed in your \$DESIGNWARE\_HOME tree, use the setup utility as follows:
  - % \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -i home
- ❖ To determine the versions of VIP models in your design directory, use the setup utility as follows:
  - % \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -p design\_dir\_path -i design

#### 2.5.4 Integrating the VIP into Your Testbench

After installing the VIP, follow these procedures to set up the VIP for use in testbenches:

- "Creating a Testbench Design Directory"
- "Setting Up a New VIP"
- "Installing and Setting Up More than One VIP Protocol Suite"
- "Updating an Existing Model"
- "Removing Synopsys VIP Models from a Design Directory"
- "The dw\_vip\_setup Utility"

#### 2.5.4.1 Creating a Testbench Design Directory

A *design directory* contains a version of VIP that is set up and ready for use in a testbench. You use the dw\_vip\_setup utility to create design directories. For the full description of dw\_vip\_setup, refer to "The dw\_vip\_setup Utility" on page 24.



If you move a design directory, the references in your testbenches to the include files will need to be revised to point to the new location. Also, any simulation scripts in the examples directory will need to be recreated.

A design directory gives you control over the version of the Synopsys VIP in your testbench because it is isolated from the DESIGNWARE\_HOME installation. When you want, you can use dw\_vip\_setup to update the VIP in your design directory. Figure 2-2 shows this process and the contents of a design directory.

Figure 2-2 Design Directory Created by dw\_vip\_setup



A design directory contains:

**examples** Each VIP includes example testbenches. The dw\_vip\_setup utility adds them

in this directory, along with a script for simulation. If an example testbench is specified on the command line, this directory contains all files required for

model, suite, and system testbenches.

include Language-specific include files that contain critical information for VIP

models. This directory is specified in simulator command lines.

src VIP-specific include files (not used by all VIPs). This directory may be

specified in simulator command lines.

.dw\_vip.cfg A database of all VIP models being used in the testbench. The dw\_vip\_setup

program reads this file to rebuild or recreate a design setup.



Do not modify this file because dw\_vip\_setup depends on the original contents.



When using a design\_dir, you have to make sure that the DESIGNWARE\_HOME that was used to setup the design\_dir is the same one used in the shell when running the simulation.

In other words when using a design\_dir, you have to make sure that the SVT version identified in the design\_dir is available in the DESIGNWARE\_HOME used in the shell when running the simulation.

#### 2.5.4.2 Setting Up a New VIP

After you have installed the VIP, you must set up the VIP for project and testbench use. All VIP suites contain various components such as transceivers, masters, slaves, and monitors depending on the protocol. The setup process gathers together all the required component files you need to incorporate into your testbench required for simulation runs.

You have the choice to set up all of them, or only specific ones. For example, the APB VIP contains the following components.

- apb\_master\_agent\_svt
- apb\_slave\_agent\_svt
- apb\_system\_env\_svt

You can set up either an individual component, or the entire set of components within one protocol suite. Use the Synopsys provided tool called dw\_vip\_setup for these tasks. It resides in SDESIGNWARE\_HOME/bin.

To get help on dw\_vip\_setup, invoke the following:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup --help
```

The following command adds a model to the directory design\_dir.

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -path /tmp/design_dir -add apb_system_env_svt
-svlog
```

This command sets up all the required files in /tmp/design\_dir.

The utility dw\_vip\_setup creates three directories under design\_dir which contain all the necessary model files. Files for every VIP are included in these three directories.

- \* examples: Each VIP includes example testbenches. The dw\_vip\_setup utility adds them in this directory, along with a script for simulation. If an example testbench is specified on the command line, this directory contains all files required for model, suite, and system testbenches.
- ❖ include: Language-specific include files that contain critical information for Synopsys models. This directory "include/sverilog" is specified in simulator commands to locate model files.
- src: Synopsys-specific include files This directory "src/sverilog/vcs" must be included in the simulator command to locate model files.

Note that some components are "top level" and will setup the entire suite. You have the choice to set up the entire suite, or just one component such as a monitor.



There *must* be only one design\_dir installation per simulation, regardless of the number of Verification and Implementation IPs you have in your project. Do create this directory in \$DESIGNWARE\_HOME.

#### 2.5.4.3 Installing and Setting Up More than One VIP Protocol Suite

All VIPs for a particular project must be set up in a single common directory once you execute the \*.run file. You may have different projects. In this case, the projects can use their own VIP setup directory. However, all the VIPs used by that specific project must reside in a common directory.

The examples in this chapter call that directory as design\_dir, but you can use any name.

In this example, assume you have the AXI suite set up in the <code>design\_dir</code> directory. In addition to the AXI VIP, you require the Ethernet and USB VIP suites.

First, follow the previous instructions on downloading and installing the Ethernet VIP and USB suites.

Once installed, the Ethernet and USB suites must be set up in and located in the same <code>design\_dir</code> location as AMBA. Use the following commands:

```
// First install AXI.
%unix> $DESIGNWARE_HOME/bin/dw_vip_setup -path /tmp/design_dir
-add axi_system_env_svt -svlog
//Add Ethernet to the same design_dir as AXI.
```

```
%unix> $DESIGNWARE_HOME/bin/dw_vip_setup -path /tmp/design_dir
-add ethernet_system_env_svt -svlog
// Add USB to the same design_dir as AMBA and Ethernet
%unix> $DESIGNWARE_HOME/bin/dw_vip_setup -path /tmp/design_dir
-add usb_system_env_svt -svlog
```

To specify other model names, consult the VIP documentation.

By default, all of the VIPs use the latest installed version of SVT. Synopsys maintains backward compatibility with previous versions of SVT. As a result, you may mix and match models using previous versions of SVT.

#### 2.5.4.4 Updating an Existing Model

To add and update an existing model, do the following:

- 1. Install the model to the same location at which your other VIPs are present by setting the \$DESIGNWARE\_HOME environment variable.
- 2. Issue the following command using design\_dir as the location for your project directory.

```
%unix> $DESIGNWARE_HOME/bin/dw_vip_setup -path /tmp/design_dir
-add apb_master_agent_svt -svlog
```

3. You can also update your design\_dir by specifying the version number of the model.

```
%unix> dw_vip_setup -path design_dir -add apb_master_agent_svt -v 3.50a -svlog
```

#### 2.5.4.5 Removing Synopsys VIP Models from a Design Directory

This example shows how to remove all listed models in the design directory at "/d/test2/daily" using the model list in the file "del\_list" in the scratch directory under your home directory. The dw\_vip\_setup program command line is:

```
% $DESIGNWARE HOME/bin/dw vip setup -p /d/test2/daily -r -m ~/scratch/del list
```

The models in the *del\_list* file are removed, but object files and include files are not.

#### 2.5.4.6 Reporting Information About DESIGNWARE\_HOME or a Design Directory

In these examples, the setup program sends output to STDOUT.

The following example lists the Synopsys VIP libraries, models, example testbenches, and license version in a DESIGNWARE HOME installation:

```
% $DESIGNWARE HOME/bin/dw vip setup -i home
```

The following example lists the VIP libraries, models, and license version in a testbench design directory:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -p design_dir -i design
```

#### 2.5.4.7 Getting Help on Example Run/make Scripts

You can get help on the generated make/run scripts in the following ways:

1. Invoke the run script with no switches, as in:

```
run_apb_svt_uvm_basic_sys --help
usage: run_apb_svt_uvm_basic_sys [-32] [-verbose] [-debug_opts] [-waves] [-clean] [-nobuild] [-buildonly] [-norun] [-pa] <scenario> <simulator>
```

```
where <scenario> is one of: all base_test directed_test random_wr_rd_test
```

<simulator> is one of: vcsmxvlog mtivlog vcsvlog vcszsimvlog vcsscvlog ncvlog vcszebuvlog vcsmxpcvlog vcsvhdl vcsmxpipvlog ncmvlog vcspcvlog

- -32 forces 32-bit mode on 64-bit machines
- -verbose enable verbose mode during compilation
- -debug\_opts enable debug mode for VIP technologies that support this option
- -waves  $\quad \text{[fsdb | verdi | dve | dump] enables waves dump and optionally opens viewer (VCS only)}$ 
  - -seed run simulation with specified seed value
  - -clean clean simulator generated files
  - -nobuild skip simulator compilation
  - -buildonly exit after simulator build
  - -norun only echo commands (do not execute)
  - -pa invoke Verdi after execution
- 2. Invoke the make file with help switch as in:

Usage: gmake

USE\_SIMULATOR=<simulator> [VERBOSE=1] [DEBUG\_OPTS=1] [SEED=<value>] [FORCE\_32BIT=1] [WAVES=fsdb | verdi | dve | dump] [NOBUILD=1] [BUILDONLY=1] [PA=1] [<scenario> ...]

Valid simulators are: vcsmxvlog mtivlog vcsvlog vcszsimvlog vcsscvlog ncvlog vcszebuvlog vcsmxpcvlog vcsvhdl vcsmxpipvlog ncmvlog vcspcvlog

Valid scenarios are: all base\_test directed\_test random\_wr\_rd\_test



You must have PA installed if you use the -pa or PA=1 switches.

#### 2.5.4.8 The dw\_vip\_setup Utility

The dw vip setup utility:

- ❖ Adds, removes, or updates APB VIP models in a design directory
- ❖ Adds example testbenches to a design directory, the APB VIP models they use (if necessary), and creates a script for simulating the testbench using any of the supported simulators
- **❖** Restores (cleans) example testbench files to their original state
- Reports information about your installation or design directory, including version information
- Supports Protocol Analyzer (PA)
- Supports the FSDB wave format

#### 2.5.4.8.1 Setting Environment Variables

Before running dw\_vip\_setup, the following environment variables must be set:

❖ DESIGNWARE\_HOME – Points to where the Synopsys VIP is installed

#### 2.5.4.8.2 The dw\_vip\_setup Command

You invoke dw\_vip\_setup from the command prompt. The dw\_vip\_setup program checks command line argument syntax and makes sure that the requested input files exist. The general form of the command is:

Table 2-2 Setup Program Switch Descriptions

| Switch                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -a[dd] ( model<br>[-v[ersion] version] ) | Adds the specified model or models to the specified design directory or current working directory. If you do not specify a version, the latest version is assumed. The model names are:  • apb_master_agent_svt  • apb_slave_agent_svt  • apb_system_env_svt The -add switch causes dw_vip_setup to build suite libraries from the same suite as the specified models, and to copy the other necessary files from \$DESIGNWARE_HOME.    |
| -r[emove] model                          | Removes <i>all versions</i> of the specified model or models from the design. The dw_vip_setup program does not attempt to remove any include files used solely by the specified model or models. The model names are:  • apb_master_agent_svt  • apb_slave_agent_svt  • apb_system_env_svt                                                                                                                                             |
| -u[pdate] ( model [-v[ersion] version] ) | Updates to the specified model version for the specified model or models. The dw_vip_setup script updates to the latest models when you do not specify a version. The model names are:  • apb_master_agent_svt  • apb_slave_agent_svt  • apb_system_env_svt  The -update switch causes dw_vip_setup to build suite libraries from the same suite as the specified models, and to copy the other necessary files from \$DESIGNWARE_HOME. |

Table 2-2 Setup Program Switch Descriptions (Continued)

| Switch                                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -e[xample] {scenario   model/scenario} [-v[ersion] version]                | The dw_vip_setup script configures a testbench example for a single model or a system testbench for a group of models. The program creates a simulator run program for all supported simulators.  If you specify a <i>scenario</i> (or system) example testbench, the models needed for the testbench are included automatically and do not need to be specified in the command.  Note: Use the -info switch to list all available system examples.                                                                                                                                                                                                                                                                                                                                                                                                |
| -ntb                                                                       | Not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| -svtb                                                                      | Use this switch to set up models and example testbenches for SystemVerilog UVM. The resulting design directory is streamlined and can only be used in SystemVerilog simulations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| -c[lean] {scenario   model/scenario}                                       | Cleans the specified scenario/testbench in either the design directory (as specified by the <i>-path</i> switch) or the current working directory. This switch deletes <i>all files in the specified directory</i> , then restores all Synopsys created files to their original contents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| -i/nfo design   home[: <pre>product&gt;[:<meth odology="">]]]</meth></pre> | Generate an informational report on a design directory or VIP installation. design: If the '-info design' switch is specified, the tool displays product and version content within the specified design directory to standard output. This output can be captured and used as a modellist file for input to this tool to create another design directory with the same content. home: If the '-info home' switch is specified, the tool displays product, version, and example content within the VIP installation to standard output. Optional filter fields can also be specified such as <pre>product&gt;</pre> , <version>, and <methodology> delimited by colons (:). An error will be reported if a nonexistent or invalid filter field is specified. Valid methodology names include: OVM, RVM, UVM, VMM and VLOG.</methodology></version> |
| -h[elp]                                                                    | Returns a list of valid dw_vip_setup switches and the correct syntax for each.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| model                                                                      | Synopsys APB VIP models are:  • apb_master_agent_svt  • apb_slave_agent_svt  • apb_system_env_svt  The <i>model</i> argument defines the model or models that dw_vip_setup acts upon. This argument is not needed with the -info or -help switches. All switches that require the <i>model</i> argument may also use a model list.  You may specify a version for each listed <i>model</i> , using the -version option. If omitted, dw_vip_setup uses the latest version. The -update switch ignores <i>model</i> version information.                                                                                                                                                                                                                                                                                                             |
| -b/ridge                                                                   | Updates the specified design directory to reference the current DESIGNWARE_HOME installation. All product versions contained in the design directory must also exist in the current DESIGNWARE_HOME installation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Table 2-2 Setup Program Switch Descriptions (Continued)

| Switch                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -ра                                | Enables the run scripts and Makefiles generated by dw_vip_setup to support PA. If this switch is enabled, and the testbench example produces XML files, PA will be launched and the XML files will be read at the end of the example execution.  For run scripts, specify -pa.  For Makefiles, specify -pa = 1.                                                                                                                                                                       |
| -waves                             | Enables the run scripts and Makefiles generated by dw_vip_setup to support the fsdb waves option . To support this capability, the testbench example must generate an FSDB file when compiled with the WAVES Verilog macro set to fsdb, that is, +define+WAVES=\"fsdb\". If a .fsdb file is generated by the example, the Verdi nWave viewer will be launched.  For run scripts, specify -waves fsdb.  For Makefiles, specify WAVES=fsdb.                                             |
| -doc                               | Creates a doc directory in the specified design directory which is populated with symbolic links to the DESIGNWARE_HOME installation for documents related to the given model or example being added or updated.                                                                                                                                                                                                                                                                      |
| -methodology <name></name>         | When specified with -doc, only documents associated with the specified methodology name are added to the design directory. Valid methodology names include: OVM, RVM, UVM, VMM, and VLOG.                                                                                                                                                                                                                                                                                             |
| -сору                              | When specified with -doc, documents are copied into the design directory, not linked.                                                                                                                                                                                                                                                                                                                                                                                                 |
| -s/uite_list <filename></filename> | Specifies a file name which contains a list of suite names to be added, updated or removed in the design directory. This switch is valid only when following an operation switch, such as, -add, -update, or -remove. Only one suite name per line and each suite may include a version selector. The default version is 'latest'. This switch is optional, but if given the filename argument is required. The lines in the file starting with the pound symbol (#) will be ignored. |
| -m/odel_list <filename></filename> | Specifies a file name which contains a list of model names to be added, updated or removed in the design directory. This switch is valid only when following an operation switch, such as, -add, -update, or -remove. Only one model name per line and each model may include a version selector. The default version is 'latest'. This switch is optional, but if given the filename argument is required. The lines in the file starting with the pound symbol (#) will be ignored. |
| -simulator <vendor></vendor>       | When used with the <code>-example</code> switch, only simulator flows associated with the specified vendor are supported with the generated run script and Makefile. <b>Note</b> : Currently the vendors VCS, MTI, and NCV are supported.                                                                                                                                                                                                                                             |



The dw\_vip\_setup program treats all lines beginning with "#" as comments.

#### 2.5.5 Include and Import Model Files into Your Testbench

After you set up the models, you must include and import various files into your top testbench files to use the VIP.

Following is a code list of the includes and imports for components within amba\_system\_env\_svt:

```
/* include uvm package before VIP includes, If not included elsewhere*/
include "uvm_pkg.sv"

/* include AXI , AHB and APB VIP interface */
include "svt_ahb_if.svi"
include "svt_axi_if.svi"
include "svt_apb_if.svi"

/** Include the AMBA SVT UVM package */
include "svt_amba.uvm.pkg"

/** Import UVM Package */
import uvm_pkg::*;

/** Import the SVT UVM Package */
import svt_uvm_pkg::*;

/** Import the AMBA VIP */
import svt_amba_uvm_pkg::*;
```

You must also include various VIP directories on the simulator command line. Add the following switches and directories to all compile scripts:

- +incdir+<design\_dir>/include/verilog
- +incdir+<design\_dir>/include/sverilog
- +incdir+<design\_dir>/src/verilog/<vendor>
- +incdir+<design\_dir>/src/sverilog/<vendor>

Supported vendors are VCS, MTI and NCV. For example:

```
+incdir+<design_dir>/src/sverilog/vcs
```

Using the previous examples, the directory <design\_dir> would be /tmp/design\_dir.

#### 2.5.6 Compile and Run Time Options

Every Synopsys provided example has ASCII files containing compile and run time options. The examples for the model are located in:

\$DESIGNWARE\_HOME/vip/svt/<model>/latest/examples/sverilog/<example\_name>

The files containing the options are:

- sim\_build\_options (contain compile time options common for all simulators)
- sim\_run\_options (contain run time options common for all simulators)
- vcs\_build\_options (contain compile time options for VCS)
- vcs\_run\_options (contain run time options for VCS)
- mti\_build\_options (contain compile time options for MTI)

- mti\_run\_options (contain run time options for MTI)
- ncv\_build\_options (contain compile time options for IUS)
- ncv\_run\_options (contain run time options for IUS)

These files contain both optional and required switches. For APB VIP, following are the contents of each file, listing optional and required switches:

#### vcs\_build\_options

Required: +define+UVM\_PACKER\_MAX\_BYTES=1500000

Required: +define+UVM\_DISABLE\_AUTO\_ITEM\_RECORDING

Optional: -timescale=1ns/1ps

Required: +define+SVT\_<model>\_INCLUDE\_USER\_DEFINES

#### **Note**

UVM\_PACKER\_MAX\_BYTES define needs to be set to maximum value as required by each VIP title in your testbench. For example, if VIP title 1 needs UVM\_PACKER\_MAX\_BYTES to be set to 8192, and VIP title 2 needs UVM\_PACKER\_MAX\_BYTES to be set to 500000, you need to set UVM\_PACKER\_MAX\_BYTES to 500000.

#### vcs\_run\_options

Required: +UVM\_TESTNAME=\$scenario

#### Note Note

The "scenario" is the UVM test name you pass to VCS.

30

3

# **General Concepts**

This chapter describes the usage of APB VIP in an UVM environment, and it's user interface. This chapter discusses the following topics:

- **❖** "Introduction to UVM" on page 29
- "APB VIP in an UVM Environment" on page 29
- **❖** "Functional Coverage" on page 33
- **❖** "Reset Functionality" on page 35

#### 3.1 Introduction to UVM

UVM is an object-oriented approach. It provides a blueprint for building testbenches using constrained random verification. The resulting structure also supports directed testing.

This chapter describes the usage of APB VIP in UVM environment, and its user interface. Refer to the Class Reference HTML for a description of attributes and properties of the objects mentioned in this chapter.

This chapter assumes that you are familiar with SystemVerilog and UVM. For more information:

- For the IEEE SystemVerilog standard, see:
  - ◆ IEEE Standard for SystemVerilog—Unified Hardware Design, Specification, and Verification Language
- For essential guides describing UVM as it is represented in SystemVerilog, along with a class reference, see:
  - ◆ Universal Verification Methodology (UVM) 1.0 User's Manual at: http://www.accellera.org/.

#### 3.2 APB VIP in an UVM Environment

The following sections describe how the APB Verification IP is structured in an UVM testbench.

#### 3.2.1 Master Agent

The master agent encapsulates master sequencer, master driver, and system monitor. The master agent can be configured to operate in active mode and passive mode. The user can provide APB sequences to the master sequencer.

The master agent is configured using the system configuration. The system configuration should be provided to the master agent in the build phase of the test.

Within the master agent, the master driver gets sequences from the master sequencer. The master driver then drives the APB transactions on the APB port. The master driver and system monitor components within master agent call callback methods at various phases of execution of the APB transaction. Details of callbacks are covered in later sections. After the APB transaction on the bus is complete, the completed sequence item is provided to the analysis port of system monitor, which can be used by the testbench.

Figure 3-1 Usage With Standalone Master Agent



# 3.2.2 Slave Agent

The slave agent encapsulates slave sequencer, slave driver, and slave monitor. The slave agent can be configured to operate in active mode and passive mode. The user can provide APB response sequences to the slave sequencer.

The slave agent is configured using slave configuration, which is available in the system configuration. The slave configuration should be provided to the slave agent in the build phase of the test.

In the slave agent, the slave monitor samples the APB port signals. When a new transaction is detected, slave monitor provides a response request sequence to the slave sequencer.

The slave response sequence within the sequencer programs the appropriate slave response. The updated response sequence is then provided by the slave sequencer to the slave driver. The slave driver in turn drives the response on the APB bus.

The slave driver and slave monitor components within the slave agent call the callback methods at various phases of execution of the APB transaction. Details of callbacks are covered in later sections. After the APB transaction on the bus is complete, the completed sequence item is provided to the analysis port of port monitor, which can be used by the testbench.

Figure 3-2 Usage With Standalone Slave Agent



#### 3.2.3 System Env

The APB System Env encapsulates the master agent, slave agents, system sequencer and the system configuration. The number of slave agents are configured based on the system configuration provided by the user. In the build phase, the system Env builds the master and slave agents. After the master & slave agents are built, the system Env configures the master & slave agents using the configuration information available in the system configuration.

Figure 3-3 System ENV



#### 3.2.3.1 System Sequencer

APB System sequencer is a virtual sequencer with references to the master sequencer and each of the slave sequencers in the system. The system sequencer is created in the build phase of the system Env. The system configuration is provided to the system sequencer. The system sequencer can be used to synchronize between the sequencers in master & slave agents.

#### 3.2.4 Active and Passive Mode

Table 3-1 lists the behavior of Master and Slave Agents in active and passive modes.

Table 3-1 Agents in Active and Passive Mode

| Component behavior in active mode                                                                                                                                         | Component behavior in passive mode                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| In active mode, Master and Slave components generate transactions on the signal interface.                                                                                | In passive mode, master and slave components do not generate transactions on the signal interface. These components only sample the signal interface.                                                                            |
| Master and Slave components continue to perform passive functionality of coverage and protocol checking. You can enable/disable this functionality through configuration. | In passive mode, master and slave components monitor the input and output signals, and perform passive functionality of coverage and protocol checking. You can enable/disable this functionality through configuration options. |

Table 3-1 Agents in Active and Passive Mode (Continued)

| Component behavior in active mode                                                                                                                                                                                                                                                                                                                                                                                                                      | Component behavior in passive mode                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| In active mode, the Port Monitor within the component performs protocol checks only on sampled (input) signals, that is, it does not perform checks on the signals that are driven (output signals) by the component. This is because when the component is driving an exception (exceptions are not supported in this release) the monitor should not flag an error, since it knows that it is driving an exception. Exception means error injection. | In passive mode, the port monitor within the component performs protocol checks on all signals. In passive mode, signals are considered as input signals. |
| In active mode, the delay values reported in the APB transaction provided by the master and slave component, are the values provided by the user, and not the sampled delay values.                                                                                                                                                                                                                                                                    | In passive mode, the delay values reported in the APB transaction provided by the master and slave components, are the sampled delay values on the bus.   |

# 3.3 Functional Coverage

The APB VIP provides various levels of coverage support. This section describes those levels of support.

#### 3.3.1 Default Coverage

The following sections describes the default coverage provided with APB VIP. For more details on actual cover groups, refer to the APB VIP class reference HTML document.

#### 3.3.1.1 Toggle Coverage

Toggle coverage is a signal level coverage. Toggle coverage provides baseline information that a system is connected properly, and that higher level coverage or compliance failures are not simply the result of connectivity issues. Toggle coverage answers the question: Did a bit change from a value of 0 to 1 and back from 1 to 0? This type of coverage does not indicate that every value of a multi-bit vector was seen but measures that all the individual bits of a multi-bit vector did toggle.

#### 3.3.1.2 State Coverage

State coverage is a signal level coverage. State coverage applies to signals that are a minimum of two bits wide. In most cases, the states (also commonly referred to as coverage bins) can be easily identified as all possible combinations of the signal. For example, different values of PSTRB, PPROT, PADDR etc., are covered under the state coverage. If the state space is too large, an intelligent classification of the states must be made. In the case of the PADDR signal for example, coverage bins would be one bin to cover the lower address range, one bin to cover the upper address range and one bin to cover all other intermediary addresses.

#### 3.3.1.3 Delay Coverage

Delay coverage is coverage on delays related with PREADY and PENABLE signals. The following delays are covered:

- PENABLE delay (Master idle cycles)
- PREADY delay (Slave wait cycles)

#### 3.3.1.4 Transaction Coverage

Transaction coverage covers APB transactions types and Cross coverage across APB signals. The cross coverage involves cross between type of transaction, slave id and operating states.

#### 3.3.2 Coverage Callback Classes

#### 3.3.2.1 Coverage Data Callbacks

The coverage data callback class defines default data and event information that are used to implement the coverage groups. The naming convention uses "def\_cov\_data" in the class names for easy identification of these classes. This class also includes implementations of the coverage methods that respond to the coverage requests by setting the coverage data and triggering the coverage events. This implementation does not include any coverage groups. The def\_cov\_data callbacks classes are extended from agent callback class.

The coverage data callback class is extended from callback class svt\_apb\_port\_monitor\_callback. The extended class is called svt\_apb\_port\_monitor\_def\_cov\_data\_callback.

Below callback methods are implemented for triggering coverage events:

pre\_output\_port\_put

#### 3.3.2.2 Coverage Callbacks

This class is extended from the coverage data callback class. The naming convention uses "def\_cov" in the class names for easy identification of these classes. It includes default cover groups based on the data and events defined in the data class.

The coverage callback class implementing default cover groups is called svt\_apb\_port\_monitor\_def\_cov\_callback.

# 3.3.3 Enabling Default Coverage

The default functional coverage can be enabled by setting the following attributes in the port configuration class svt\_apb\_port\_configuration to '1'. To disable coverage, set the attributes to '0'. The attributes are:

- toggle\_coverage\_enable
- state\_coverage\_enable
- transaction\_coverage\_enable

By default, the coverage is disabled.

#### 3.3.4 Coverage Shaping and control

The handle to the port configuration class svt\_apb\_port\_configuration is provided to the class svt\_apb\_port\_monitor\_def\_cov\_callback, which implements the default cover groups. Based on the port configuration, the coverage bins are shaped. The unwanted bins are ignored.

In addition to above, user also has the ability to disable coverage at cover group level. Class svt\_apb\_port\_configuration provides members svt\_apb\_port\_configuration::<cover\_group\_name>\_enable, to enable/disable cover groups. By default, the value to these members is 1.

# 3.4 Reset Functionality

The APB VIP samples the reset assertion asynchronously whereas reset de-assertion will be sampled synchronously. This means that, when reset is asserted, it is not required that the clock connected to VIP is running but for de-assertion of reset, the clock should be running. If the clock input to VIP is not running, de-assertion of reset is not detected, and VIP would not sample and drive any signals.

When reset is asserted the current transaction which is in progress is ABORTED. The <code>curr\_state</code> field of this transaction reflect the value as <code>ABORT\_STATE</code>. The transaction ENDED notification is issued on rising edge of clock when reset signal assertion is observed.

# **APB VIP Programming Interface**

This chapter presents the programming or user interface for the functionality of the APB Verification IP. This chapter discusses the following topics:

- "Configuration Objects" on page 37
- "Transaction Objects" on page 38
- "Callbacks" on page 39
- "Interfaces and modports" on page 40
- "Events" on page 41
- "Overriding System Constants" on page 41
- "Verification Features" on page 43

## 4.1 Configuration Objects

Configuration data objects convey the system level and port level testbench configuration. The configuration of agents is done in the build() phase of environment or the testcase. If the configuration needs to be changed later, it can be done through reconfigure() method of the master, slave or system Env.

The configuration object properties can be of two types:

- **Static configuration properties:** 
  - Static configuration parameters specify configuration which cannot be changed when the system is running. Examples of static configuration parameters are number of masters and slaves in the system, data bus width, address width.
- Dynamic configuration properties:
  - Dynamic configuration parameters specify configuration which can be changed at any time, irrespective of whether the system is running or not. Example of dynamic configuration parameter is timeout values.

The configuration data objects contain built-in constraints, which come into effect when the configuration objects are randomized.

The APB VIP defines the following configuration classes:

System configuration (svt\_apb\_system\_configuration)
 System configuration class contains configuration information which is applicable across the entire system.

User can specify the system level configuration parameters through this class. User needs to provide the system configuration to the system Env from the environment or the testcase. The system configuration mainly specifies:

- ♦ Number of slave agents in the system Env
- **♦** Sub-configurations for master and slave agents
- ♦ Virtual top level APB interface
- ♦ Address map
- **♦** Timeout values
- Slave configuration (svt\_apb\_slave\_configuration)

The slave configuration class contains configuration information which is applicable to the APB slave agent in the system Env. Some of the important information provided by the slave configuration class is:

- ♦ Active/Passive mode of the slave port agent
- Enable/disable protocol checks
- ♦ Enable/disable port level coverage

The slave configuration objects within the system configuration object are created in the constructor of the system configuration.

Please refer to the APB VIP Class reference HTML documentation for details on individual members of configuration classes.

## 4.2 Transaction Objects

Transaction objects, which are extended from the uvm\_sequence\_item base class, define a unit of APB protocol information that is passed across the bus. The attributes of transaction objects are public and are accessed directly for setting and getting values. Most transaction attributes can be randomized. The transaction object can represent the desired activity to be simulated on the bus, or the actual bus activity that was monitored.

APB transaction data objects store data content and protocol execution information for APB transactions in terms of timing details of the transactions.

These data objects extend from the uvm\_sequence\_item base class and implement all methods specified by UVM for that class.

APB transaction data objects are used to:

- Generate random stimulus
- Report observed transactions
- Generate random responses to transaction requests
- Collect functional coverage statistics
- Support error injection

Class properties are public and accessed directly to set and read values. Transaction data objects support randomization and provide built-in constraints.

Two set of constraints are provided - valid\_ranges and reasonable constraints.

- ❖ The valid\_ranges constraints limit generated values to those acceptable to the drivers. These constraints ensure basic VIP operation and should never be disabled.
- The reasonable\_\* constraints, which can be disabled individually or as a block, limit the simulation by:
  - **♦** Enforcing the protocol. These constraints are typically enabled unless errors are being injected into the simulation.
  - ♦ Setting simulation boundaries. Disabling these constraints may slow the simulation and introduce system memory issues.

The VIP supports extending transaction data classes for customizing randomization constraints. This allows you to disable some reasonable\_\* constraints and replace them with constraints appropriate to your system.

Individual reasonable\_\* constraints map to independent fields, each of which can be disabled. The class provides the reasonable\_constraint\_mode() method to enable or disable blocks of reasonable\_\* constraints.

APB VIP defines following transaction classes:

APB Transaction (svt\_apb\_transaction)

This is the transaction class which contains all the physical attributes of the transaction like address, data, direction, etc. It also provides control over idle length and transaction delays.

The transaction contains a handle to the configuration object, which provides the configuration of the port on which this transaction would be applied. The configuration is used during randomizing the transaction. The configuration is available in the sequencer of the master/slave agent. The user sequence should initialize the configuration handle in the transaction using the configuration available in the sequencer of the master/slave agent. If the configuration handle in the transaction is null at the time of randomization, the transaction will issue a fatal message.

Please refer to the APB VIP Class reference HTML documentation for details on individual members of transaction classes.

## 4.2.1 Analysis Ports

The port monitor in the master & slave agent provides an analysis port called "item\_observed\_port". At the end of the transaction, the master & slave agents respectively write the completed svt\_apb\_transaction object to their analysis port. This holds true in active as well as passive mode of operation of the master/slave agent. The user can use the analysis port for connecting to scoreboard, or any other purpose, where a transaction object for the completed transaction is required.

#### 4.3 Callbacks

Callbacks are an access mechanism that enable the insertion of user-defined code and allow access to objects for scoreboarding and functional coverage. Each master and slave driver and monitor is associated with a callback class that contains a set of callback methods. These methods are called as part of the normal flow of procedural code. There are a few differences between callback methods and other methods that set them apart.

Callbacks are virtual methods with no code initially, so they do not provide any functionality unless they are extended. The exception to this rule is that some of the callback methods for functional coverage already contain a default implementation of a coverage model.

- ❖ The callback class is accessible to users so the class can be extended and user code inserted, potentially including testbench specific extensions of the default callback methods, and testbench specific variables and/or methods used to control whatever behavior the testbench is using the callbacks to support.
- Callbacks are called within the sequential flow at places where external access would be useful. In addition, the arguments to the methods include references to relevant data objects. For example, just before a monitor puts a transaction object into an analysis port is a good place to sample for functional coverage since the object reflects the activity that just happened on the pins. A callback at this point with an argument referencing the transaction object allows this exact scenario.
- There is no need to invoke callback methods for callbacks that are not extended. To avoid a loss of performance, callbacks are not executed by default. To execute callback methods, callback class must be registered with the component using `uvm\_register\_cb macro.

APB VIP uses callbacks in three main applications:

- Access for functional coverage
- Access for scoreboarding
- Insertion of user-defined code

### 4.3.1 Callbacks in the Master Agent

In the master agent, the callback methods are called by master driver and port monitor components.

- Below are the callback classes which contain the callback methods invoked by the master agent:
  - svt\_apb\_master\_callback
  - svt apb master monitor callback

Please refer to class reference HTML documentation for details of these classes.

### 4.3.2 Callbacks in Slave Agent

In the slave agent, the callback methods are called by slave driver and port monitor components.

Below are the callback classes which contain the callback methods invoked by the slave agent:

- svt\_apb\_slave\_callback
- svt\_apb\_slave\_monitor\_callback

Please refer to class reference HTML documentation for details of these classes.

## 4.4 Interfaces and modports

SystemVerilog models signal connections using interfaces and modports. Interfaces define the set of signals which make up a port connection. Modports define collection of signals for a given port, the direction of the signals, and the clock with respect to which these signals are driven and sampled.

APB VIP provides the SystemVerilog interface which can be used to connect the VIP to the DUT. A top level interface svt\_apb\_if is defined. The top level interface contains an array of slave sub-interfaces of type svt\_apb\_slave\_if.

The top level interface is contained in the system configuration class. The top level interface is specified to the system configuration class using method svt\_apb\_system\_configuration::set\_if. This is also the interface that is used by the master agent.

The slave interface is contained in the slave configuration class. The slave interface is specified to the slave configuration class using methods svt\_apb\_slave\_configuration::set\_slave\_if. The slave interfaces are provided to the slave configuration objects in the constructor of the system configuration.

### 4.4.1 Modports

The port interface svt\_apb\_if contains following modports which users should use to connect VIP to the DUT:

- svt\_apb\_master\_modport
- svt\_apb\_slave\_modport
- svt\_apb\_debug\_modport

### 4.5 Events

Master and slave components issue svt\_apb\_transaction::STARTED and svt\_apb\_transaction::ENDED events. These events denote start of transaction and end of transaction events. These notifications are issued by the master and slave component as described below, in both active and passive mode.

- ❖ For WRITE transactions, STARTED notification is issued on the rising clock edge when psel and pwrite are both high.
- ❖ For READ transactions, STARTED notification is issued on the rising clock edge when psel is high and pwrite is low.
- ❖ For WRITE transactions, the ENDED notification is issued on the rising clock edge after a falling edge of penable.
- For READ transactions, the ENDED notification is issued on the rising clock edge after a falling edge of penable.

## 4.6 Overriding System Constants

The VIP uses include files to define system constants that, in some cases, you may override so the VIP matches your expectations. For example, you can override the maximum delay values. You can also adjust the default simulation footprint, like maximum address width.

The system constants for the VIP are specified (or referenced) in the following files (the first three files reside at \$DESIGNWARE\_HOME/vip/amba\_svt/latest/include):

- svt\_apb\_defines.svi: Top-level include file; allows for the inclusion of the common define symbols and the port define symbols in a single file. Also, it contains a `include to read user overrides if the `SVT\_APB\_INCLUDE\_USER\_DEFINES symbol is defined.
- svt\_apb\_common\_defines.svi: Defines common constants used by the APB VIP components. You can override only the "User Definable" constants, which are declared in "ifndef" statements.
- svt\_apb\_port\_defines.svi: Contains the constants that set the default maximum footprint of the environment. These values determine the wire bit widths in the 'wire frame'-- they do not (necessarily) define the actual bit widths used by the components, which is determined by the configuration classes.

svt\_apb\_user\_defines.svi: Contains override values that you define. This file can reside anywhere-specify its location on the simulator command line.

To override the SVT\_APB\_MAX\_ID\_WIDTH constant from the svt\_apb\_port\_defines.svi file:

- ❖ Redefine the corresponding symbol in the svt\_apb\_user\_defines.svi file. For example:
  - `define SVT APB MAX ID WIDTH 12
- **❖** In the simulator compile command:
  - ◆ Ensure that the directory containing svt\_apb\_user\_defines.svi is provided to the simulator
  - ◆ Provide SVT\_APB\_INCLUDE\_USER\_DEFINES on the simulator command line as follows:

+define+SVT\_APB\_INCLUDE\_USER\_DEFINES

Note the following restrictions when overriding the default maximum footprint:

- ♦ Never use a value of 0 for a MAX\_\*\_WDTH value. The value must be >= 1.
- ❖ The maximum footprint set at compile time must work for the full design. If you are using multiple instances of APB VIP, only one maximum footprint can be set and must therefore satisfy the largest requirement.



Please note that value of less than 32 is not supported for SVT\_APB\_MAX\_ADDR\_WIDTH. SVT\_APB\_MAX\_ADDR\_WIDTH only defines the footprint of address port. The actual used address with is defined by svt\_apb\_port\_configuration::addr\_width, which can still be configured to less than 32.

## 4.7 Protocol Analyzer Support

APB VIP supports Synopsys® Protocol Analyzer. Protocol Analyzer is an interactive graphical application which provides protocol-oriented analysis and debugging capabilities.

For the APB SVT VIP, protocol file generation is enabled or disabled through the variable "enable\_xml\_gen" that is defined in the class "svt\_apb\_port\_configuration". The default value of this variable is "0", which means that protocol file generation is disabled by default.

To enable protocol file generation, set the value of the variable "enable\_xml\_gen" to '1' in the port configuration of each master or slave for which protocol file generation is desired.

The next time that the environment is simulated, protocol files will be generated according to the port configurations. The protocol files will be in .xml format. Import these files into the Protocol Analyzer to view the protocol transactions.

For Verdi documentation, see \$VERDI\_HOME/doc/Verdi\_Transaction\_and\_Protocol\_Debug.pdf.



Protocol Analyzer has been enhanced to read FSDB transactions and Verdi can load the FSDB transactions into Browser.

## 4.7.1 Support for VC Auto Testbench

APB VIP supports VC AutoTestbench which generates SV UVM testbench for Block level or Sub-System or System Level Design.

For VC ATB documentation, see Verdi\_Transaction\_and\_Protocol\_Debug.pdf.

#### **Support for Native Dumping of FSDB** 4.7.2

Native FSDB supported in APB VIP.

- \* FSBD Generation: Protocol Analyzer uses transaction-level dump database. You can use the following settings to dump the transaction database:
  - **♦** Compile Time Options
    - ♦ -lca -kdb // dumps the work.lib++ data for source coding view
    - ♦ +define+SVT FSDB ENABLE // enables FSDB dumping

For more information on how to set the FSDB dumping libraries, see Appendix B section in *Linking* Novas Files with Simulators and Enabling FSDB Dumping guide available at: \$VERDI HOME/doc/linking dumping.pdf.

♦ New configuration parameter pa\_format\_type is added for XML/FSDB generation in svt\_apb\_configuration.sv. Add the following setting in system configuration to enable the generation of XML/FSDB:

```
master_cfg.xml_gen_enable = 1;
master_cfg.pa_format_type = svt_xml_writer:: ::<XML/FSDB/BOTH>;
master cfg.slave cfg[0].xml gen enable = 1;
master_cfg.slave_cfg[0].pa_format_type = svt_xml_writer:: ::<XML/FSDB/BOTH>;
// 0 is XML, 1 FSDB and 2 both XML and FSDB, default it will be zero
```

- **Invoking Protocol Analyzer:** Perform the following steps to invoke Protocol Analyzer in interactive or post-processing mode:
  - **♦** Post-processing Mode
    - Load the transaction dump data and issue the following command to invoke the GUI: verdi -ssf <dump.fsdb> -lib work.lib++
    - ♦ In Verdi, navigate to Tools > Transaction Debug > Transaction and Protocol Analyzer.
  - Interactive Mode
    - Issue the following command to invoke Protocol Analyzer in an interactive mode: <simv> -qui=verdi

#### **Runtime Switch:**

```
+svt_enable_pa=fsdb
```

Enables FSDB output of transaction and memory information for display in Verdi.

You can invoke the Protocol Analyzer as described above using Verdi. The Protocol Analyzer transaction view gets updated during the simulation.

#### 4.8 Verification Features

The APB VIP provides a collection of APB master & slave sequences. These sequences can be registered with the master and slave sequencers within the master & slave agents respectively, to generate different types of APB scenarios.

The master sequences can be used as standalone sequences. These sequences are also added to the sequence library syt apb master transaction sequence library. User can load the sequence library in the sequencer within the master agent. In such case, all sequences in the sequence library would get executed.

## **Verification Topologies**

This chapter shows you how to connect various types of DUTs to the APB Verification IP. This chapter discusses the following topics:

- "Master DUT and Slave VIP" on page 45
- "Slave DUT and Master VIP" on page 47

#### 5.1 Master DUT and Slave VIP

**Scenario:** DUT is APB Master. VIP is required to verify the APB Master DUT.

**Testbench setup:** Configure the APB System configuration to have 1 slave agent, in active mode. The active slave agent will respond to the transactions generated by master DUT. The slave agent will also do passive functions like protocol checking, coverage generation, transaction logging.

Implementation of this topology requires the setting of the following properties:

(Assuming instance name of system configuration is "sys\_cfg")

System configuration settings:

```
sys_cfg.num_slaves = 1;
```

Master configuration settings:

```
sys_cfg.is_active = 0;
```

Slave configuration settings:

```
sys_cfg.slave_cfg[0].is_active = 1;
```

When the DUT is an APB master port to be verified, the testbench can either use a slave agent in standalone mode, or use a system Env configured for a single slave agent. Below are the pros and cons of the two approaches.

Advantages of using standalone agent versus system Env:

- Testbench becomes light weight as system Env and related infrastructure is not required
- **Disadvantages:** 
  - ❖ The testbench does not remain scalable. If number of APB slave ports to be verified increased, standalone slave agent would need to be replaced with system Env, or, multiple slave agents would need to be instantiated by the user.

Figure 5-1 Master DUT and Slave VIP - Usage With Standalone Slave Agent



Figure 5-2 Master DUT and Slave VIP - Usage With System Environment



## 5.2 Slave DUT and Master VIP

**Scenario:** DUT is APB Slave. VIP is required to verify the APB Slave DUT.

**Testbench setup:** Configure the APB System configuration to put the master agent in active mode. The active master agent will generate APB transactions for the Slave DUT. The master agent will also do passive functions like protocol checking, coverage generation, transaction logging.

Implementation of this topology requires the setting of the following properties:

(Assuming instance name of system configuration is "sys\_cfg")

System configuration settings:

```
sys cfg.num slaves = 0;
```

Master configuration settings:

```
sys_cfg.is_active = 1;
```

When the DUT has a single APB slave port to be verified, testbench can either use a master agent in standalone mode, or use a system Env. Below are the pros and cons of the two approaches.

Advantages of using standalone agent versus system Env:

Testbench becomes light weight as system Env and related infrastructure is not required

#### **Disadvantages:**

The testbench does not remain scalable. If number of APB slave ports to be verified increased, standalone slave agent would need to be replaced with system Env, or, multiple slave agents would need to be instantiated by the user.

Figure 5-3 Slave DUT and Master VIP - Usage With Standalone Master Agent



Figure 5-4 Slave DUT and Master VIP - Usage With System Environment



# **Using APB Verification IP**

This chapter shows how to install and run a getting started example. This chapter discusses the following topics:

- "SystemVerilog UVM Example Testbenches" on page 49
- **❖** "Installing and Running the Examples" on page 50

## 6.1 SystemVerilog UVM Example Testbenches

This section describes SystemVerilog UVM example testbenches that show general usage for various applications. A summary of the examples is listed in Table 6-1

Table 6-1 SystemVerilog Example Summary

| Example Name                      | Level        | Description                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tb_apb_svt_uvm_basic_sys          | Basic        | <ul> <li>The example consists of the following:</li> <li>A top-level testbench in SystemVerilog</li> <li>A dummy DUT in the testbench, which has two APB interfaces</li> <li>An UVM verification environment</li> <li>Two APB System ENVs in the UVM verification environment</li> <li>Two tests illustrating directed and random transaction generation</li> </ul>                                                                   |
| tb_apb_svt_uvm_basic_program_s ys | Basic        | The example demonstrates the usage of program block.  It consists of the following:  • A top-level testbench in SystemVerilog  • A dummy DUT in the testbench, which has two APB interfaces  • The apb_basic_tb.sv file containing the user program in the example  • An UVM verification environment  • Two APB System ENVs in the UVM verification environment  • Two tests illustrating directed and random transaction generation |
| tb_apb_svt_uvm_intermediate_sys   | Intermediate | Not yet supported                                                                                                                                                                                                                                                                                                                                                                                                                     |
| tb_apb_svt_uvm_advanced_sys       | Advanced     | Not yet supported                                                                                                                                                                                                                                                                                                                                                                                                                     |

## 6.2 Installing and Running the Examples

Below are the steps for installing and running example tb\_apb\_svt\_uvm\_basic\_sys. Similar steps are also applicable for other examples:

1. Install the example using the following command line:

% cd <location where example is to be installed>

% \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -path ./design\_dir -e amba\_svt/tb\_apb\_svt\_uvm\_basic\_sys -svtb

The example would get installed under:

<design\_dir>/examples/sverilog/amba\_svt/tb\_apb\_svt\_uvm\_basic\_sys

- 2. Use either one of the following to run the testbench:
  - a. Use the Makefile:

Three tests are provided in the "tests" directory.

The tests are:

- ♦ ts.base test.sv
- ♦ ts.directed test.sv
- ♦ ts.random wr rd test.sv

For example, to run test ts.directed\_test.sv, do following:

gmake USE\_SIMULATOR=vcsvlog directed\_test WAVES=1

Invoke "gmake help" to show more options.

b. Use the sim script:

For example, to run test ts.random\_wr\_rd\_test.sv, do following:

./run\_apb\_svt\_uvm\_basic\_sys -w random\_wr\_rd\_test vcsvlog

Invoke "./run\_apb\_svt\_uvm\_basic\_sys -help" to show more options.

For more details of installing and running the example, refer to the README file in the example, located at: \$DESIGNWARE\_HOME/vip/svt/amba\_svt/latest/examples/sverilog/tb\_apb\_svt\_uvm\_basic\_sys/README

or

<design\_dir>/examples/sverilog/amba\_svt/tb\_apb\_svt\_uvm\_basic\_sys/README

## 6.2.1 Defines for Increasing Number of Masters and Slaves

The default max number of slaves that can be used in an apb\_system\_env is 16. This can be increased up to a maximum value of 128. To use more than 16 slaves in an APB system, you need to define the macro +define+SVT\_APB\_MAX\_NUM\_SLAVES\_<value>.

For example:

To use 100 APB slaves in a single APB system env:

1. Add compile time option "+define+SVT\_APB\_MAX\_NUM\_SLAVES\_100"

2. In the VIP configuration, do:

```
svt_apb_system_configuration::num_slaves=100;
```

## 6.2.2 Support for UVM version 1.2

While using UVM 1.2, note the below requirements:

- **♦** When using VCS version H-2013.06-SP1 and lower versions, you must define the USE\_UVM\_RESOURCE\_CONVERTER macro. This macro is not required to be defined with VCS version I-2014.03-SP1 and higher versions.
- ❖ It is not required to define the uvm\_disable\_auto\_item\_recording macro.

## 6.3 Steps to Integrate the UVM\_REG With APB VIP

The following are the steps to integrate the uvm\_reg flow with APB Master Agent:

- 1. Generate the System Verilog file for the register definition, using the ralgen utility.
  - ralgen -uvm -t <apb\_regmodel> <>.ralf will generate a System Verilog file with register definition.
- 2. Instantiate and create the RAL/uvm\_reg model in the uvm\_env and pass that handle to the APB Master agent.

```
// Declare RAL model.
ral_sys_apb_svt_uvm_basic_slave regmodel;
virtual function void build_phase(uvm_phase phase);
super.build_phase(phase);
...
/** Check if regmodel is passed to env if not then create and lock it. */
if (regmodel == null) begin
  regmodel = ral_sys_apb_svt_uvm_basic_slave::type_id::create("regmodel");
  regmodel.build();
  regmodel.build();
  regmodel.set_hdl_path_root(hdl_path);
  `uvm_info("build_phase", "Reg Model created", UVM_LOW)
  regmodel.lock_model();
end
  uvm_config_db#(uvm_reg_block)::set(this,"apb_system_env.master", "apb_regmodel", regmodel);
...
endfunction : build_phase
```

3. Call the reset() function of the regmodel from the reset\_phase of uvm\_env.

```
// Reset the register model
task reset_phase(uvm_phase phase);
phase.raise_objection(this, "Resetting regmodel");
regmodel.reset();
```

```
phase.drop_objection(this);
endtask
```

4. To enable the uvm\_reg adapter of the APB Master agent, do the following:

Set the uvm\_reg\_enable, svt\_apb\_system\_configuration attribute to one for the desired APB Master agent.

```
apb_sys_cfg.uvm_reg_enable= 1;
```

5. Modify the uvm\_reg tests if required, and execute them.

The complete example in available in the VIP installation (tb\_apb\_svt\_uvm\_basic\_ral\_sys).



Download the example using the dw\_vip\_setup\_utility (see "6.2 Installing and Running the Examples" on page 50).

## 6.4 Master to Slave Path Access Coverage

This feature allows user to identify the APB bridge to slave paths covered during the simulation. The cover group name defined for this purpose is trans\_cross\_master\_to\_slave\_path\_access. Note that this coverage works in conjunction with the APB Complex Memory Map feature. Refer to APB Class Reference HTML for details of the cover group.

Below are the steps needed to enable this feature:

- 1. Enable the cover group by setting apb configuration svt\_apb\_configuration::trans\_cross\_master\_to\_slave\_path\_access\_cov\_enable to 1.
- 2. Enable the APB Complex Memory Map feature by setting system configuration svt\_apb\_system\_configuration::enable\_complex\_memory\_map to 1.
- 3. Define macro SVT\_AMBA\_PATH\_COV\_DEST\_NAMES with the names of the slaves in the system. These are user defined names, which identify the slave ports within the system. These names will be used in the bin names of the cover group.

For example,

```
`define SVT_AMBA_PATH_COV_DEST_NAMES slave_0, slave_1, slave_2, slave_3, slave_4, slave 5
```

4. In the system configuration, assign the bridge name to

svt\_apb\_system\_configuration::source\_requester\_name. This is a user defined name, which identifies the master port. This name will be used in the bin names of the cover group. For example,

```
apb_sys_cfg.source_requester_name = $sformatf("master_%0d",0);
```

5. In bridge configuration, pushback the slave names in to

svt\_apb\_system\_configuration::path\_cov\_slave\_names. Note that these names should match the names specified in the macro SVT\_AMBA\_PATH\_COV\_DEST\_NAMES. These names signify the slave ports to which the bridge can communicate.

For example,

```
apb_sys_cfg.path_cov_slave_names.push_back(svt_amba_addr_mapper::slave_0);
apb_sys_cfg.path_cov_slave_names.push_back(svt_amba_addr_mapper::slave_1);
apb_sys_cfg.path_cov_slave_names.push_back(svt_amba_addr_mapper::slave_2);
apb_sys_cfg.path_cov_slave_names.push_back(svt_amba_addr_mapper::slave_3);
apb_sys_cfg.path_cov_slave_names.push_back(svt_amba_addr_mapper::slave_4);
apb_sys_cfg.path_cov_slave_names.push_back(svt_amba_addr_mapper::slave_5);
```

- 6. Slave configuration svt\_apb\_configuration::svt\_amba\_addr\_mapper dest\_addr\_mappers[] is the address mapper, which specifies the slave memory map as part of the APB Complex Memory Map feature.
- 7. In the Slave configuration, instantiate the address mapper. For example,

```
apb_sys_cfg.slave_cfg[0].dest_addr_mappers = new;
apb_sys_cfg.slave_cfg[0].dest_addr_mappers[0] =
svt amba addr mapper::type id::create("apb slave addr mapper");
```

8. In the Slave configuration, specify the name for the slave port. Note that this name should match the name specified in the macro SVT\_AMBA\_PATH\_COV\_DEST\_NAMES. This name helps to identify the slave port. This name will be used in the bin names of the cover group. For example,

```
apb_sys_cfg.slave_cfg[0].dest_addr_mappers[0].path_cov_slave_component_name =
svt_amba_addr_mapper::slave_0;
```

9. Below is an optional step. This step needs to be done only if, for a given address, the destination is different based on originating master. Note that these names should match the names specified in svt\_apb\_system\_configuration::source\_requester\_name.

For example,

```
apb_sys_cfg.slave_cfg[0].dest_addr_mappers[0].source_masters.push_back("bridgemas
ter 0");
```

Once the above configurations are done, run the simulation, and review the cover group trans\_cross\_master\_to\_slave\_path\_access in coverage report.



## **Reporting Problems**

#### A.1 Introduction

This chapter outlines the process for working through and reporting VIP transactor issues encountered in the field. It describes the data you must submit when a problem is initially reported to Synopsys. After a review of the initial information, Synopsys may decide to request adjustments to the information being requested, which is the focus of the next section. This section outlines the process for working through and reporting problems. It shows how to use Debug Automation to enable all the debug capabilities of any VIP. In addition, the VIP provides a case submittal tool to help you pack and send all pertinent debug information to Synopsys Support.

## A.2 Debug Automation

Every Synopsys model contains a feature called "debug automation". It is enabled through *svt\_debug\_opts* plusarg. The Debug Automation feature allows you to enable all relevant debug information. The following are critical features of debug automation:

- Enabled by the use of a command line run-time plusarg.
- Can be enabled on individual VIP instances or multiple instances using regular expressions.
- Enables debug or verbose message verbosity:
  - ◆ The timing window for message verbosity modification can be controlled by supplying start\_time and end\_time.
- Enables at one time any, or all, standard debug features of the VIP:
  - **♦** Transaction Trace File generation
  - **♦** Transaction Reporting enabled in the transcript
  - ◆ PA database generation enabled
  - **♦** Debug Port enabled
  - ◆ Optionally, generates a file name *svt\_model\_out.fsdb* when Verdi libraries are available

When the Debug feature is enabled, then all VIP instances that are enabled for debug will have their messages routed to a file named *svt\_debug.transcript*.

## A.3 Enabling and Specifying Debug Automation Features

Debug Automation is enabled through the use of a run-time plusarg named +svt\_debug\_opts. This plusarg accepts an optional string-based specification to control various aspects Debug Automation. If this

command control specification is not supplied, then the feature will default to being enabled on all VIP instances with the default options listed as follows:

Note the following about the plusarg:

- ❖ The command control string is a comma separated string that is split into the multiple fields.
- All fields are optional and can be supplied in any order.

The command control string uses the following format (white space is disallowed):

inst:<inst>, type:<string>, feature:<string>, start\_time:<longint>, end\_time:<longint>, verb
osity:<string>

The following table explains each control string:

Table A-1 Control Strings for Debug Automation plusarg

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| inst       | Identifies the VIP instance to apply the debug automation features. Regular expressions can be used to identify multiple VIP instances. If this value is not supplied, and if a type value is not supplied, then the debug automation feature will be enabled on all VIP instances.                                                                                                                                                                                                                                   |
| type       | Identifies a class type to apply the debug automation features. When this value is supplied then debug automation will be enabled for all instances of this class type.                                                                                                                                                                                                                                                                                                                                               |
| feature    | Identifies a sub-feature that can be defined by VIP designers to identify smaller grouping of functionality that is specific to that title. The definition and implementation of this field is left to VIP designers, and by default it has no effect on the debug automation feature. (Specific to VIP titles)                                                                                                                                                                                                       |
| start_time | Identifies when the debug verbosity settings will be applied. The time must be supplied in terms of the timescale that the VIP is compiled. If this value is not supplied, then the verbosity settings will be applied at time zero.                                                                                                                                                                                                                                                                                  |
| end_time   | Identifies when the debug verbosity settings will be removed. The time must be supplied in terms of the timescale that the VIP is compiled. If this value is not supplied, then the debug verbosity remains in effect until the end of the simulation.                                                                                                                                                                                                                                                                |
| verbosity  | Message verbosity setting that is applied at the start_time. Two values are accepted in all methodologies: DEBUG and VERBOSE. UVM and OVM users can also supply the verbosity that is native to their respective methodologies (UVM_HIGH/UVM_FULL and OVM_HIGH/OVM_FULL). If this value is not supplied then the verbosity defaults to DEBUG/UVM_HIGH/OVM_HIGH. When this feature is enabled, then all VIP instances that are enabled for debug will have their messages routed to a file named svt_debug.transcript. |

#### **Examples:**

Enable on all VIP instances with default options:

+svt\_debug\_opts

**Enable on all instances:** 

- containing the string "endpoint" with a verbosity of UVM\_HIGH
- starting at time zero (default) until the end of the simulation (default):

+svt\_debug\_opts=inst:/.\*endpoint.\*/,verbosity:UVM\_HIGH

Enable on all instances:

starting at time 1000 until time 1500:

+svt\_debug\_opts=start\_time:1000,end\_time:1500,verbosity:VERBOSE

Enable debug feature on all instances using default options:

❖ By setting the macro SVT\_DEBUG\_OPTS to 1 in the command line, the debug feature is enabled on all instances using default options. The macro will enable the XMLs and Trace files.

gmake <testname> SVT\_DEBUG\_OPTS=1 PA=FSDB



The SVT\_DEBUG\_OPTS option is available through the installed VIP examples, but if required, in customer environments, then a similar feature should be added to their environment.

The PA=FSDB option is available in public examples and is required to enable Verdi libraries, and that when this option is used, then the Debug Opts file will record VIP activity to a file named svt\_model\_log.fsdb.

In addition, the SVT Automated Debug feature will enable waveform generation to an FSDB file, if the Verdi libraries are available. When enabled this feature, it should cause the simulator to dump waveform information only for the VIP interfaces.

When this feature is enabled then all VIP instances that have been enabled for debug will have their messages routed to a file named svt\_debug.transcript.

## A.4 Debug Automation Outputs

The Automated Debug feature generates a *svt\_debug.out* file. It records important information about the debug feature itself, and data about the environment that the VIPs are operating in. This file records the following information:

- **❖** The compiled timeunit for the SVT package
- **❖** The compiled timeunit for each SVT VIP package
- Version information for the SVT library
- Version information for each SVT VIP
- Every SVT VIP instance, and whether the VIP instance has been enabled for debug
- ❖ For every SVT VIP enabled for debug, a list of configuration properties that have been modified to enable debug will be listed
- A list of all methodology phases will be recorded, along with the start time for each phase

The following are the output files generated:

- svt\_debug.out: It records important information about the debug feature itself, and data about the environment that the VIPs are operating. One file is optionally created when this feature is enabled, depending on if the Verdi libraries are available.
- svt\_debug.transcript: Log files generated by the simulation run.
- \* svt\_model\_log.fsdb: Contains PA FSDB information (if the VIP supports this), and which contains other recorded activity. The additional information records signal activity associated with the VIP interface, TLM input (through SIPP ports), other TLM output activity, configurations applied to the VIP, and all callback activity (recorded by before and after callback execution).

#### A.5 FSDB File Generation

To enable FSDB writing capabilities, the simulator compile-time options and environment must be updated to enable this. The steps to enable this are specific to the simulator being used (the {LINUX/LINUX64} label

needs to be replaced based on the platform being used). The ability to write to an FSDB file requires that the user supplies the Verdi dumper libraries when they compile their testbench. If these are not supplied then the VIP will not be enabled to generate the *svt\_model\_log.fsdb* file.

#### A.5.1 VCS

The following must be added to the compile-time command:

```
-debug_access
```

For more information on how to set the FSDB dumping libraries, see Appendix B section in *Linking Novas Files with Simulators and Enabling FSDB Dumping* guide available at:

```
$VERDI_HOME/doc/linking_dumping.pdf.
```

#### A.5.2 Questa

The following must be added to the compile-time command:

```
+define+SVT_FSDB_ENABLE -pli novas_fli.so
```

#### A.5.3 Incisive

The following must be added to the compile-time command:

```
+define+SVT_FSDB_ENABLE -access +r
```

#### A.6 Initial Customer Information

Follow these steps when you call the Synopsys Support Center:

- 1. Before you contact technical support, be prepared to provide the following:
  - **♦** A description of the issue under investigation.
  - **♦** A description of your verification environment.

Enable the Debug Opts feature. For more information, see the "Debug Automation" on page 55.

## A.7 Sending Debug Information to Synopsys

To help you debug testing issues, follow the given instructions to pack all pertinent debug information into one file which you can send to Synopsys (or to other users in your company):

- 1. Create a description of the issue under investigation. Include the simulation time and bus cycle of the failure, as well as any error or warning messages that are part of the failure.
- 2. Create a description of your verification environment. Assemble information about your simulation environment, making sure to include:
  - ♦ OS type and version
  - **♦** Testbench language (SystemVerilog or Verilog)
  - Simulator and version
  - ♦ DUT languages (Verilog)
- 3. Use the VIP case submittal tool to pack a file with the appropriate debug information. It has the following usage syntax:

```
$DESIGNWARE_HOME/bin/snps_vip_debug [-directory <path>]
```

The tool will generate a "<username>.<uniqid>.svd" file in the current directory. The following files are packed into a single file:

- **♦ FSDB**
- ♦ HISTL
- ♦ SLID
- ♦ SVTO
- ♦ SVTX
- ♦ TRACE
- ♦ VCD
- ♦ VPD
- ♦ XML

If any one of the above files are present, then the files will be saved in the "<username>.<uniqid>.svd" in the current directory. The simulation transcript file will not be part of this and it will be saved separately.

The -directory switch can be specified to select an alternate source directory.

- 4. You will be prompted by the case submittal tool with the option to include additional files within the SVD file. The simulation transcript files cannot be automatically identified and it must be provided during this step.
- 5. The case submittal tool will display options on how to send the file to Synopsys.

#### A.8 Limitations

Enabling DEBUG or VERBOSE verbosity is an expensive operation, both in terms of runtime and disk space utilization. The following steps can be used to minimize this cost:

- ♦ Only enable the VIP instance necessary for debug. By default, the +svt\_debug\_opts command enables Debug Opts on all instances, but the 'inst' argument can be used to select a specific instance.
- Use the start\_time and end\_time arguments to limit the verbosity changes to the specific time window that needs to be debugged.