# Rapid Inverse Design of GaN-on-GaN Diode with Guard Ring Termination for BV and $(V_FQ)^{-1}$ Co-Optimization

Nathan Yee M-PAC Lab. San Jose State University California, USA nathan.yee01@sjsu.edu

Albert Lu
M-PAC Lab.
San Jose State University
California, USA
albert.lu@sjsu.edu

Yuhao Zhang *CPES Virginia Tech* Virginia, USA yhzhang@vt.edu Yifan Wang CPES Virginia Tech Virginia, USA yifanwang@vt.edu Matthew Porter CPES Virginia Tech Virginia, USA maporter@vt.edu

Hiu Yung Wong\*
M-PAC Lab.
San Jose State University
California, USA
hiuyung.wong@sjsu.edu

Abstract—GaN-on-GaN vertical diode is a promising device for next-generation power electronics. Its breakdown voltage (BV) is limited by edge termination designs such as guard rings. The design space of guard rings is huge and it is difficult to optimize manually. In this paper, we propose an effective inverse design strategy to co-optimize BV and (V<sub>F</sub>Q)<sup>-1</sup>, where BV, V<sub>F</sub>, and Q are the breakdown voltage, forward voltage, and reserve capacitive charge of the diode, respectively. Using rapid Technology Computer-Aided-Design (TCAD) simulations, neural network (NN), and Pareto front generation, a GaN-on-GaN diode is optimized within 24 hours. We can obtain structures with 200V higher BV at medium (V<sub>F</sub>Q)<sup>-1</sup> or find a nearly ideal BV structure with 25% higher BV<sup>2</sup>/R<sub>on</sub> compared to the best randomly generated TCAD data.

Keywords—Breakdown Voltage, Gallium Nitride (GaN), Machine Learning, Technology Computer-Aided Design (TCAD), Pareto Front

# I. INTRODUCTION

GaN vertical diode is a promising device for nextgeneration power electronics applications [1]-[3]. GaN vertical diode can be formed on Ga-on-Sapphire (or other foreign substrates) wafers or GaN-on-GaN wafers. The former has a lower cost but has a larger leakage current due to threading dislocations [4]-[6]. Therefore, the GaN-on-GaN diode is preferred and chosen in this study.

While GaN has a much larger breakdown field than Silicon due to its large bandgap [7], the breakdown voltage of a GaN vertical diode is limited by the edge termination design [8] such as guard rings (Fig. 1) and junction termination extension (JTE) [9]. Guard-ring designs can have superior tolerance of process variability as compared to JTE, as they are less sensitive to the implant dose and depth. However, the design space of guard rings is huge because it depends on the ring's spacing (S), width (W), number (N), and junction

\*Corresponding Author: <a href="mailto:hiuyung.wong@sjsu.edu">hiuyung.wong@sjsu.edu</a>
N. Yee and A. Lu have equal contributions.

gradient ( $\sigma$ ). The design space explodes when the diode's capacitive charge (Q) and forward voltage (V<sub>F</sub>) are considered which depend on the p-GaN thickness (D) and doping concentration in the anode and the guard rings. Currently, the GaN diode is designed based on human expertise assisted by simulations. Machine learning was recently used to optimize the static metrics of GaN HEMT [10]. However, there is no effective inverse design strategy to co-optimize BV and  $(V_FQ)^{-1}$  with  $V_FQ$  as a switching Figure-Of-Merit (FOM) of power diodes.

In Ref. [11], TCAD, machine learning, and an optimizer are used to perform inverse design to optimize the breakdown voltage (BV) of a GaN-on-GaN vertical diode. In this paper, for the first time, we demonstrate a rapid inverse design strategy (~24 hours) on a GaN-on-GaN diode using TCAD, neural network (NN), and Pareto front generation to perform



Fig. 1. GaN-on-GaN diode used in this study (not in scale for clarity). S, W, D, N, and  $\sigma$  (junction gradient, not shown) are varied in the TCAD structure generation with  $S \in [0.25,5]$ ,  $W \in [0.25,5]$ ,  $D \in [0.01,1]$ ,  $N \in [0,32]$ , and  $\sigma \in [0.01,0.1]$  (units all in  $\mu m$  except for N which is unitless). 266 structures are generated and simulated. Cylindrical coordinates are used and thus this is equivalent to a 3D simulation. The white dashed line shows the cutline in Fig. 10.



Fig. 2. The BV (left), CV (left), and pulsed-IV (right) of the random rapid-TCAD generated structure with the largest rapid-TCAD BV (-1770V). The curves shown are simulated using full TCAD models and the BV is about - 1305V instead of -1770V rapid-TCAD BV (See also Fig. 7).

BV and  $(V_FQ)^{-1}$  co-optimization, which allows the finding of optimized structures by training a neural network on sub-optimal TCAD structures (easy to obtain by randomly assigning S, W, D, N, and  $\sigma$ ).

### II. SIMULATION SETUP

TCAD Sentaurus is used to generate and simulate vertical GaN-on-GaN diode [12]. The setup is based on Ref. [13] and the know-how in Refs. [6] and [14]. The structure is shown in Fig. 1 with guard rings added next to the anode for edge termination. The n-type drift region is  $11.25\mu m$  and is doped with  $10^{16} cm^{-3}$  Silicon. The anode and the guard rings are p-type and doped with  $10^{19}$  cm<sup>-3</sup> magnesium. Fermi-Dirac statistics, incomplete ionization, high-field mobility saturation, and impact ionization are turned on. Model parameters in Ref. [13] are used. The device has an anode radius of  $575\mu m$ . To speed up the simulation, the substrate thickness is set to  $3.25\mu m$ . This increases the forward current compared to a substrate with a normal thickness (e.g.  $350\mu m$ ) but can be calibrated by adding external resistance with mixed-mode simulation if needed.



Fig. 3. Rapid-TCAD BV+CV simulation time distributions of the 266 structures using the rapid-TCAD simulation approach. High BV structures take longer simulation time and are rarer. Therefore, it is impossible to rely on random generation to achieve optimal structures. Some structures take more than 10 hours and thus it is important to use multiple cores. With 50 cores, all simulations finished in 24 hours.

### III. RAPID TCAD SIMULATION

BV simulation is known to be time-consuming. The rapid-BV simulation method in [11] that provides  $\sim 5X$  speed up in BV simulations is used. In this method, impact ionization is removed and the peak electric field is monitored until it reaches 3.3MV/cm (GaN critical field). This allows rapid search for high BV devices which can then be verified using full TCAD simulation or experiment, if necessary.

266 structures have been randomly generated by randomly varying S, W, D, N, and  $\sigma$  (Fig. 1) and BV, pulsed-IV, and CV are simulated with a total simulation time of about 24 hours using 50 cores. Fig. 2 shows the TCAD results of the structure with the highest BV.  $V_F$  is defined when the forward current is 20A and Q is the integrated charge in the CV curve when the reverse bias reaches 60% of the BV. Fig. 3 shows the simulation time distribution of 266 structures as a function of BV.

### IV. NEURAL NETWORK AND PARETO FRONT

Using the 266 rapid-TCAD data, an NN (Fig. 4) is trained to predict BV, R<sub>ON</sub>, V<sub>F</sub>, and Q as surrogate models with S, W,



Fig. 4. The neural network built to predict BV,  $R_{ON}$ ,  $V_F$ , and Q (reverse charge) with diode structure parameters as inputs.



Fig. 5. Training (blue, 266 samples) and validation (orange, additionally 50 new samples) performance of the NN. Ideal prediction is shown in red lines where x = y. The  $R^2$  of the training data are shown.

D, N, and  $\sigma$  as inputs. Fig. 5 shows the training and validation results. It can be seen that the model can predict the training and validation data well except for a saturation in the prediction of the BV at the high BV region due to the lack of high BV samples in the training data. However, this is proven not to be an issue in inverse design.

This NN is then used as a surrogate model to co-optimize the BV and  $(V_FQ)^{-1}$  using the NSGA-II algorithm [15] as a multi-objective optimization problem to establish a Pareto front by maximizing both BV and  $(V_FQ)^{-1}$  (Fig. 6). 150 generations are used to construct the Pareto front.

Fig. 7 shows the rapid TCAD simulation training data distribution and the Pareto front generated. For  $(V_FQ)^{-1}$  in the  $0.03V^{-1}(nC)^{-1}$  to  $0.04\ V^{-1}(nC)^{-1}$  range, the BV is increased by up to 250V in the Pareto front prediction. For low  $(V_FQ)^{-1}$ ,



Fig. 6. The rapid inverse design framework. Rapid-TCAD is used to easily and randomly generate 266 sub-optimal structures. They are used to train a NN as the surrogated model, which will be used to find the Pareto front to discover structures with more superior performance without human expertise. The time used in each step is shown. Due to the rapid BV simulation and the use of Pareto front, inverse design and optimization can be finished in 24 hours.



Fig. 7. Distribution of the rapid-TCAD training data and the optimized Pareto front in a BV vs.  $(V_FQ)^{-1}$  plot. Note that the BV are obtained in rapid-TCAD simulation. The maximum BV obtained is only -1305V when the structure is simulated in full-TCAD simulation in Sample A.

there is a saturation in the BV prediction due to the saturation in the NN prediction in Fig. 5. Four points with the highest BV in the Pareto front were selected to be verified using full TCAD simulations. Their BV curves are shown in Fig. 8 and BV,  $R_{ON}$ ,  $V_F$ , and Q are shown in Fig. 9. It can be seen that BV as large as -1995V is achieved which is almost 95% of the ideal 1-D parallel-plate limit (Fig. 8) and 25% higher  $R_{ON}$  compared to the best randomly generated TCAD data (Fig. 9).

Fig. 10 plots the E-field distribution of the structures with the highest BV discovered by the optimization process and by random TCAD generation using full-TCAD simulations. It can be seen that the designs discovered by the optimization



Fig. 8. BV plots of the 4 Pareto points with the highest BV, TCAD Best Sample A (see Fig. 7 and Fig. 9) and 1D ideal structure (parallel-plate limit).

|                  | Structure Parameters |           |    |           |           | Figures of Merit (FOM)  |                    |           |        |                                                |                                             |
|------------------|----------------------|-----------|----|-----------|-----------|-------------------------|--------------------|-----------|--------|------------------------------------------------|---------------------------------------------|
| Pareto<br>Points | G<br>(μm)            | W<br>(μm) | N  | σ<br>(μm) | D<br>(μm) | R <sub>on</sub><br>(mΩ) | V <sub>F</sub> (V) | Q<br>(nC) | BV (V) | Normalized<br>BV <sup>2</sup> /R <sub>on</sub> | Normalized (V <sub>F</sub> Q) <sup>-1</sup> |
| 1                | 1.40                 | 4.26      | 25 | 0.097     | 0.32      | 1.3                     | 4.7                | 10.8      | 1383   | 0.79                                           | 1.1                                         |
| 2                | 1.39                 | 4.91      | 32 | 0.100     | 0.70      | 2.8                     | 5.7                | 13.9      | 1944   | 0.72                                           | 0.71                                        |
| 3                | 1.12                 | 2.90      | 29 | 0.095     | 0.51      | 1.7                     | 5.1                | 14.4      | 1995   | 1.25                                           | 0.76                                        |
| 4                | 1.37                 | 5.00      | 32 | 0.097     | 0.41      | 1.8                     | 4.9                | 11.8      | 1615   | 0.77                                           | 0.97                                        |
| TCAD<br>Best     | 1.13                 | 3.11      | 9  | 0.094     | 0.30      | 0.91                    | 4.6                | 12.2      | 1305   | 1                                              | 1                                           |

Fig. 9. The FOM and structures of the 4 best BV structures predicted by the Pareto front in Fig. 7. The structure and FOM of the training data from TCAD with the highest BV are also shown (Sample A in Fig. 7). All the data shown are simulated with full TCAD models. The pink boxes highlight the superior performance of the Pareto front structures compared to the training data.

process have successfully smoothed out the electric field to increase the breakdown voltage using the guard rings.

It should also be noted that the designs predicted by the Pareto front from  $(V_FQ)^{\text{-}1}=0.03V^{\text{-}1}(nC)^{\text{-}1}$  to  $0.04\ V^{\text{-}1}(nC)^{\text{-}1}$  do not perform as well as the front indicates in the full-TCAD simulation. However, most of them still demonstrate an improvement in BV compared to the rapid-TCAD data with one of them as much as 200V.

## V. CONCLUSION

Using a novel inverse design strategy, we can obtain GaN diode structures with 200V higher BV at medium  $(V_FQ)^{-1}$  or find a nearly ideal BV structure with 25% higher  $BV^2/R_{on}$  compared to the best randomly generated TCAD data. This approach shows great potential to accelerate power device optimization using the data of low-cost sub-optimal devices.

# ACKNOWLEDGMENT

This material is based upon work supported by the National Science Foundation under Grant No. ECCS-2134374.



Fig. 10. Electric field distribution cutting at the junction along the white dashed line in Fig. 1 at breakdown for the TCAD Best Sample A (BV  $\sim$  -1350V) and Pareto Point 3 (BV  $\sim$  -1995V). Dashed lines are guidance to show that the Pareto Point 3 is more effective in smoothing the E-field.

### REFERENCES

- Y. Zhang et al., "Multidimensional device architectures for efficient power electronics," Nature Electronics, volume 5, pages723-734 (2022).
- [2] R. J. Kaplar et al., "Development of High-Voltage Vertical GaN PN Diodes," 2020 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 2020, pp. 5.1.1-5.1.4, doi: 10.1109/IEDM13553.2020.9372079.
- R T. Oka, "Recent development of vertical GaN power devices," Jpn. J. Appl. Phys., vol. 58, no. SB, p. SB0805, Apr. 2019, doi: 10.7567/1347-4065/ab02e7.
- [4] Y. Zhang et al., "Origin and Control of OFF-State Leakage Current in GaN-on-Si Vertical Diodes," in IEEE Transactions on Electron Devices, vol. 62, no. 7, pp. 2155-2161, July 2015, doi: 10.1109/TED.2015.2426711.
- [5] Y. Zhang et al., "Design space and origin of off-state leakage in GaN vertical power diodes," 2015 IEEE International Electron Devices Meeting (IEDM), 2015, pp. 35.1.1-35.1.4, doi: 10.1109/IEDM.2015.7409830.
- [6] Victor Moroz et al., "The Impact of Defects on GaN Device Behavior: Modeling Dislocations, Traps, and Pits", ECS J. Solid State Sci. Technol. 2016, volume 5, issue 4, P3142-P3148.
- [7] Y. Zhang and T. Palacios, "(Ultra)Wide-Bandgap Vertical Power FinFETs," IEEE Trans. Electron Devices, vol. 67, no. 10, pp. 3960-3971, Oct. 2020, doi: 10.1109/TED.2020.3002880.
- [8] K. Kinoshita et al., "Guard ring assisted RESURF: a new termination structure providing stable and high breakdown voltage for SiC power devices," Proceedings of the 14th International Symposium on Power Semiconductor Devices and Ics, 2002, pp. 253-256, doi: 10.1109/ISPSD.2002.1016219.
- [9] J. Wang et al., "High voltage, high current GaN-on-GaN p-n diodes with partially compensated edge termination," Appl. Phys. Lett., vol. 113, no. 2, p. 023502, Jul. 2018, doi: 10.1063/1.5035267.
- [10] S. Mishra and N. Chaturvedi, "Multi-output deep learning model for simultaneous prediction of figure of merits (I<sub>on</sub>, G<sub>m</sub>, and V<sub>th</sub>) of gallium nitride high electron mobility transistors," Journal of Applied Physics 131, 064901 (2022), doi: https://doi.org/10.1063/5.0070262
- [11] Albert Lu et al., "Vertical GaN Diode BV Maximization through Rapid TCAD Simulation and ML-enabled Surrogate Model," Solid-State Electronics, Volume 198, December 2022, 108468.
- [12] Sentaurus<sup>TM</sup> Device User Guide Version S-2021.06, June 2021.
- [13] Sentaurus Technology Template: Simulation of Vertical GaN Devices: Trench-Gate MOSFET and Diodes, Synopsys Inc., 2021.
- [14] H. Y. Wong et al., "Normally-off GaN HFET based on Layout and Stress Engineering", IEEE Electron Device Letters, 37 (12), 1621-1624
- [15] K. Deb et al., "A fast and elitist multiobjective genetic algorithm: NSGA-II," in IEEE Transactions on Evolutionary Computation, vol. 6, no. 2, pp. 182-197, April 2002, doi: 10.1109/4235.996017.