Document No.: 031-MP29A-02

# DATA SHEET

| Product              | Battery Protect Solution IC |
|----------------------|-----------------------------|
| Product code         | MP29A                       |
| Floduct code         | ( 001-MP29A-00 )            |
| Production Form      | TEP - 5L,BD44               |
| Date of Registration | May. 15. 2006               |

| Issued   | Checked | Approved |
|----------|---------|----------|
| Africa   | 34      | 24       |
| S.W.Park | S.H.Ahn | D.G.Jang |
| 4/4      | 4/4     | 4/4      |



ITM Semiconductor Co., LTD 5445, Sangdaewon-Dong, Chungwon-Gu, Sungnam-Si, Kyunggi-Do, 462-819, Korea

Tel: +82 - 31 - 732 - 3344 Fax: +82 - 31 - 732 - 2227

### ■ Contents

| 1. Features                                                   | Page 1  |
|---------------------------------------------------------------|---------|
| 2. Outline                                                    | Page 2  |
| 3. Pin Assignment                                             | Page 3  |
| 4. Block Diagram                                              | Page 3  |
| 5. Absolute Maximum Rating                                    | Page 4  |
| 6. Electrical Characteristics                                 | Page 4  |
| 7. Measuring Circuit                                          | Page 9  |
| 8. Operation                                                  | Page 10 |
| 1) Overcharge detector (VD1)                                  | Page 10 |
| 2) Overdischarge detector (VD2)                               | Page 10 |
| 3) Overcurrent detector, Short detector (VD3, Short Detector) | Page 11 |
| 4) Charger detector                                           | Page 11 |
| 9. Application Circuit                                        | Page 12 |
| 10. Timing Chart                                              | Page 13 |
| 11. Package Description                                       | Page 15 |
| 12. Marking Contents                                          | Page 16 |

#### ■ Features

- 1. Protection IC and Common Drain Dual-Nch MOSFET are integrated into One-packaging IC.
- 2. Reduced Pin-Count by fully connecting internally.
- 3. Protection IC (MITSUMI社)
  - ① Uses high withstand voltage CMOS process
    - Charger connection section absolute maximum rating 32V.
  - 2 Detection voltage precision
    - Overcharge detection voltage

$$\pm 25 \text{ mV} \text{ (Ta=25}^{\circ}\text{C)}, \pm 45 \text{ mV} \text{ (Ta=-30~75}^{\circ}\text{C)}$$

- Overdischarge detection voltage

$$\pm 35 \text{ mV} \text{ (Ta=25 °C)}, \pm 75 \text{ mV} \text{ (Ta=-30~75 °C)}$$

- Discharge overcurrent detection voltage

- Charging overcurrent detection voltage

$$\pm 20$$
 mV (Ta=25 °C),  $\pm 40$  mV (Ta=-30~75 °C)

- 3 Built-in detection delay times (timer circuit)
  - Overcharge detection delay time

$$\pm 0.2$$
 s (Ta=25°C), +0.5s, -0.4 s (Ta=-30~75°C)

- Overdischarge detection delay time

$$\pm 4$$
 ms (Ta=25°C), +10ms, -8ms (Ta=-30~75°C)

- Discharge overcurrent detection delay time

$$\pm 1.2$$
 ms (Ta=25°C), +3.0ms, -2.4ms (Ta=-30~75°C)

- Charging overcurrent detection delay time

$$\pm 1.6$$
 ms (Ta=25°C), +4ms  $-3.2$ ms (Ta=-30~75°C)

- Short detection delay time

+160
$$\mu$$
s, -120 $\mu$ s (Ta=25°C), +400 $\mu$ s, -200 $\mu$ s (Ta=-30~75°C)

- 4 With abnormal charger detection function
- 5 0V charge function allowed
- 4. Common Drain Dual-Nch MOSFET (AOS社)
  - ① Using advanced trench technology to provide excellent  $R_{DS(ON)}$ , low gate charge and operation with gate voltage as low as 2.5V while retaining a 12V  $V_{GS(MAX)}$ .
  - 2 ESD protected
  - 3 Common drain configuration
  - 4 General characteristics
    - $V_{DS} (V) = 30V$
    - $I_D (A) = 8A$
    - $R_{SS(ON)}$  <  $46m\Omega$  ( $V_{GS}$  = 4.5V ,  $I_D$  = 5A)
    - ESD Rating: 2000V HBM

#### Outline

This is a battery protect solution IC which is integrated the protection IC developed for 1-cell series use in lithium ion/lithium polymer secondary batteries and Dual-Nch MOSFET. It functions to protect the battery by detecting overcharge, overdischarge, discharge overcurrent and other abnormalities and turning off internal Nch MOSFET. The protection IC is composed of four voltage detectors, short detection circuit, reference voltage sources, oscillator, counter circuit and logical circuits.

The  $C_{\text{OUT}}$  pin (charge FET control pin) and  $D_{\text{OUT}}$  pin (discharge FET control pin) outputs are CMOS output, and can drive the internal Nch MOSFET directly. The  $C_{\text{OUT}}$  output becomes low level after delay time fixed in the IC if overcharge is detected. The  $D_{\text{OUT}}$  output becomes low level after delay time fixed in the IC if overdischarge, discharge overcurrent or short is detected. On overcharge state, if the  $V_{\text{DD}}$  voltage is less than the overcharge release voltage, the  $C_{\text{OUT}}$  output becomes high level after delay time fixed in the IC.

Once overdischarge has been detected, overdischarge is released and the D<sub>OUT</sub> output becomes high level after delay time fixed in the IC, if the voltage of the battery rises more than the overdischarge detection voltage with connecting the charger, or more than the overdischarge release voltage without connecting the charger. Charging current can be supplied to the battery discharged up to 0V. Once discharge overcurrent or short has been detected, the state of discharge overcurrent or short is released by opening the loads, and the D<sub>OUT</sub> output becomes high level after delay time fixed in the IC. On overdischarge state, the supply current is reduced as less as possible.

### ■ Pin Assignment

TEP-5L <TOP VIEW>



| 1 | T <sub>P</sub> (NC) |
|---|---------------------|
| 2 | Source 1            |
| 3 | Source 2            |
| 4 | $V_{DD}$            |
| 5 | <b>V</b> _          |

### ■ Block Diagram



# ■ Absolute Maximum Rating

 $\times T_{OPR}=25^{\circ}C$ , Source1(V<sub>ss</sub>)=0V

| Item                                     | Symbol            | Rating                                      | Unit         |
|------------------------------------------|-------------------|---------------------------------------------|--------------|
| Supply Voltage                           | $V_{DD}$          | -0.3 ~ 12                                   | V            |
| V- Terminal Input Voltage                | V-                | V <sub>DD</sub> -32 ~ V <sub>DD</sub> +0.3  | V            |
| C <sub>OUT</sub> Terminal Output Voltage | V <sub>COUT</sub> | V <sub>DD</sub> -32 ~ V <sub>DD</sub> +0.3  | V            |
| D <sub>OUT</sub> Terminal Output Voltage | $V_{\text{DOUT}}$ | V <sub>SS</sub> -0.3 ~ V <sub>DD</sub> +0.3 | ٧            |
| Operation Temperature                    | T <sub>OPR</sub>  | -40 ~ +85                                   | $^{\circ}$ C |
| Storage Temperature                      | T <sub>STG</sub>  | -55 ~ +125                                  | $^{\circ}$   |
| Drain-Source Voltage                     | V <sub>DS</sub>   | 30                                          | V            |
| Gate-Source Voltage                      | V <sub>GS</sub>   | ±12                                         | V            |

### ■ Electrical Characteristics

<u>★ Topr=25℃</u>

| Item                                       | Symbol             | Measure Condition                 | Min.                 | Тур.                         | Max.                         | Unit | *1 |
|--------------------------------------------|--------------------|-----------------------------------|----------------------|------------------------------|------------------------------|------|----|
| Operating Input Voltage                    | V <sub>DD</sub> 1  | $V_{\text{DD}}$ - $V_{\text{SS}}$ | 1.5                  | -                            | 10.0                         | V    | Α  |
| Current Consumption                        | I <sub>DD</sub>    | $V_{DD} = 3.9V, V- = 0V$          | -                    | 3.0                          | 6.0                          | μA   | Н  |
| Current Consumption at Stand-By            | Is                 | $V_{DD} = 2.0V$                   | -                    | 0.2                          | 0.5                          | μA   | Н  |
| Overcharge Detection Voltage               | V <sub>DET</sub> 1 | $R1 = 1k\Omega$                   | 4.250                | 4.275                        | 4.300                        | V    | В  |
| Overdischarge Detection Voltage            | V <sub>DET</sub> 2 | $V- = 0V$ $R1 = 1k\Omega$         | 2.765                | 2.800                        | 2.835                        | V    | D  |
| Overdischarge Release Voltage              | V <sub>REL</sub> 2 | $R1 = 1 k\Omega$                  | 2.930                | 3.000                        | 3.070                        | V    | D  |
| Discharging Overcurrent Detection Voltage  | V <sub>DET</sub> 3 | $V_{DD} = 3V$ $R2 = 2.2k\Omega$   | 0.040                | 0.050                        | 0.060                        | V    | F  |
| Discharging Overcurrent  Detection Current | -                  | $V_{DD} = 3V$ $R2 = 2.2k\Omega$   | 0.77                 | 1.13                         | 1.76                         | А    | F  |
| Charging Overcurrent  Detection Voltage    | V <sub>DET</sub> 4 | $V_{DD} = 3V$ $R2 = 2.2k\Omega$   | -0.095               | -0.075                       | -0.055                       | ٧    | G  |
| Charging Overcurrent  Detection Current    | -                  | $V_{DD} = 3V$ $R2 = 2.2k\Omega$   | -2.94                | -1.70                        | -0.96                        | Α    | G  |
| Short Detection Voltage                    | $V_{\text{SHORT}}$ | $V_{DD} = 3V$                     | V <sub>DD</sub> -1.2 | V <sub>DD</sub> <b>-</b> 0.9 | V <sub>DD</sub> <b>-</b> 0.6 | V    | F  |
|                                            |                    |                                   |                      |                              |                              |      |    |

※ Topr=25℃

| Item                            | Symbol              | Measure Condition                                          | Min. | Тур.   | Max. | Unit               | *1 |
|---------------------------------|---------------------|------------------------------------------------------------|------|--------|------|--------------------|----|
| Overcharge Detection            | tV <sub>DET</sub> 1 | $V_{DD} = 3.6V \rightarrow 4.6V$                           | 0.8  | 1.0    | 1.2  | s                  | В  |
| Delay Time                      | CADELL              | V DD = 0.0V -4.0V                                          | 0.0  | 1.0    | 1.2  | 3                  |    |
| Overdischarge Detection         | tV <sub>DET</sub> 2 | $V_{DD} = 3.6V \rightarrow 2.2V$                           | 16.0 | 20.0   | 24.0 | ms                 | D  |
| Delay Time                      | ( V DEIZ            | V DD = 0.0 V 2.2 V                                         | 10.0 | 20.0   | 24.0 | mo                 |    |
| Discharging Overcurrent         | tV <sub>DET</sub> 3 | $V_{DD} = 3V$ ,                                            | 4.8  | 6.0    | 7.2  | ms                 | D  |
| Detection Delay Time            | I V DEI O           | $V- = 0V \rightarrow 1V$                                   | 7.0  | 0.0    | 1.2  | ilio               | D  |
| Charging Overcurrent            | tV <sub>DET</sub> 4 | $V_{DD} = 3V$ ,                                            | 6.4  | 8.0    | 9.6  | ms                 | F  |
| Detection Delay Time            | L V DET4            | $V- = 0V \rightarrow -1V$                                  | 0.4  | 0.0    | 9.0  | Cilli              | '  |
| Short Detection                 |                     | $V_{DD} = 3V$ ,                                            | 280  | 80 400 | 560  | μs                 | F  |
| Delay Time                      | t <sub>short</sub>  | $V- = 0V \rightarrow 3V$                                   | 200  | 400    |      |                    |    |
| Drain-Source Breakdown Voltage  | BV <sub>DSS</sub>   | $I_D=250\mu\text{A},\ V_{GS}=0\text{V}$                    | 30   | -      | -    | V                  |    |
| Zana Cata Valtana Duain Commant | I <sub>DSS</sub>    | V <sub>DS</sub> =24V, V <sub>GS</sub> =0V                  |      |        | 1    |                    |    |
| Zero Gate Voltage Drain Current |                     | T <sub>J</sub> =55 ℃                                       | -    | -      | 5    | μА                 |    |
| Gate-Body Leakage Current       | I <sub>GSS</sub>    | $V_{DS}$ =0V, $V_{GS}$ = $\pm 10V$                         | -    | -      | 10   | μА                 |    |
| Gate-Source Breakdown Voltage   | $BV_GSO$            | $V_{DS}$ =0 $V$ , $I_{G}$ = $\pm 250 \mu A$                | ±12  | -      | -    | V                  |    |
| Gate Threshold Voltage          | $V_{\text{GS(th)}}$ | $V_{\text{DS}}=V_{\text{GS}}, I_{\text{D}}=250\mu\text{A}$ | 0.6  | 1.0    | 1.5  | V                  |    |
|                                 |                     | $V_{GS}$ =10V, $I_D$ =5A                                   |      | 34     | 40   | mΩ                 |    |
| Static Source-Source            |                     | T <sub>J</sub> =125 ℃                                      | -    | 52     | 62   | 11122              |    |
| ON-Resistance                   | R <sub>SS(ON)</sub> | $V_{GS}$ =4.5V, $I_D$ =5A                                  | -    | 40     | 46   | $\mathbf{m}\Omega$ |    |
|                                 |                     | $V_{GS}$ =2.5V, $I_D$ =3A                                  | -    | 52     | 66   | $\mathbf{m}\Omega$ |    |
| Diode Forward Voltage           | V <sub>SD</sub>     | I <sub>S</sub> =1A, V <sub>GS</sub> =0V                    | 0.50 | 0.76   | 0.90 | V                  |    |
| Maximum Body-Diode              |                     |                                                            |      |        | 4.5  | ^                  |    |
| Continuous Current              | Is                  |                                                            |      |        | 4.5  | Α                  |    |

Note: \*1 The test circuit symbols.

※ Tope=-30~75°C

| Item                                         | Symbol              | Measure Condition                        | Min.                 | Тур.                         | Max.                         | Unit | *1 |
|----------------------------------------------|---------------------|------------------------------------------|----------------------|------------------------------|------------------------------|------|----|
| Overcharge Detection Voltage                 | V <sub>DET</sub> 1  | $R1 = 1k\Omega$                          | 4.230                | 4.275                        | 4.320                        | V    | В  |
| Overdischarge Detection Voltage              | V <sub>DET</sub> 2  | $V- = 0V$ $R1 = 1k\Omega$                | 2.725                | 2.800                        | 2.875                        | ٧    | D  |
| Overdischarge Release Voltage                | V <sub>REL</sub> 2  | $V- = 0V$ $R1 = 1k\Omega$                | 2.910                | 3.000                        | 3.090                        | V    | D  |
| Discharging Overcurrent  Detection Voltage   | V <sub>DET</sub> 3  | $V_{DD} = 3V$ $R2 = 2.2k\Omega$          | 0.030                | 0.050                        | 0.070                        | V    | F  |
| Charging Overcurrent  Detection Voltage      | V <sub>DET</sub> 4  | $V_{DD} = 3V$ $R2 = 2.2k\Omega$          | -0.115               | -0.075                       | -0.035                       | V    | G  |
| Short Detection Voltage                      | V <sub>SHORT</sub>  | $V_{DD} = 3V$                            | V <sub>DD</sub> -1.2 | V <sub>DD</sub> <b>-</b> 0.9 | V <sub>DD</sub> <b>-</b> 0.6 | V    | F  |
| Overcharge Detection Delay Time              | tV <sub>DET</sub> 1 | $V_{DD} = 3.6V \rightarrow 4.6V$         | 0.6                  | 1.0                          | 1.5                          | S    | В  |
| Overdischarge Detection Delay Time           | tV <sub>DET</sub> 2 | $V_{DD} = 3.6V \rightarrow 2.2V$         | 12.0                 | 20.0                         | 30.0                         | ms   | D  |
| Discharging Overcurrent Detection Delay Time | tV <sub>DET</sub> 3 | $V_{DD} = 3V,$ $V- = 0V \rightarrow 1V$  | 3.6                  | 6.0                          | 9.0                          | ms   | D  |
| Charging Overcurrent Detection Delay Time    | tV <sub>DET</sub> 4 | $V_{DD} = 3V,$ $V- = 0V \rightarrow -1V$ | 4.8                  | 8.0                          | 12.0                         | ms   | F  |
| Short Detection<br>Delay Time                | t <sub>short</sub>  | $V_{DD} = 3V,$ $V- = 0V \rightarrow 3V$  | 200                  | 400                          | 800                          | μs   | F  |



Figure 1: On-Regin Characteristics



Figure 2: Transfer Characteristics



Figure 3: On-Resistance vs. Drain Current and Gate Voltage



Figure 4: On-Resistance vs. Junction Temperature



Figure 5: On-Resistance vs. Gate-Source Voltage



Figure 6: Body-Diode Characteristics



Figure 7: Gate-Charge Characteristics



Figure 8: Capacitance Characteristics

### ■ Measuring Circuit





E.



В.









D.





#### Operation

#### 1. Overcharge detector (VD1)

VD1 monitors  $V_{DD}$  terminal voltage, and when the voltage of  $V_{DD}$  terminal crosses overcharge detection voltage (Typ. 4.275V) from the low value to the value higher than the overcharge detection voltage, VD1 sense a overcharging and an internal charging control Nch MOSFET turns to OFF with  $C_{OUT}$  terminal being low level.

After detecting overcharge when the  $V_{DD}$  terminal voltage is coming down to a level lower than overcharge release voltage, internal charging control Nch MOSFET turns to ON with  $C_{OUT}$  terminal being high level.

After detecting overcharge in the  $V_{DD}$  terminal voltage, connecting system load to the battery charger side makes load current allowable supplied to parasitic diode of charging control FET. The  $C_{OUT}$  terminal level would be high when the  $V_{DD}$  terminal level is lower than the overcharge detection voltage, so the internal Nch MOSFET turns ON, and it accepts to charge the battery.

There are delay time set in the protection IC when the overcharge and the overcharge release are detected. When the  $V_{DD}$  level is going up to a level higher than overcharge detection voltage if the  $V_{DD}$  voltage would be back to a level lower than the overcharge detection voltage within a time period of the overcharge detection delay time (Typ. 1.0s). The overcharge detection does not release when returning to former state in the overcharge release delay time even if the load is connected after the charger is removed when the  $V_{DD}$  terminal voltage is lower than the overcharge release voltage with the overcharge detected.

A level shifter incorporated in a buffer drive for the  $C_{\text{OUT}}$  to the V- terminal voltage and the high level of  $C_{\text{OUT}}$  is set to  $V_{\text{DD}}$  voltage with CMOS buffer.

#### 2. Overdischarge detector (VD2)

VD2 monitors  $V_{DD}$  terminal voltage, and when the voltage crosses the overdischarge detection voltage (Typ. 2.800V) from high value to a value lower than the overdischarge detection voltage, VD2 sense an overdischarge and an internal discharging control Nch MOSFET turns to OFF with  $D_{OUT}$  terminal being at low level.

Once overdischarge has been detected, overdischarge is released and the  $D_{\text{OUT}}$  output becomes high level, if the voltage of the battery rises more than the overdischarge detection voltage with connecting the charger, or more than the overdischarge release voltage without connecting the charger. Charging current is supplied through a parasitic diode of Nch MOSFET when the  $V_{\text{DD}}$  terminal voltage is below the overdischarge detection voltage to the connection of the charger, and the  $D_{\text{OUT}}$  terminal enters the state which can be discharged by becoming high level, and turning on Nch MOSFET when the  $V_{\text{DD}}$  terminal voltage rises more than the overdischarge detection voltage.

The  $C_{\text{OUT}}$  terminal becomes high level and charging current is supplied if the voltage of the charger is more than the maximum value of 0V charging lowest operating voltage when the voltage of the battery is 0V.

An output delay time (Typ.  $20\,\text{ms}$ ) for the overdischarge detection is fixed internally. When  $V_{DD}$  terminal voltage becomes lower the overdischarge detection voltage if  $V_{DD}$  terminal higher more than the over discharge detection voltage in delay time even does not enter the overdischarge detection mode. Moreover, when the overdischarge release, delay time is set.

All the circuits are stopped, and after the overdischarge is detected, it is assumed the state of the standby, and decreases the current (standby current) which IC consumes as much as possible.

Output type of  $D_{OUT}$  terminal is CMOS having high level of  $V_{DD}$  and low level of  $V_{SS}$ .

#### 3. Overcurrent detector, Short detector (VD3, Short Detector)

When the V- terminal voltage is going up to a value during the short detection voltage (Typ.  $V_{\text{DD}}$ -0.9V) and overdischarge current detection voltage (Typ. 0.050V) is overdischarge current detection mode, when the V- terminal voltage higher than short detection voltage makes the short detection mode. This leads the internal discharge control Nch MOSFET turns to OFF with the  $D_{\text{OUT}}$  terminal being at low level.

An output delay time for the overdischarge current detection (Typ. 6ms) is fixed internally. When V- terminal voltage becomes during the overdischarge current detection voltage and the short circuit detection if V- terminal lowers more than the over discharge current detection voltage in delay time even does not enter the over discharge current detection mode.

The delay time set in IC exists when the short circuit is detected (Typ.  $400\mu s$ ).

The overcurrent release resistance is built into between V- terminal and V<sub>ss</sub> terminal. When the load opened after detecting the overdischarge current or the short circuit. V- terminal is pulled down to the V<sub>ss</sub> through the overdischarge current release resistance, and IC returns automatically from the overdischarge current or the short circuit detection mode when V-terminal voltage becomes below the overdischarge current detection voltage. When the overdischarge current or the short circuit is detected, the overdischarge current release resistance is turned on. The overdischarge current release resistance is usually turned OFF on the normal state (chargable or dischargable state).

#### 4. Charger detector (VD4)

VD4 monitors V- terminal voltage, when  $D_{\text{out}}$  output becomes high level, and V- terminal voltage is coming down to a level lower than the charger detection voltage. If excess current can flow, then the V- terminal voltage drops below the charger detection voltage. This prevents current flow into the circuit by turning OFF the internal Nch MOSFET with the  $C_{\text{out}}$  terminal being at low level. Charger detection releases when V- terminal is coming up to a high level than the charger detection voltage.

### ■ Application Circuit ( Example )



Application Hint

R1 and C1 stabilize a supply voltage ripple. However, the detection voltage rises by the current of penetration in IC of the voltage detection when R1 is enlarged, and the value of R1 is adjusted to  $1\text{k}\Omega$ . Moreover, adjust the value of C1 to  $0.1\mu\text{F}$  or more to do the stability operation, please.

R1 and R2 resistors are current limit resistance if a charger is connected reversibly or a high-voltage charger that exceeds the absolute maximum ration is connected. R1 and R2 may cause a power consumption will be over rating of power dissipation, therefore the R1+R2 should be more than  $1 \text{k}\Omega$ . Moreover, if R2 is too enlarged, the charger connection release cannot be occasionally done after the overdischarge is detected, so adjust the value of R2 to  $10 \text{k}\Omega$  or less, please.

C2 and C3 capacitors have effect that the system stability about voltage ripple or imported noise. After check characteristics, decide that these capacitors should be inserted or not, where should be inserted, and capacitance value, please.

### ■ Timing Chart

1. Overcharge, Abnormal Charger operations



2. Overdischarge, Discharging Overcurrent and Short operations



### ■ Package Description



|        |       | DIMENSIONS |       |      |  |
|--------|-------|------------|-------|------|--|
| SYMBOL | MIN.  | NOM.       | MAX.  | NOTE |  |
| Α      | 0.750 | 0.800      | 0.850 |      |  |
| A1     | 0.623 | 0.673      | 0.723 |      |  |
| A2     | -     | -          | 0.050 |      |  |
| D      | 5.900 | 6.000      | 6.100 |      |  |
| D1     | 5.320 | 5.370      | 5.420 |      |  |
| D2     | 5.270 | 5.320      | 5.370 |      |  |
| D3     |       | 2.220 RE   | ĒF.   |      |  |
| E      | 2.000 | 2.100      | 2.200 |      |  |
| E1     | 1.950 | 2.000      | 2.050 |      |  |
| E2     |       | 1.330 RE   | ĒF.   |      |  |
| θ      | -     | -          | 10 °  |      |  |
| е      |       | 0.650 BSC  |       |      |  |
| e1     |       | 1.300 BSC  |       |      |  |
| L      | 0.410 | _          |       |      |  |
| b      | 0.240 | 0.290      | 0.340 |      |  |
| b1     | 0.300 | 0.350      | 0.400 |      |  |

#### <u>NOTE</u>

- 1. LEAD BURR: VERTICAL MAX 0.025
  HORIZONTAL MAX 0.025
  BURR SIDE: ALL TOP SIDE
  2. MOLD BURR & FLASH: PACKAGE OUT LINE BURR MAX 0.100
  EXPOSED PAD FLASH MAX 0.200
  3. PACKAGE WARPAGE MAX 0.025
  4. LEAD AND EXPOSED PAD PLATING: PURE TIN

THICKNESS> 7.62~25.4um

### ■ Marking Contents

