

### 600V N-Channel MOSFET

#### **Features**

- 7.5A,600v,RDS(on)=1.2Ω@VGS=10V
- Gate charge (Typical 30nC)
- High ruggedness
- Fast switching
- 100% AvalancheTested
- Improved dv/dt capability





#### **General Description**

This Power MOSFET is produced using Truesemi's advanced planar stripe, DMOS technology. This latest technology has been especially designed to minimize on-state resistance, have a high rugged avalanche characteristics. These devices are well suited for high efficiency switch mode power supplies, active power factor correction, electronic lamp ballasts based on half bridge topology.



### **Absolute Maximum Ratings**

| Symbol   | Parameter                                                                    |        | TSP8N60M  | TSF8N60M | Units |
|----------|------------------------------------------------------------------------------|--------|-----------|----------|-------|
| VDSS     | Drain to Source Voltage                                                      |        | 600       |          | V     |
| ID       | Continuous Drain Current(@TC = 25°C)                                         |        | 7.5       | 7.5 7.5* |       |
|          | Continuous Drain Current(@TC = 100°C)                                        |        | 4.5       | 4.5*     | Α     |
| IDM      | Drain Current Pulsed (No                                                     | ote 1) | 30        | 30*      | Α     |
| VGS      | Gate to Source Voltage                                                       |        | ±30       |          | ٧     |
| EAS      | Single Pulsed Avalanche Energy (No.                                          | ote 2) | 285       |          | mJ    |
| EAR      | Repetitive Avalanche Energy (No.                                             | ote 1) | 15.5      |          | mJ    |
| dv/dt    | Peak Diode Recovery dv/dt (No                                                | te 3)  | 4.5       |          | V/ns  |
| PD       | Total Power Dissipation(@TC = 25 °C)                                         |        | 165       | 55       | W     |
|          | Derating Factor above 25 °C                                                  |        | 1.21      | 0.4      | W/°C  |
| TSTG, TJ | Operating Junction Temperature & Storage Temperature                         |        | -55 ~ 150 |          | °C    |
| TL       | Maximum Lead Temperature for soldering purpose, 1/8 from Case for 5 seconds. |        | 300       |          | °C    |

#### **Thermal Characteristics**

| Symbol | Parameter                               | TSP8N60M | TSF8N60M | Units |
|--------|-----------------------------------------|----------|----------|-------|
| Rejc   | Thermal Resistance, Junction-to-Case    | 0.85     | 2.2      | °C/W  |
| Recs   | Thermal Resistance, Case-to-Sink Typ    | 0.5      |          | °C/W  |
| Reja   | Thermal Resistance, Junction-to-Ambient | 62.5     | 62.5     | °C/W  |



### Electrical Characteristics (TC = 25 °C unless otherwise noted)

| in Typ  | ур Мах   | Units |
|---------|----------|-------|
| •       | •        | •     |
| 00      |          | V     |
| - 0.57  | ).57     | V/°C  |
|         | 10       | uA    |
|         | 100      | uA    |
|         | 100      | nA    |
|         | 100      | nA    |
|         |          |       |
| 0       | 4.0      | V     |
| - 1.0   | 1.0 1.2  | Ω     |
|         |          |       |
| - 1255  | 255      |       |
| - 115   | 115      | pF    |
| - 14.2  | 4.2      |       |
|         |          |       |
| - 22    | 22       |       |
| - 90    | 90       |       |
| - 76    | 76       | ns    |
| - 44    | 44       |       |
| - 30    | 30       |       |
| - 5.2   | 5.2      | nC    |
| - 16.3  | 6.3      |       |
| - 30    | 30       |       |
| 7 5 5 2 | 55 5 2 2 |       |

### **Source-Drain Diode Ratings and Characteristics**

| Symbol | Parameter                 | Test Conditions                | Min. | Тур. | Max. | Unit. |
|--------|---------------------------|--------------------------------|------|------|------|-------|
| Is     | Continuous Source Current | Integral Reverse p-n Junction  |      |      | 7.5  | Α     |
| Ism    | Pulsed Source Current     | Diode in the MOSFET            |      |      | 30   | ^     |
| VsD    | Diode Forward Voltage     | Is=7.5A, VGS =0V               |      |      | 1.5  | V     |
| trr    | Reverse Recovery Time     | Is=7.5A, VGS=0V,dIF/dt=100A/us |      | 390  |      | ns    |
| Qrr    | Reverse Recovery Charge   | Is=7.5A, VGS=0V,dIF/dt=100A/us |      | 3.3  |      | uC    |

#### ₩ NOTES

- 1. Repeativity rating : pulse width limited by junction temperature 2. L = 20mH, IAs =7.5A, VDD = 50V, RG =  $50\Omega$ , Starting TJ =  $25^{\circ}$ C 3. ISD  $\leq$  7.5A, di/dt  $\leq$  200A/us, VDD  $\leq$  BVDSs, Starting TJ =  $25^{\circ}$ C 4. Pulse Test : Pulse Width  $\leq$  300us, Duty Cycle  $\leq$  2% 5. Essentially independent of operating temperature

2/7

Fig 1. On-State Characteristics





Fig 3. On Resistance Variation vs.

Drain Current and Gate Voltage

Drain Current and Gate Voltage

V<sub>os</sub> = 10V

V<sub>os</sub> = 20V

V<sub>os</sub> = 20V

I<sub>o</sub>, Drain Current [A]

Fig 4. On State Current vs.



Fig 5. Capacitance Characteristics ( Non-Repetitive )



Fig 6. Gate Charge Characteristics



17/1

Fig 7. Breakdown Voltage Variation vs. Junction Temperature



Fig 8. On-Resistance Variation vs. Junction Temperature



Fig 9-1 . Maximum Safe Operating Area fo TSP8N60M



Fig 9-2. Maximum Safe Operating Area for TSF8N60M



Fig 10. Maximum Drain Current vs. Case Temperature







Fig 11-1 . Transient Thermal Response Curve fo TSP8N60M





Fig. 12. Gate Charge Test Circuit & Waveforms



Fig 13. Switching Time Test Circuit & Waveforms



Fig 14. Unclamped Inductive Switching Test Circuit & Waveforms





Fig. 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms