

# **Dual N-Channel Enhancement Mode Field Effect Transistor**

#### Features

20V, 6A

 $RDS(ON) = 30m\Omega$  @VGS = 4.5V.

 $RDS(ON) = 40m\Omega$  @VGS = 2.5V.

Super high dense cell design for extremely low RDS(ON).

High power and current handing capability.

Surface mount Package.

## • Package Information



**Pin Configuration** 



## Ordering Information



# FFM9926



# ● **Absolute Maximum Ratings** (TA = 25°C unless otherwise noted)

| Parameter                             | Symbol          | Limit      | Unit |
|---------------------------------------|-----------------|------------|------|
| Drain-Source Voltage                  | V <sub>DS</sub> | 20         | V    |
| Gate-Source Voltage                   | V <sub>GS</sub> | ±10        | V    |
| Drain Current-Continuous              | lo              | 6          | А    |
| Drain Current-Pulsed <sup>a</sup>     | IDМ             | 35         | А    |
| Maximum Power Dissipation             | PD              | 2.0        | W    |
| Operating and Store Temperature Range | TJ, Tstg        | -55 to 150 | °C   |

# • **Electrical Characteristics** (TA = 25 °C unless otherwise noted)

| Parameter                            | Symbol      | Test Condition                                                        | MIN | TYP | MAX  | Units |  |  |  |  |
|--------------------------------------|-------------|-----------------------------------------------------------------------|-----|-----|------|-------|--|--|--|--|
| Off Characteristics                  |             |                                                                       |     |     |      |       |  |  |  |  |
| Drain-Source Breakdown Voltage       | BVDSS       | Vgs = 0V, ID = 250µA                                                  | 20  |     |      | V     |  |  |  |  |
| Zero Gate Voltage Drain Current      | IDSS        | V <sub>DS</sub> = 20V, V <sub>GS</sub> = 0V                           |     |     | 1    | μA    |  |  |  |  |
| Gate Body Leakage Current, Forward   | IGSSF       | Vgs = 10V, Vps = 0V                                                   |     |     | 100  | nA    |  |  |  |  |
| Gate Body Leakage Current, Reverse   | IGSSR       | Vgs = -10V, Vps = 0V                                                  |     |     | -100 | nA    |  |  |  |  |
| On Characteristics <sup>c</sup>      |             |                                                                       |     |     |      |       |  |  |  |  |
| Gate Threshold Voltage               | VGS(th)     | Vgs = Vds, Id = 250µA                                                 | 0.5 |     | 1    | V     |  |  |  |  |
| Static Drain-Source                  | RDS(on)     | VGS = 4.5V, ID = 6A                                                   | -   | 24  | 30   | mΩ    |  |  |  |  |
| On-Resistance                        |             | Vgs = 2.5V, ID = 5.2A                                                 |     | 32  | 40   | mΩ    |  |  |  |  |
| Forwand Transconductance             | <b>g</b> FS | VDS = 10V, ID = 6A                                                    | 7   | 13  |      | S     |  |  |  |  |
| Dynamic Characteristics <sup>d</sup> |             |                                                                       |     |     |      |       |  |  |  |  |
| Input Capacitance                    | Ciss        | V <sub>DS</sub> = 8V, V <sub>GS</sub> = 0V,<br>f = 1.0 MHz            |     | 500 |      | pF    |  |  |  |  |
| Output Capacitance                   | Coss        |                                                                       |     | 300 |      | pF    |  |  |  |  |
| Reverse Transfer Capacitance         | Crss        | 1 1.0 1/11/2                                                          |     | 140 |      | pF    |  |  |  |  |
|                                      | Switching   | Characteristics d                                                     |     |     |      |       |  |  |  |  |
| Turn-On Delay Time                   | td(on)      |                                                                       |     | 20  | 40   | ns    |  |  |  |  |
| Turn-On Rise Time                    | tr          | VDD = 10V, ID = 1A,<br>VGS = 4.5V, RGEN = 6W                          |     | 18  | 40   | ns    |  |  |  |  |
| Turn-Off Delay Time                  | td(off)     |                                                                       |     | 60  | 108  | ns    |  |  |  |  |
| Turn-On Fall Time                    | tf          |                                                                       |     | 28  | 56   | ns    |  |  |  |  |
| Total Gate Charge                    | Qg          | V <sub>DS</sub> = 10V, I <sub>D</sub> = 6A,<br>V <sub>GS</sub> = 4.5V |     | 10  | 15   | nc    |  |  |  |  |
| Gate-Source Charge                   | Qgs         |                                                                       |     | 2.3 |      | nc    |  |  |  |  |
| Gate-Drain Charge                    | Qgd         | V 30 - 4.0 V                                                          |     | 2.9 |      | nc    |  |  |  |  |



| Drain-Source Diode Characteristics and Maximun Ratings |     |                     |   |  |     |   |  |  |  |
|--------------------------------------------------------|-----|---------------------|---|--|-----|---|--|--|--|
| Drain-Source Diode Forward Current b                   | Is  |                     |   |  | 1.7 | Α |  |  |  |
| Drain-Source Diode Forward Voltage <sup>c</sup>        | Vsd | Vgs = 0V, Is = 1.7A | - |  | 1.2 | V |  |  |  |

#### Note\*:

- a.Repetitive Rating: Pulse width limited by maximum junction temperature.
- b.Surface Mounted on FR4 Board, t < 10 sec.
- c.Pulse Test : Pulse Width < 300 µs, Duty Cycle < 2%.
- d.Guaranteed by design, not subject to production testing.

## • Typical Performance Characteristics



Figure 1. Output Characteristics



Figure 3. Capacitance



Figure 2. Transfer Characteristics



Figure 4. On-Resistance Variation with Temperature

# FFM9926





Figure 5. Gate Threshold Variation with Temperature



Figure 7. Gate Charge



Figure 9. Switching Test Circuit



Figure 6. Body Diode Forward Voltage Variation with Source Current



Figure 8. Maximum Safe Operating Area



Figure 10. Switching Waveforms





Figure 11. Normalized Thermal Transient Impedance Curve





## **DISCLAIMER**

YUKUN SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. YUKUN DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICIENCE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.