# Protection IC for 4~7 Cells Li-ion Battery Pack

#### **FEATURES**

- High Accuracy Voltage Detection
  - Over-Voltage Protection
    - V<sub>OVP</sub>: 3.6V~4.35V (50mV/step)
    - Accuracy: ±25mV
    - Hysteresis voltage: 0V or 0.1V to 0.3V in 50mV/step
  - Under-Voltage Protection
    - o V<sub>UVP</sub>: 2.0V~3.0V (100mV/step)
    - Accuracy: ±80mV
    - Hysteresis voltage: 0V to 1V in 100mV/step
- 3-Levels Over-Current Detection
  - Level-1 Over-Current Protection:
    - V<sub>OCP1</sub>: 25mV~350mV (25mV/step)
    - o Accuracy: ±10mV
  - Level-2 Over-Current Protection:
    - $V_{OCP2}=3*V_{OCP1}$
    - Accuracy: ±30mV
  - Short-Circuit Protection
    - o V<sub>SCP</sub>=5\*V<sub>OCP1</sub>
    - Accuracy: ±50mV
- OC/SC release conditions:
  - ➤ Charger-Connected OR
  - Load-Opened
- Built-in Over-Temperature Protection
- Built-in Under-Temperature Protection
- Delay times are set by external capacitors
- Switchable between 4-series to 7-series cell using the SEL1 and SEL2 pin
- Low-power Operating States:
  - Normal State: < 35uA</p>
  - Power-down state: <1uA</p>
  - Hardware Shut-down state: <0.1uA</p>
- 24-Lead TSSOP Package

### **GENERAL DESCRIPTION**

The FD881C is a protection IC which includes high-accuracy voltage detector and current detector to provide Over-Voltage (OV), Under-Voltage (UV), Over-Current (OC), Short-Circuit (SC), Over-Temperature (OT), Under-Temperature (UT) protection for 4-series to 7-series Li-ion/polymer battery pack used in power-tools, notebook PC applications etc. By cascade connection using this IC, it is also possible to protect 8-series or more cells Li-ion/polymer battery pack.

The FD881C provides CCTL and DCTL pins to control charging and discharging FET. It is possible for users to control the output voltages from the CFET pin and DFET pin independently.

The FD881C integrates MOSFET driver. The FD881C can drive the N-type charge FET and N-type discharge FET at the PACK- side directly.

The FD881C consumes less than 35uA in normal status from VCC, and it reduces to less than 1uA in Power-down state. Furthermore, the FD881C can be powered from a switched supply, providing a technique to reduce battery stack current draw to zero. This device is packaged in a 24-pin TSSOP package.

# **APPLICATIONS**

- Power-Tools
- E-Bikes/E-Scooters/E-Motors
- Notebook PC/Tablet PC
- UPS Backup Battery Systems

# PRODUCT ORDING INFORMATION

#### ■ Product Name



#### ■ Product Name List

| Product Name | OV<br>Protection<br>Voltage<br>V <sub>OVP</sub> | OV<br>Release<br>Voltage<br>V <sub>OVR</sub> | UV<br>Protection<br>Voltage<br>V <sub>UVP</sub> | UV<br>Release<br>Voltage<br>V <sub>UVR</sub> | Level-1 DOC Protection Voltage VDOCP1 | Power-<br>down<br>Function |
|--------------|-------------------------------------------------|----------------------------------------------|-------------------------------------------------|----------------------------------------------|---------------------------------------|----------------------------|
| FD881C AAF   | 4.25<br>±0.025V                                 | 4.15<br>±0.025V                              | 2.7<br>±0.08V                                   | 3.0<br>±0.08V                                | 0.1<br>±0.01V                         | Yes                        |
| FD881C ABF   | 4.20<br>±0.025V                                 | 4.10<br>±0.025V                              | 2.5<br>±0.08V                                   | 3.0<br>±0.08V                                | 0.1<br>±0.01V                         | Yes                        |
| FD881C ACF   | 4.20<br>±0.025V                                 | 4.20<br>±0.025V                              | 2.5<br>±0.08V                                   | 2.9<br>±0.08V                                | 0.1<br>±0.01V                         | Yes                        |
| FD881C ADF   | 3.75<br>±0.025V                                 | 3.55<br>±0.025V                              | 2.2<br>±0.08V                                   | 2.7<br>±0.08V                                | 0.1<br>±0.01V                         | Yes                        |
| FD881C AEF   | 3.85<br>±0.025V                                 | 3.55<br>± 0.025V                             | 2.2<br>±0.08V                                   | 2.7<br>±0.08V                                | 0.1<br>±0.01V                         | Yes                        |
| FD881C AFF   | 3.65<br>±0.025V                                 | 3.65<br>±0.025V                              | 2.2<br>±0.08V                                   | 2.7<br>±0.08V                                | 0.1<br>±0.01V                         | Yes                        |
| FD881C AGF   | 4.25<br>±0.025V                                 | 4.15<br>±0.025V                              | 2.7<br>±0.08V                                   | 3.0<br>±0.08V                                | 0.1<br>±0.01V                         | No                         |
| FD881C AHF   | 4.20<br>±0.025V                                 | 4.10<br>±0.025V                              | 2.5<br>±0.08V                                   | 3.0<br>±0.08V                                | 0.1<br>±0.01V                         | No                         |

Note: if a product with the required detection voltage does not appear in the above list, contact our sales office.

# PIN CONFIGURATION



# PIN DESCRIPTION

| PIN | NAME | PIN DESCRIPTION                                                                                                                                                                                                                                                            |  |  |  |  |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1   | CFET | Charge power FET control pin                                                                                                                                                                                                                                               |  |  |  |  |
| 2   | VMON | Voltage Monitor input pin to detect if the load is opened after over-current (OC) or short-circuit (SC) occurs                                                                                                                                                             |  |  |  |  |
| 3   | DFET | Discharge power FET control pin                                                                                                                                                                                                                                            |  |  |  |  |
| 4   | NC   | Not Connected                                                                                                                                                                                                                                                              |  |  |  |  |
| 5   | CS   | Connection pin for current sensing resistor                                                                                                                                                                                                                                |  |  |  |  |
| 6   | CUVT | Capacitor connection pin for under-voltage detection timer                                                                                                                                                                                                                 |  |  |  |  |
| 7   | COVT | Capacitor connection pin for over-voltage detection timer                                                                                                                                                                                                                  |  |  |  |  |
| 8   | COCT | Capacitor connection pin for over-current detection timer                                                                                                                                                                                                                  |  |  |  |  |
| 9   | VSS  | Ground pin                                                                                                                                                                                                                                                                 |  |  |  |  |
| 10  | TS   | Connection pin for thermistor                                                                                                                                                                                                                                              |  |  |  |  |
| 11  | VTHM | External Thermistor bias output pin. This is a switched connection for supplying a bias voltage from the internal voltage regulator to an external resistor network composed of resistor and an external NTC resistor for measuring the temperature of the battery module. |  |  |  |  |
| 12  | NC   | Not Connected                                                                                                                                                                                                                                                              |  |  |  |  |
| 13  | SEL1 | Pin for switching 4-series or 5-series cell or 6-series cell or 7-series cell.  Do not leave SEL1/2 floating.  SEL2 SEL1 FUNCTION                                                                                                                                          |  |  |  |  |
| 14  | SEL2 | V <sub>CC</sub> V <sub>CC</sub> 7-series cell           V <sub>CC</sub> V <sub>SS</sub> 6-series cell           V <sub>SS</sub> V <sub>CC</sub> 5-series cell           V <sub>SS</sub> V <sub>SS</sub> 4-series cell                                                      |  |  |  |  |

3

# PIN DESCRIPTION (CONT.)

| PIN | NAME | PIN DESCRIPTION                                              |
|-----|------|--------------------------------------------------------------|
| 15  | VC1  | Connection for positive voltage of cell 1                    |
| 16  | VC2  | Connection for positive voltage of cell 2                    |
| 17  | VC3  | Connection for positive voltage of cell 3                    |
| 18  | VC4  | Connection for positive voltage of cell 4                    |
| 19  | VC5  | Connection for positive voltage of cell 5                    |
| 20  | VC6  | Connection for positive voltage of cell 6                    |
| 21  | VC7  | Connection for positive voltage of cell 7                    |
| 22  | VCC  | Power supply pin. Connection for positive voltage of cell 5. |
| 23  | DCTL | Control pin for discharge FET                                |
| 24  | CCTL | Control pin for charge FET                                   |

## **BLOCK DIAGRAM**



# TYPICAL APPLICATION DIAGRAM



Figure 1, Typical Application Diagram for 7-series cell with N-type Charge FET & Discharge-FET



Figure 2, Typical Application Diagram for 13-series cell with N-type Charge FET & Discharge-FET

# **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted)

| ever operating nee an temperature range                                  | (4111000 011101      | mee meteu/                         |                                                |
|--------------------------------------------------------------------------|----------------------|------------------------------------|------------------------------------------------|
| PARAMETER                                                                | SYMBOL               | APPLICABLE PIN                     | RATING                                         |
| Input Voltage between VCC and VSS                                        | V <sub>CC</sub>      | VCC                                | $V_{SS}$ -0.3V to $V_{SS}$ +35V                |
| Low-Voltage Input pin voltage                                            | V <sub>IN_LV</sub>   | CS, CUVT, COVT,<br>COCT, TS, VTHM  | V <sub>SS</sub> -0.3V to V <sub>SS</sub> +5.5V |
| High-voltage Input pin voltage                                           | V <sub>IN_HV</sub>   | SEL1, SEL2, CCTL,<br>DCTL          | $V_{SS}$ =0.3V to $V_{SS}$ +35V                |
| Rail-to-rail Input pin voltage                                           | $V_{IN\_R2R}$        | VMON                               | $V_{SS}$ -0.3V to $V_{CC}$ +0.3V               |
| Cell voltage input voltage:<br>VC(n) to VC(n-1), n=2 to 7;<br>VC1 to VSS | V <sub>CELL</sub>    | VC7,VC6,VC5, VC4,<br>VC3, VC2, VC1 | -0.3V to +7.0V                                 |
| CFET pin output voltage                                                  | V <sub>CFET</sub>    | CFET                               | $V_{CC}$ -35V to $V_{CC}$ +0.3V                |
| DFET pin output voltage                                                  | $V_{DFET}$           | DFET                               | 0.3V to +15V                                   |
| HBM ESD rating                                                           |                      |                                    | ±2kV                                           |
| Operating free-air temperature range                                     | T <sub>A</sub>       |                                    | 40°C to +85°C                                  |
| Storage temperature range                                                | T <sub>STG</sub>     |                                    | -40°C to +125°C                                |
| Package thermal resistance (TSSOP20)                                     | $	heta_{	extsf{JA}}$ |                                    | 48.7°C/W                                       |

Note 1: Human Body Model (HBM) to Specification MIL-STD-883 Method 3015.7

Note 2: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the Recommended Operating Conditions are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

 $T_A = +25$ °C, unless otherwise specified

| $T_A = +25^{\circ}\text{C}$ , unless other                | SYMBOL                | CONDITIONS                                                                                                  | MIN.                    | TYP.                                 | MAX.                      | UNIT  |
|-----------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------|---------------------------|-------|
| Over-Voltage (OV) and                                     |                       |                                                                                                             | IVIII V.                | 111.                                 | I IVI/7//.                | CIVII |
| Over-Voltage (OV) and                                     | Trider-voitag         |                                                                                                             | V <sub>OVP</sub>        | 1                                    | V <sub>OVP</sub>          |       |
| Protection Threshold                                      | V <sub>OVP</sub>      | 3.6V to 4.35V in 50mV/step                                                                                  | -25                     | V <sub>OVP</sub>                     | +25                       | mV    |
| Over-Voltage Release<br>Hysteresis Voltage                | V <sub>OVP_HYS</sub>  |                                                                                                             |                         | r 0.1 to 0.<br>50mV/ste <sub>l</sub> |                           | mV    |
| Over-Voltage Release Threshold                            | V <sub>OVR</sub>      | V <sub>OVR</sub> = V <sub>OVP</sub> - V <sub>OVP_HYS</sub>                                                  | V <sub>OVR</sub><br>-25 | V <sub>OVR</sub>                     | V <sub>OVR</sub><br>+25   | mV    |
| Under-Voltage<br>Protection Threshold                     | V <sub>UVP</sub>      | 2.0V to 3.0V in 100mV/step                                                                                  | V <sub>UVP</sub><br>-80 | V <sub>UVP</sub>                     | V <sub>UVP</sub><br>+80   | mV    |
| Under-Voltage<br>Release Hysteresis<br>Voltage            | V <sub>UVP_HYS</sub>  |                                                                                                             |                         | V in 100r                            | mV/step                   | mV    |
| Under-Voltage<br>Release Threshold                        | $V_{UVR}$             | V <sub>UVR</sub> = V <sub>UVP</sub> + V <sub>UVP_HYS</sub>                                                  | V <sub>OVR</sub><br>-80 | $V_{OVR}$                            | V <sub>OVR</sub><br>+80   | mV    |
| Cell-Balance (CB) Prote                                   | ection                |                                                                                                             |                         |                                      |                           |       |
| Cell-Balance<br>Protection Threshold                      | V <sub>CB</sub>       | 3.55V to 4.30V in 50mV/step                                                                                 | V <sub>CB</sub><br>→25  | V <sub>CB</sub>                      | V <sub>CB</sub><br>+25    | mV    |
| Discharge Over-Curren                                     | t (DOC) and S         | Short-Circuit (SC) and Charge Over-                                                                         | Current (0              | COC) Pro                             | tection                   |       |
| Level-1 Discharge<br>Over-Current<br>Protection Threshold | V <sub>DOCP1</sub>    | 50mV to 350mV in 25mV/step                                                                                  | V <sub>DOCP1</sub>      | V <sub>DOCP1</sub>                   | V <sub>DOCP1</sub><br>+10 | mV    |
| Level-2 Discharge<br>Over-Current<br>Protection Threshold | V <sub>DOCP2</sub>    | V <sub>DOCP2</sub> =3*V <sub>DOCP1</sub>                                                                    | V <sub>DOCP2</sub>      | V <sub>DOCP2</sub>                   | V <sub>DOCP2</sub><br>+30 | mV    |
| Short-Circuit<br>Protection Threshold                     | V <sub>SCP</sub>      | V <sub>SCP</sub> =5*V <sub>DOCP1</sub>                                                                      | V <sub>SCP</sub><br>-50 | V <sub>SCP</sub>                     | V <sub>SCP</sub><br>+50   | mV    |
| Discharge state detection voltage                         | V <sub>IN_DSG</sub>   | VCS>V <sub>IN_DSG</sub> , it is considered as discharge state; otherwise, it is considered as charge state. | 2.5                     | 4                                    | 6                         | mV    |
| Discharge Over-Tempe                                      | rature (DOT)          | and Charge Over-Temperature (CO                                                                             | T) Protect              | tion                                 |                           |       |
| Discharge Over-Temperature Protection Threshold           | T <sub>DOTP</sub>     |                                                                                                             | T <sub>DOTP</sub> -5    | T <sub>DOTP</sub>                    | T <sub>DOTP</sub> +5      | °C    |
| Discharge<br>Over-Temperature<br>Release Hysteresis       | T <sub>DOTP_HYS</sub> |                                                                                                             |                         | 15                                   |                           | °C    |
| Discharge<br>Over-Temperature<br>Release Threshold        | T <sub>DOTR</sub>     | T <sub>DOTR</sub> = T <sub>DOTP</sub> - T <sub>DOTP</sub> HYS                                               | T <sub>DOTP</sub><br>-5 | T <sub>DOTP</sub>                    | T <sub>DOTP</sub> +5      | °C    |
| Charge<br>Over-Temperature<br>Protection Threshold        | Тсотр                 |                                                                                                             | T <sub>COTP</sub>       | Тсотр                                | T <sub>COTP</sub> +5      | °C    |
| Charge<br>Over-Temperature<br>Release Hysteresis          | T <sub>COTP_HYS</sub> |                                                                                                             |                         | 5                                    |                           | °C    |
| Charge<br>Over-Temperature<br>Release Threshold           | T <sub>COTR</sub>     | $T_{COTR} = T_{COTP} - T_{COTP\_HYS}$                                                                       | Т <sub>СОТР</sub><br>-5 | Т <sub>СОТР</sub>                    | T <sub>COTP</sub><br>+5   | °C    |

# ELECTRICAL CHARACTERISTICS (CONT.) T<sub>A</sub> = +25°C, unless otherwise specified

| $T_A = +25^{\circ}C$ , unless other                           |                       |                                                                                    | N 4/ N 1                | TVD                     | N4637                   | 11807 |
|---------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------|
| Parameter                                                     | SYMBOL (DOT)          | CONDITIONS                                                                         | MIN.                    | TYP.                    | MAX.                    | UNIT  |
|                                                               | rature (DOT)          | and Charge Over-Temperature (CO                                                    | 1) Protec               | tion                    |                         |       |
| Charge<br>Under-Temperature<br>Protection Threshold           | T <sub>CUTP</sub>     |                                                                                    | T <sub>CUTP</sub><br>-5 | T <sub>CUTP</sub>       | T <sub>CUTP</sub><br>+5 | °C    |
| Charge<br>Under-Temperature<br>Release Hysteresis             | T <sub>CUTP_HYS</sub> |                                                                                    |                         | 5                       |                         | °C    |
| Charge Under-Temperature Release Threshold                    | T <sub>CUTR</sub>     | T <sub>CUTR</sub> = T <sub>CUTP</sub> + T <sub>CUTP_HYS</sub>                      | T <sub>CUTR</sub>       | T <sub>CUTR</sub>       | T <sub>CUTR</sub><br>+5 | °C    |
| External Programmable Protection Delay and Release Delay Time |                       |                                                                                    |                         |                         |                         |       |
| Over-Voltage Protection Delay time                            | t <sub>OVP</sub>      | C <sub>COVT</sub> =0.1uF                                                           | 0.7                     | 1.0_                    | 1.3                     | S     |
| Under-Voltage<br>Protection Delay time                        | t <sub>UVP</sub>      | C <sub>CUVT</sub> =0.1uF                                                           | 0.7                     | 1.0                     | 1.3                     | S     |
| Under-Voltage<br>Power-down<br>Delay time                     | t <sub>UV_PD</sub>    | C <sub>CUVT</sub> =0.1uF                                                           | 3.5                     | 5.5                     | 7.5                     | S     |
| Level-1 Discharge<br>Over-Current<br>Protection Delay time    | t <sub>DOCP1</sub>    | C <sub>COCT</sub> =0.1uF                                                           | 0.7                     | 1.0                     | 1.3                     | S     |
| Level-2 Discharge<br>Over-Current<br>Protection Delay time    | t <sub>DOCP2</sub>    | C <sub>COCT</sub> =0.1uF                                                           | 0.07                    | 0.1                     | 0.13                    | S     |
| Short-Circuit Protection Delay time                           | t <sub>SCP</sub>      | Internal fixed delay time,<br>No RC filter in front of CS pin                      | 100                     | 250                     | 500                     | μS    |
| Temperature detection period time                             | t <sub>TDET</sub>     | C <sub>COVT</sub> =0.1 <u>u</u> F                                                  | 0.5                     | 1.0                     | 1.5                     | S     |
| POWER SUPPLY (VCC                                             | r'                    |                                                                                    |                         |                         |                         |       |
| Input voltage Range                                           | V <sub>CC</sub>       |                                                                                    | 4.0                     |                         | 35                      | V     |
| Supply Current                                                | I <sub>VCC NOR</sub>  | Normal state, V <sub>CELL</sub> =3.5V                                              |                         | 45                      | 55                      | μA    |
|                                                               | I <sub>VCC PD</sub>   | Power-down state, V <sub>CELL</sub> =1.8V                                          |                         | 0.6                     | 1.0                     | μA    |
| Power-On-Reset<br>Voltage                                     | V <sub>POR</sub>      |                                                                                    |                         | 4.8                     | 6.0                     | V     |
| Voltage regulator for discharge driver                        | $V_{VREGH}$           | V <sub>CC</sub> >V <sub>VREGH</sub> +1V<br>V <sub>CC</sub> <v<sub>VREGH+1V</v<sub> | 9.0<br>V <sub>CC</sub>  | 10.5<br>V <sub>CC</sub> | V <sub>CC</sub>         | V     |
| CELL INDLITE (VICT VI                                         | C6 VC5 VC4            |                                                                                    | -1.5                    | _1                      | -0.5                    |       |
| CELL INPUTS (VC7, VCV) VC7 sink current in normal state       | I <sub>VC7</sub>      | V <sub>CELL</sub> =3.5V                                                            |                         | 14.0                    | 18.0                    | μA    |
| VC(n) sink current in normal state, n=1 to 4                  | I <sub>VCX</sub>      | V <sub>CELL</sub> =3.5V                                                            | -0.3                    |                         | +0.3                    | μA    |
| INPUT VOLTAGE (SEL1, SEL2, CCTL, DCTL)                        |                       |                                                                                    |                         |                         |                         |       |
| SEL1, SEL2 input voltage, High                                | V <sub>SELH</sub>     |                                                                                    | V <sub>CC</sub><br>-2.5 |                         |                         | V     |
| SEL1, SEL2 input voltage, Low                                 | V <sub>SELL</sub>     |                                                                                    |                         |                         | 1.5                     | V     |
| CCTL, DCTL input voltage, High                                | V <sub>CTRLH</sub>    |                                                                                    | V <sub>CC</sub><br>-1.0 |                         |                         | V     |
| CCTL, DCTL input voltage, Low                                 | V <sub>CTRLL</sub>    |                                                                                    |                         |                         | 1.5                     | ٧     |

# ELECTRICAL CHARACTERISTICS (CONT.)

 $T_A = +25$ °C, unless otherwise specified

| Pa                          | ramet | ter    | SYMBOL            | CONDITIONS                                                                                                | MIN. | TYP.                 | MAX. | UNIT |
|-----------------------------|-------|--------|-------------------|-----------------------------------------------------------------------------------------------------------|------|----------------------|------|------|
| DRIVER CIRCUIT (CFET, DFET) |       |        |                   |                                                                                                           |      |                      |      |      |
|                             |       |        |                   | V <sub>CELL</sub> =3.5V, V <sub>CFET</sub> =V <sub>CC</sub> -1V                                           |      | Hi-Z                 |      | μΑ   |
| CFET                        | pin   | source | I <sub>CFET</sub> | V <sub>CELL</sub> =V <sub>OVP</sub> +0.2V &                                                               | - 0  | 40.0                 | 40.0 |      |
| current                     |       |        |                   | V <sub>CFET</sub> = V <sub>CC</sub> -1V<br>or V <sub>CELL</sub> =3.5V, V <sub>CCTL</sub> =V <sub>CC</sub> | 7.0  | 10.0                 | 13.0 | μA   |
|                             |       |        |                   |                                                                                                           |      |                      |      |      |
| DFET                        | pin   | output | $V_{DFETH}$       | $V_{CELL}$ =3.5V, $V_{CS}$ =0V                                                                            |      | = V <sub>VREGH</sub> |      | V    |
| voltage                     | •     |        | $V_{DFETL}$       | V <sub>CELL</sub> =3.5V, V <sub>CS</sub> >=V <sub>DOCP1</sub>                                             |      |                      | 0.4  | . V  |

#### **FUNCTIONAL DESCRIPTION**

#### **Normal Status**

When all of the battery voltages are in the range from  $V_{\text{OVP}}$  and  $V_{\text{UVP}}$ , the discharge current is lower than the specified value (the CS pin voltage is lower than  $V_{\text{DOCP1}}$ ), the charge temperature is lower than  $T_{\text{COTP}}$ , and the discharge temperature is lower than  $T_{\text{DOTP}}$ , the FD881C works in normal status, the charging and discharging FETs are turned on.

#### Over-Voltage (OV) Status

When any one of the battery voltages becomes higher than  $V_{\text{OVP}}$  and the state continues for  $t_{\text{OVP}}$  or longer, the CFET pin becomes to source 10uA current, refer to figure 1/2/3, the source side and gate side of charging FET is shorted together, thus the charging FET is turned off to stop charging. This is called the over-voltage status. In overvoltage status, if a load is connected and the CS pin voltage is higher than discharging detection voltage V<sub>IN DSG</sub>, the FD881C will turn on charging FET immediately to avoid the over-heat of charging FET due to its body diode conduction. Before the over-voltage status is released, if the load is removed, the charging FET will be turned off again. The over-voltage status is released only when all battery voltages become V<sub>OVR</sub> or lower.

## **Under-Voltage (UV) Status**

When any one of the battery voltages becomes lower than  $V_{\text{UVP}}$  and the state continues for  $t_{\text{UVP}}$  or longer, the DFET pin voltage becomes  $V_{\text{SS}}$  level, and the discharging FET is turned off to stop discharging. This is called the under-voltage status. The under-voltage status is released when both of the following two conditions hold:

- a) All battery voltages become V<sub>UVR</sub> and higher
- b) The VMON pin voltage is lower than 1.0V (Load is removed or charger is connected)

#### Power-Down (PD) Status

In under-voltage status, when the state continues for  $t_{UV\_PD}$  or longer, the FD881C enters the powerdown status (optional). In power-down status, the VMON pin voltage is pulled up to  $V_{CC}$  level by the internal pull-up resistor. In power-down status, almost all the circuits of the FD881C stop and the current consumption is  $I_{VCC\_PD}$  or lower. The conditions of each output pin are listed as following:

- a) CFET pin: Hi-Z
- b) DFET pin: V<sub>SS</sub>

The power-down status is released when the following condition holds:

 The VMON pin voltage is V<sub>CC</sub>-3V (typ.) or lower (A charger is connected)

## Over-Current (OC) Status

The FD881C has three over-current detection levels ( $V_{DOCP1}$ ,  $V_{DOCP2}$  and  $V_{SCP}$ ) and three over-current detection delay times ( $t_{DOCP1}$ ,  $t_{DOCP2}$ , and  $t_{SCP}$ ) corresponding to each over-current detection level. When the discharging current becomes higher than the specified value (the voltage on CS pin is greater than  $V_{DOCP1}$ ) and the state continues for  $t_{DOCP1}$  or longer, the FD881C enters over-current status, in which the DFET pin voltage becomes  $V_{SS}$  level to turn off the discharging FET to stop discharging. Operation of over-current detection level-2 ( $v_{DOCP2}$ ) and over-current detection delay time 2 ( $t_{DOCP2}$ ) is the same as for  $V_{DOCP1}$  and  $t_{DOCP1}$ .

In over-current status, discharging FET is turned off, thus the VMON pin is pulled up to  $V_{\rm CC}$  level by the load. The over-current status is released when the following conditions hold:

a) The VMON pin voltage is lower than 1.0V (a charger is connected or the load is removed)

## Over-Temperature (OT) or Under-Temperature Status

When the CS pin voltage is bigger than  $V_{\text{IN\_DSG}}$ , the battery pack is regarded as in discharging status. Otherwise, the battery pack is regarded as in charging status.

In normal status, the FD881C will do the temperature detection every  $t_{\text{TDET}}$ , see figure 3 for temperature detection timing chart.



Figure 3, temperature detection timing

When the battery pack temperature becomes higher than  $T_{DOTP}$  in discharging status and the state continues for  $4xt_{TDET}$  or longer, the DFET pin voltage becomes  $V_{SS}$  level and the CFET pin becomes to source 10uA current, both the charging and discharging FETs are turned off to stop charging and discharging. This is called the discharging over-temperature status. The discharging over-temperature status is released when both of the following two conditions hold:

- The battery pack temperature becomes T<sub>DOTR</sub> or lower.
- b) The VMON pin voltage is lower than 1.0V (Load is removed or charger is connected)

When the battery pack temperature becomes higher than  $T_{\text{COTP}}$  in charging status and the state continues for  $4xt_{\text{TDET}}$  or longer, the CFET pin becomes to source 10uA current, the charging FET is turned off to stop charging. This is called the charging over-temperature status. In charging over-temperature status, if a load is connected and the CS pin voltage is higher than discharging detection voltage  $V_{\text{IN\_DSG}}$ , the FD881C will turn on charging FET immediately to avoid the over-heat of charging FET due to its body diode conduction. Before the charging over-temperature status is released, if the load is removed, the charging FET will be turned

off again. The charging over-temperature status is released only when the battery pack temperature becomes  $T_{\text{COTR}}$  or lower.

When the battery pack temperature becomes lower than T<sub>CUTP</sub> in charging status and the state continues for 4xt<sub>TDET</sub> or longer, the CFET pin becomes to source 10uA current, the charging FET is turned off to stop charging. This is called the charging under-temperature status. In charging under-temperature status, if a load is connected and the CS pin voltage is higher than discharging detection voltage  $V_{\text{IN\_DSG}}$ , the FD881C will turn on charging FET immediately to avoid the over-heat of charging FET due to its body diode conduction. Before the charging under-temperature status is released, if the load is removed, the charging FET will be turned off again. The charging undertemperature status is released only when the battery pack temperature becomes T<sub>CUTR</sub> or higher.



Figure 4, external temperature-sensing circuit

An example of external temperature-sensing circuit is shown in figure 4. In normal status, the FD881C continuously turns on VTHM output for 500uS every t<sub>TDET</sub>. In this way, the external temperature is monitored. When the VTHM output turns on, the FD881C compares the external temperature voltage with two internal voltage dividers that are set to 1/10\*VTHM (discharging state) or 2/11.5\*VTHM (charging state). When the thermistor voltage is lower than 1/10\*VTHM (discharging state) or 2/11.5\*VTHM (charging state), the discharging over-temperature or charging over-temperature condition exists. When the thermistor voltage is bigger than 11/19\*VTHM, the charging under-

temperature condition exists. To set the external over-temperature limit, set the value of  $R_1$  resistor to the 9 times the resistance of the thermistor at the discharging over-temperature threshold. For example, for 103-type NTC thermistor, set the  $R_1$  to be 20k will set the DOT, COT and CUT thresholds to be 70°C, 50°C and 0°C. Set the  $R_1$  to be 23k will set the DOT, COT and CUT thresholds to be 65°C, 45°C and -3°C.

Using a 10k resistor in place of thermistor will cause COT, DOT and CUT never occurs. Parallel the thermistor with two diodes (e.g. 1N4148) will cause CUT never occurs as shows in figure 4.

#### Delay time setting

The over-voltage protection delay time ( $t_{OVP}$ ), temperature detection period time ( $t_{TDET}$ ) are determined by the external capacitor connected to COVT pin. The under-voltage protection delay time ( $t_{UVP}$ ), the under-voltage power-down delay time ( $t_{UVPD}$ ) are determined by the external capacitor connected to CUVT pin. Level-1 and Level-2 over-current protection delay time ( $t_{DOCP1}$  and  $t_{DOCP2}$ ) are determined by the external capacitor connected to COCT pin. Short-Circuit detection delay time ( $t_{SCP}$ ) is fixed internally to be 250uS (typical).

|                   | Min.   | Typ.  | Max.    |                   |      |
|-------------------|--------|-------|---------|-------------------|------|
| $t_{OVP}$ [s] =   | (7.00, | 10.0, | 13.0) x | Ссоут             | [uF] |
| $t_{TDET}[s] =$   | (5.00, | 10.0, | 15.0)   | C <sub>COVT</sub> | [uF] |
| $t_{UVP}[s] =$    | (7.00, | 10.0, | 13.0) x | CCUVT             | [uF] |
| $t_{UV\_PD}[s] =$ |        |       |         |                   |      |
| $t_{DOCP1}[s] =$  | (7.00, | 10.0, | 13.0) > | CCOCT             | [uF] |
| $t_{DOCP2}[s] =$  | (0.70. | 1.00. | 1.30)   | Селет             | [uF] |

#### CCTL and DCTL pins

The FD881C has two control pins. The CCTL pin is used to control the CFET output voltage, while the DCTL is used to control DFET pin output voltage. Thus, it is possible for users to control the output voltages from the CFET pin and DFET pin independently. These control pins take precedence over the battery protection circuit.

Table 1, conditions set by CCTL pin

| CCTL pin | CFET pin        |
|----------|-----------------|
| High     | Source 10uA     |
| Open     | Normal status*1 |
| Low      | Normal status*1 |

\*1. The status is controlled by the voltage detector

Table 2, conditions set by DCTL pin

| DCTL pin | DFET pin              |
|----------|-----------------------|
| High     | Normal status*1       |
| Open     | V <sub>SS</sub> level |
| Low      | V <sub>SS</sub> level |

\*1. The status is controlled by the voltage detector

## SEL1 and SEL2 pin

The SEL1 and SEL2 pin are used to switch between 4-cell or 5-cell or 6-cell or 7-cell protec The SEL1 and SEL2 pins take precedence over the battery protection circuit. Use the SEL1 and SEL2 pins at high level or low level, do not leave SEL1 and SEL2 floating.

Table 3, conditions set by SEL pin.

| SEL2 pin | SEL1 pin | Condition         |
|----------|----------|-------------------|
| High     | High     | 7-cell protection |
| High     | Low      | 6-cell protection |
| Low      | High     | 5-cell protection |
| Low      | Low      | 4-cell protection |

#### **OV Battery Charge Function**

The FD881C provides 0V battery charge function.

#### Hardware Shutdown

To completely shut down the FD881C, a PMOS switch can be connected to VCC, or VCC can be driven from an isolated power supply. Figure 5 shows an example of a switched VCC. If the switch is open, no current will flow through the stacked NPN transistor (i.e. MMBTA42s) and the 4.3M and 5.6M resistor, TP0610K will be completely shut off to reduce total supply current of FD881C to less than 1nA. If the switch is on, TP0610K will be turned on.



Figure 5, Hardware shutdown circuit

# **REVISION HISTORY**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION          | PAGES<br>CHANGED |
|--------------------|------------------|----------------------|------------------|
| 0                  | June/20/2013     | Initial Release      |                  |
| 1                  | Aug/12/2013      | Second Release       |                  |
| 2                  | April/10/2014    | Add OT/UT protection |                  |

# PACKAGE INFORMATION

#### 24-Lead TSSOP Package Outline Diagram

