

# 4559 Group

## SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

REJ03B0188-0104 Rev.1.04 Aug 23, 2007

## **DESCRIPTION**

The 4559 Group is a 4-bit single-chip microcomputer designed with CMOS technology. Its CPU is that of the 4500 Series using a simple, high-speed instruction set. The computer is equipped with two 8-bit timers (each timer has one or two reload registers), a 16-bit timer for clock count, interrupts, and oscillation circuit switch function.

The various microcomputers in the 4559 Group include variations of type as shown in the table below.

#### **FEATURES**

| • Minimum instr            | ruction execution time0.5 µs                      |
|----------------------------|---------------------------------------------------|
| (at 6 MHz osc              | illation frequency, in high-speed through-mode)   |
| • Supply voltage           | 1.8 to 5.5 V                                      |
| (It depends on             | operation source clock, oscillation frequency     |
| and operation              | mode)                                             |
| <ul> <li>Timers</li> </ul> |                                                   |
| Timer 1                    | 8-bit timer with                                  |
| a reload registe           | er and carrier wave output auto-control function  |
| Timer 2                    | 8-bit timer                                       |
| with two relo              | oad registers and carrier wave generation circuit |
| Timer 3                    | 16-bit timer (fixed dividing frequency)           |

| rces |
|------|
| 17   |
| 22   |
| 3    |
|      |
| 32   |
| 4    |
|      |
| °C)  |
| °C)  |
| °C)  |
|      |
|      |
|      |
|      |
|      |
|      |

## **APPLICATION**

Remote control transmitter

Sub-clock (quartz-crystal oscillation)

• LED drive directly enabled (port D)

#### Table 1 **Support Product**

| Part number         | ROM size (× 10 bits) | RAM size (× 4 bits) | Package      | ROM type |
|---------------------|----------------------|---------------------|--------------|----------|
| M34559G6FP (Note 1) | 6144 words           | 288 words           | PLQP0052JA-A | QzROM    |
| M34559G6-XXXFP      | 6144 words           | 288 words           | PLQP0052JA-A | QzROM    |

Note 1: Shipped in blank

#### **PIN CONFIGURATION**



Fig 1. Pin configuration (PLQP0052JA-A type)

## **FUNCTIONAL BLOCK DIAGRAM**



Functional block diagram (PLQP0052JA-A type) Fig 2.

## PERFORMANCE OVERVIEW

Table 2 Performance overview

|                   | F          | Parameter   |                                       | Function                                                                                                                                                                                            |
|-------------------|------------|-------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of         | basic ins  | tructions   |                                       | 135                                                                                                                                                                                                 |
| Minimum in        | struction  | execution   | time                                  | 0.5 μs (Oscillation frequency 6 MHz: high-speed through mode)                                                                                                                                       |
| Memory siz        | es         | ROM         |                                       | 6144 words × 10 bits                                                                                                                                                                                |
|                   |            | RAM         |                                       | 288 words × 4 bits (including LCD display RAM 32 words × 4 bits)                                                                                                                                    |
| I/O port          |            | D0-D5       | I/O                                   | Six independent I/O ports.                                                                                                                                                                          |
|                   |            |             | (Input is examined by skip decision.) | The output structure can be switched by software. Port D <sub>5</sub> is also used as INT pin.                                                                                                      |
|                   |            | D6, D7      | Output                                | Two independent output ports. Ports D6 and D7 are also used as XCIN and XCOUT, respectively.                                                                                                        |
|                   |            | P00-P03     | I/O                                   | 4-bit I/O port; A pull-up function, a key-on wakeup function and output structure can be switched by software. Ports P00–P03 are also used as SEG16–SEG19, respectively.                            |
|                   |            | P10-P13     | I/O                                   | 4-bit I/O port; A pull-up function, a key-on wakeup function and output structure can be switched by software.  Ports P10–P13 are also used as SEG20–SEG23, respectively.                           |
|                   |            | P20-P23     | I/O                                   | 4-bit I/O port; A pull-up function, a key-on wakeup function and output structure can be switched by software.  Ports P20–P23 are also used as SEG24–SEG27, respectively.                           |
|                   |            | P30-P33     | I/O                                   | 4-bit I/O port; A pull-up function, a key-on wakeup function and output structure can be switched by software.  Ports P30–P33 are also used as SEG <sub>28</sub> –SEG <sub>31</sub> , respectively. |
|                   |            | С           | Output                                | 1-bit output; Port C is also used as CNTR pin.                                                                                                                                                      |
| Timer             |            | Timer 1     | '                                     | 8-bit timer with a reload register and carrier wave output auto-control function, and has an event counter.                                                                                         |
|                   |            | Timer 2     |                                       | 8-bit timer with two reload registers and carrier wave generation function.                                                                                                                         |
|                   |            | Timer 3     |                                       | 16-bit timer, fixed dividing frequency (timer for clock count)                                                                                                                                      |
|                   |            | Timer LC    |                                       | 4-bit programmable timer with a reload register (for LCD clock generating)                                                                                                                          |
|                   |            | Watchdog    | timer                                 | 16-bit timer, fixed dividing frequency (timer for monitor)                                                                                                                                          |
| LCD contro        | Leireuit   | Selective I |                                       | 1/2, 1/3 bias                                                                                                                                                                                       |
| LOD CONTIO        | Ollouit    | Selective   | dutv value                            | 2, 3, 4 duty                                                                                                                                                                                        |
|                   |            | Common      |                                       | 4                                                                                                                                                                                                   |
|                   |            | Segment of  |                                       | 32                                                                                                                                                                                                  |
|                   |            |             | sistor for power                      | $2r \times 3$ , $2r \times 2$ , $r \times 3$ , $r \times 2$ ( $r = 100 \text{ k}\Omega$ , (Ta = 25 °C, Typical value))                                                                              |
| Voltage dro       | р          | Reset occ   | urrence                               | Typ. 1.7 V (Ta=25 °C)                                                                                                                                                                               |
| detection ci      | rcuit      | Reset rele  | ase                                   | Typ. 1.8 V (Ta=25 °C)                                                                                                                                                                               |
|                   |            | Skip occur  | rrence                                | Typ. 2.0 V (Ta=25 °C)                                                                                                                                                                               |
| Power-on re       | eset circu | uit .       |                                       | Built-in                                                                                                                                                                                            |
| Interrupt         |            | Source      |                                       | 4 sources (one for external, three for timers)                                                                                                                                                      |
|                   |            | Nesting     |                                       | 1 level                                                                                                                                                                                             |
| Subroutine        | nesting    |             |                                       | 8 levels                                                                                                                                                                                            |
| Device stru       | cture      |             |                                       | CMOS silicon gate                                                                                                                                                                                   |
| Package           |            |             |                                       | 52-pin plastic molded LQFP (PLQP0052JA-A)                                                                                                                                                           |
| Operating to      | emperati   | ire range   |                                       | -20 to 85 °C                                                                                                                                                                                        |
| Power sour        | ce voltag  | je          |                                       | 1.8 to 5.5 V (It depends on operation source clock, oscillation frequency and operation mode)                                                                                                       |
| Power dissipation | At active  | mode        |                                       | 0.3 mA (Ta = 25 °C, $VDD = 3 V$ , $f(XIN) = 4 MHz$ , $f(XCIN) = stop$ , $f(RING) = stop$ , $f(STCK) = f(XIN)/8$                                                                                     |
| (Typ. value)      | At clock   | operating i | mode                                  | $5 \mu A (Ta = 25 °C, VDD = 3 V, f(XCIN) = 32 kHz)$                                                                                                                                                 |
|                   | At RAM     | back-up     |                                       | 0.1 μA (Ta = 25 °C, VDD = 5 V, output transistor is cut-off state)                                                                                                                                  |

## PIN DESCRIPTION

Table 3 Pin description

| Pin        | Name                                                   | Input/Output | Function                                                                                                                                                                                                                                                                                                                                                                                |
|------------|--------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD        | Power source                                           | -            | Connected to a plus power supply.                                                                                                                                                                                                                                                                                                                                                       |
| Vss        | Power source                                           | -            | Connected to a 0 V power supply.                                                                                                                                                                                                                                                                                                                                                        |
| CNVss      | CNVss                                                  | _            | This pin is shared with the VPP pin which is the power source input pin for programming the built-in QzROM. Connect to Vss through a resistor about 5 k $\Omega$ .                                                                                                                                                                                                                      |
| VDCE       | Voltage drop<br>detection circuit<br>enable            | Input        | This pin is used to operate/stop the voltage drop detection circuit.  When "H" level is input to this pin, the circuit starts operating.  When "L" level is input to this pin, the circuit stops operating.                                                                                                                                                                             |
| XIN        | Main clock input                                       | Input        | I/O pins of the main clock generating circuit. When using a ceramic resonator,                                                                                                                                                                                                                                                                                                          |
| Хоит       | Main clock output                                      | Output       | connect it between pins XIN and XOUT. A feedback resistor is built-in between them. When using the RC oscillation, connect a resistor and a capacitor to XIN, and leave XOUT pin open.                                                                                                                                                                                                  |
| Xcin       | Sub clock input                                        | Input        | I/O pins of the sub-clock generating circuit. Connect a 32.768 kHz quartz-crystal                                                                                                                                                                                                                                                                                                       |
| Хсоит      | Sub clock output                                       | Output       | oscillator between pins Xcın and Xcou⊤. A feedback resistor is built-in between them.<br>Xcın and Xcou⊤ pins are also used as ports De and D7, respectively.                                                                                                                                                                                                                            |
| RESET      | Reset I/O                                              | I/O          | An N-channel open-drain I/O pin for a system reset. When the SRST instruction, watchdog timer, the built-in power-on reset or the voltage drop detection circuit causes the system to be reset, the RESET pin outputs "L" level.                                                                                                                                                        |
| D0-D5      | I/O port D<br>(Input is examined<br>by skip decision.) | I/O          | Each pin of port D has an independent 1-bit wide I/O function. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port D <sub>5</sub> is also used as INT pin.                                                                                             |
| D6, D7     | Output port D                                          | Output       | Each pin of port D has an independent 1-bit wide output function. The output structure is N-channel open-drain.  Ports D6 and D7 are also used as XCIN pin and XCOUT pin, respectively.                                                                                                                                                                                                 |
| P00-P03    | I/O port P0                                            | I/O          | Port P0 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port P0 has a key-on wakeup function and a pull-up function. Both functions can be switched by software.  Ports P00–P03 are also used as SEG16–SEG19, respectively. |
| P10-P13    | I/O port P1                                            | I/O          | Port P1 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port P1 has a key-on wakeup function and a pull-up function. Both functions can be switched by software.  Ports P10-P13 are also used as SEG20-SEG23, respectively. |
| P20-P23    | I/O port P2                                            | I/O          | Port P2 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port P2 has a key-on wakeup function and a pull-up function. Both functions can be switched by software.  Ports P20–P23 are also used as SEG24–SEG27, respectively. |
| P30-P33    | I/O port P3                                            | I/O          | Port P3 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port P3 has a key-on wakeup function and a pull-up function. Both functions can be switched by software.  Ports P30-P33 are also used as SEG28-SEG31, respectively. |
| С          | Output port C                                          | Output       | 1-bit output port. The output structure is CMOS. Port C is also used as CNTR pin.                                                                                                                                                                                                                                                                                                       |
| СОМо-СОМз  | Common output                                          | Output       | LCD common output pins. Pins COMo and COM1 are used at 1/2 duty, pins COMo-COM2 are used at 1/3 duty and pins COMo-COM3 are used at 1/4 duty.                                                                                                                                                                                                                                           |
| SEG0-SEG31 | Segment output                                         | Output       | LCD segment output pins. SEG0-SEG2 pins are used as VLc3-VLc1 pins, respectively. SEG16-SEG31 pins are used as Ports P00-P03, Ports P10-P13, Ports P20-P23, and Ports P30-P33, respectively.                                                                                                                                                                                            |
| CNTR       | Timer I/O                                              | I/O          | CNTR pin has the function to input the clock for the timer 1 event counter and to output the PWM signal generated by timer 2. CNTR pin is also used as Port C.                                                                                                                                                                                                                          |
| INT        | Interrupt input                                        | Input        | INT pin accepts external interrupts. They have the key-on wakeup function which can be switched by software. INT pin is also used as Port D <sub>5</sub> .                                                                                                                                                                                                                              |
| VLC3-VLC1  | LCD power source                                       | -            | These are the LCD power supply pins. If an internal resistor is used, connect the VLC3 pin to the VDD pin. (If brightness adjustment is required, connect via a resistor.) When using an external power supply, apply voltage such that Vss $\leq$ VLC1 $\leq$ VLC3 $\leq$ VDD. Pins VLC3 to VLC1 also function as pins SEG0 to SEG2.                                                   |

## **MULTIFUNCTION**

Table 4 Pin description

| Pin             | Multifunction     | Pin               | Multifunction   | Pin              | Multifunction     | Pin               | Multifunction    |
|-----------------|-------------------|-------------------|-----------------|------------------|-------------------|-------------------|------------------|
| P0 <sub>0</sub> | SEG <sub>16</sub> | SEG <sub>16</sub> | P0 <sub>0</sub> | P30              | SEG <sub>28</sub> | SEG28             | P30              |
| P01             | SEG <sub>17</sub> | SEG <sub>17</sub> | P01             | P31              | SEG29             | SEG29             | P31              |
| P02             | SEG <sub>18</sub> | SEG <sub>18</sub> | P02             | P32              | SEG <sub>30</sub> | SEG <sub>30</sub> | P32              |
| P03             | SEG <sub>19</sub> | SEG <sub>19</sub> | P03             | P3 <sub>3</sub>  | SEG31             | SEG31             | P3 <sub>3</sub>  |
| P10             | SEG <sub>20</sub> | SEG <sub>20</sub> | P10             | D5               | INT               | INT               | D5               |
| P1 <sub>1</sub> | SEG <sub>21</sub> | SEG <sub>21</sub> | P11             | D <sub>6</sub>   | Xcin              | Xcin              | D <sub>6</sub>   |
| P12             | SEG22             | SEG22             | P12             | D7               | Хсоит             | Хсоит             | D7               |
| P13             | SEG23             | SEG23             | P13             | С                | CNTR              | CNTR              | С                |
| P20             | SEG24             | SEG <sub>24</sub> | P20             | SEG <sub>0</sub> | VLC3              | VLC3              | SEG <sub>0</sub> |
| P21             | SEG <sub>25</sub> | SEG <sub>25</sub> | P21             | SEG <sub>1</sub> | VLC2              | VLC2              | SEG <sub>1</sub> |
| P22             | SEG <sub>26</sub> | SEG <sub>26</sub> | P22             | SEG <sub>2</sub> | VLC1              | VLC1              | SEG <sub>2</sub> |
| P23             | SEG27             | SEG27             | P23             |                  |                   |                   |                  |

## **PORT FUNCTION**

Table 5 Port function

| Port    | Pin                                                  | Input<br>Output | Output<br>structure              | I/O unit | Control instructions | Control registers       | Remark                                                                             |
|---------|------------------------------------------------------|-----------------|----------------------------------|----------|----------------------|-------------------------|------------------------------------------------------------------------------------|
| Port D  | D0-D4,<br>D5/INT                                     | I/O<br>(6)      | N-channel<br>open-drain/<br>CMOS | 1 bit    | SD, RD<br>SZD, CLD   | FR1, FR2,<br>I1, K2     | Programmable output structure selection function                                   |
|         | D6/XCIN,<br>D7/XCOUT                                 | Output<br>(2)   | N-channel open-drain             |          |                      | RG                      | _                                                                                  |
| Port P0 | P00/SEG16,<br>P01/SEG17,<br>P02/SEG18,<br>P03/SEG19  | I/O<br>(4)      | N-channel<br>open-drain/<br>CMOS | 4 bits   | OP0A<br>IAP0         | PU0, K0,<br>FR0, C1     | Programmable pull-up, key-<br>on wakeup and output<br>structure selection function |
| Port P1 | P10/SEG20,<br>P11/SEG21,<br>P12/SEG22,<br>P13/SEG23  | I/O<br>(4)      | N-channel<br>open-drain/<br>CMOS | 4 bits   | OP1A<br>IAP1         | PU1, K0,<br>FR0, C2     | Programmable pull-up, key-<br>on wakeup and output<br>structure selection function |
| Port P2 | P20/SEG24,<br>P21/SEG25,<br>P22/SEG26,<br>P23/SEG27, | I/O<br>(4)      | N-channel<br>open-drain/<br>CMOS | 4 bits   | OP2A<br>IAP2         | PU2, K1,<br>FR3, L3     | Programmable pull-up, key-<br>on wakeup and output<br>structure selection function |
| Port P3 | P30/SEG28,<br>P31/SEG29,<br>P32/SEG30,<br>P33/SEG31  | I/O<br>(4)      | N-channel<br>open-drain/<br>CMOS | 4 bits   | OP3A<br>IAP3         | PU3, K2, K3,<br>FR2, C3 | Programmable pull-up, key-<br>on wakeup and output<br>structure selection function |
| Port C  | C/CNTR                                               | Output<br>(1)   | CMOS                             | 1 bit    | RCP<br>SCP           | W1, W2, W4              | _                                                                                  |

Note 1. Pins except above have just single function.

Note 2. The input/output of D5 can be used even when INT is selected.

Be careful when using inputs of both INT and D5 since the input threshold value of INT pin is different from that of port D5.

Note 3. "H" output function of port C can be used even when the CNTR (output) is used.

#### **DEFINITION OF CLOCK AND CYCLE**

### · Operation source clock

The operation source clock is the source clock to operate this product. In this product, the following clocks are used.

- $\bullet$  Clock (f(XIN)) by the external ceramic resonator
- ullet Clock (f(XIN)) by the external RC oscillation
- ullet Clock (f(XIN)) by the external input
- ullet Clock (f(RING)) of the on-chip oscillator which is the internal oscillator
- $\bullet$  Clock (f(Xcin)) by the external quartz-crystal oscillation

## System clock (STCK)

The system clock is the basic clock for controlling this product. The system clock is selected by the clock control register MR shown as the table below.

#### Machine cycle

The machine cycle is the standard cycle required to execute the instruction.

## • Instruction clock (INSTCK)

The instruction clock is the basic clock for controlling CPU. The instruction clock (INSTCK) is a signal derived by dividing the system clock (STCK) by 3. The one instruction clock cycle generates the one machine cycle.

Table 6 Table Selection of system clock

|     | Regis | ter MR |                 | System clock        | Operation mode                         |
|-----|-------|--------|-----------------|---------------------|----------------------------------------|
| MRз | MR2   | MR1    | MR <sub>0</sub> | System clock        | Operation mode                         |
| 1   | 1     | 0      | 0               | f(STCK) = f(RING)/8 | Internal frequency divided by 8 mode   |
| 1   | 0     | 0      | 0               | f(STCK) = f(RING)/4 | Internal frequency divided by 4 mode   |
| 0   | 1     | 0      | 0               | f(STCK) = f(RING)/2 | Internal frequency divided by 2 mode   |
| 0   | 0     | 0      | 0               | f(STCK) = f(RING)   | Internal frequency through mode        |
| 1   | 1     | 0      | 1               | f(STCK) = f(XIN)/8  | High-speed frequency divided by 8 mode |
| 1   | 0     | 0      | 1               | f(STCK) = f(XIN)/4  | High-speed frequency divided by 4 mode |
| 0   | 1     | 0      | 1               | f(STCK) = f(XIN)/2  | High-speed frequency divided by 2 mode |
| 0   | 0     | 0      | 1               | f(STCK) = f(XIN)    | High-speed through mode                |
| 1   | 1     | 1      | 0               | f(STCK) = f(Xcin)/8 | Low-speed frequency divided by 8 mode  |
| 1   | 0     | 1      | 0               | f(STCK) = f(Xcin)/4 | Low-speed frequency divided by 4 mode  |
| 0   | 1     | 1      | 0               | f(STCK) = f(Xcin)/2 | Low-speed frequency divided by 2 mode  |
| 0   | 0     | 1      | 0               | f(STCK) = f(Xcin)   | Low-speed through mode                 |

Note 1. The f(RING)/8 is selected after system is released from reset

## **CONNECTIONS OF UNUSED PINS**

Table 7 Port function

| Pin                                | Connection      | Usage condition                                                                                                                                                 |
|------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XIN                                | Connect to Vss. | RC oscillator is not selected                                                                                                                                   |
| Хоит                               | Open.           | -                                                                                                                                                               |
| XCIN/D6                            | Connect to Vss. | -                                                                                                                                                               |
| XCOUT/D7                           | Open.           | -                                                                                                                                                               |
| D0-D4                              | Open.           | -                                                                                                                                                               |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                                                                                                      |
| D5/INT                             | Open.           | INT pin input is disabled.                                                                                                                                      |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                                                                                                      |
| P00/SEG16-                         | Open.           | The key-on wakeup function is invalid.                                                                                                                          |
| P03/SEG19                          | Connect to Vss. | Segment output is not selected. N-channel open-drain is selected for the output structure. Pull-up transistor is OFF. The key-on wakeup function is invalid.    |
| P10/SEG20-                         | Open.           | The key-on wakeup function is invalid.                                                                                                                          |
| P13/SEG23                          | Connect to Vss. | Segment output is not selected.  N-channel open-drain is selected for the output structure.  Pull-up transistor is OFF.  The key-on wakeup function is invalid. |
| P20/SEG24-                         | Open.           | The key-on wakeup function is invalid.                                                                                                                          |
| P23/SEG27                          | Connect to Vss. | Segment output is not selected.  N-channel open-drain is selected for the output structure.  Pull-up transistor is OFF.  The key-on wakeup function is invalid. |
| P30/SEG28-                         | Open.           | The key-on wakeup function is invalid.                                                                                                                          |
| P33/SEG31                          | Connect to Vss. | Segment output is not selected. N-channel open-drain is selected for the output structure. Pull-up transistor is OFF. The key-on wakeup function is invalid.    |
| C/CNTR                             | Open.           | CNTR input is not selected for timer 1 count source.                                                                                                            |
| COM <sub>0</sub> -COM <sub>3</sub> | Open.           | -                                                                                                                                                               |
| SEG <sub>0</sub> /V <sub>LC3</sub> | Open.           | SEG <sub>0</sub> pin is selected.                                                                                                                               |
| SEG1/VLC2                          | Open.           | SEG1 pin is selected.                                                                                                                                           |
| SEG <sub>2</sub> /V <sub>LC1</sub> | Open.           | SEG <sub>2</sub> pin is selected.                                                                                                                               |
| SEG3-SEG15                         | Open.           | -                                                                                                                                                               |
|                                    |                 |                                                                                                                                                                 |

(Note when connecting to Vss or VDD)

Connect the unused pins to Vss using the thickest wire at the shortest distance against noise.

#### PORT BLOCK DIAGRAM



Fig 3. Port block diagram (1)



Fig 4. Port block diagram (2)



Fig 5. Port block diagram (3)



Fig 6. Port block diagram (4)



Fig 7. Port block diagram (5)



Fig 8. Port block diagram (6)



Fig 9. Port block diagram (7)



Fig 10. Port block diagram (8)



Fig 11. External interrupt circuit structure

#### **FUNCTION BLOCK OPERATIONS**

#### **CPU**

#### (1) Arithmetic logic unit (ALU)

The arithmetic logic unit ALU performs 4-bit arithmetic such as 4-bit data addition, comparison, AND operation, OR operation, and bit manipulation.

## (2) Register A and carry flag

Register A is a 4-bit register used for arithmetic, transfer, exchange, and I/O operation.

Carry flag CY is a 1-bit flag that is set to "1" when there is a carry with the AMC instruction (Figure 12).

It is unchanged with both A n instruction and AM instruction. The value of A0 is stored in carry flag CY with the RAR instruction (Figure 13).

Carry flag CY can be set to "1" with the SC instruction and cleared to "0" with the RC instruction.

## (3) Registers B and E

Register B is a 4-bit register used for temporary storage of 4-bit data, and for 8-bit data transfer together with register A.

Register E is an 8-bit register. It can be used for 8-bit data transfer with register B used as the high-order 4 bits and register A as the low-order 4 bits (Figure 14).

Register E is undefined after system is released from reset and returned from the power down mode. Accordingly, set the initial value.

#### (4) Register D

Register D is a 3-bit register.

It is used to store a 7-bit ROM address together with register A and is used as a pointer within the specified page when the TABP p, BLA p, or BMLA p instruction is executed (Figure 15).

Also, when the TABP p instruction is executed at UPTF flag = "1", the high-order 2 bits of ROM reference data is stored to the low-order 2 bits of register D, the high-order 1 bit of register D is "0".

When the TABP p instruction is executed at UPTF flag = "0", the contents of register D remains unchanged. The UPTF flag is set to "1" with the SUPT instruction and cleared to "0" with the RUPT instruction.

The initial value of UPTF flag is "0".

Register D is undefined after system is released from reset and returned from the power down mode. Accordingly, set the initial value.



Fig 12. AMC instruction execution example



Fig 13. RAR instruction execution example



Fig 14. Registers A, B and register E



Fig 15. TABP p instruction execution example

#### (5) Stack registers (SKs) and stack pointer (SP)

Stack registers are 14-bit registers.

Stack registers (SKs) are used to temporarily store the contents of program counter (PC) just before branching until returning to the original routine when;

- branching to an interrupt service routine (referred to as an interrupt service routine),
- performing a subroutine call, or
- executing the table reference instruction (TABP p).

Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together. The contents of registers SKs are destroyed when 8 levels are exceeded.

The register SK nesting level is pointed automatically by 3-bit stack pointer (SP). The contents of the stack pointer (SP) can be transferred to register A with the TASP instruction.

Figure 16 shows the stack registers (SKs) structure.

Figure 17 shows the example of operation at subroutine call.

#### (6) Interrupt stack register (SDP)

Interrupt stack register (SDP) is a 1-stage register. When an interrupt occurs, this register (SDP) is used to temporarily store the contents of data pointer, carry flag, skip flag, register A, and register B just before an interrupt until returning to the original routine.

Unlike the stack registers (SKs), this register (SDP) is not used when executing the subroutine call instruction and the table reference instruction.

#### (7) Skip flag

Skip flag controls skip decision for the conditional skip instructions and continuous described skip instructions. When an interrupt occurs, the contents of skip flag is stored automatically in the interrupt stack register (SDP) and the skip condition is retained.



Fig 16. Stack registers (SKs) structure



Fig 17. Example of operation at subroutine call

#### (8) Program counter (PC)

Program counter (PC) is used to specify a ROM address (page and address). It determines a sequence in which instructions stored in ROM are read. It is a binary counter that increments the number of instruction bytes each time an instruction is executed. However, the value changes to a specified address when branch instructions, subroutine call instructions, return instructions, or the table reference instruction (TABP p) is executed.

Program counter consists of PCH (most significant bit to bit 7) which specifies to a ROM page and PCL (bits 6 to 0) which specifies an address within a page. After it reaches the last address (address 127) of a page, it specifies address 0 of the next page (Figure 18).

Make sure that the PCH does not specify after the last page of the built-in ROM.

## (9) Data pointer (DP)

Data pointer (DP) is used to specify a RAM address and consists of registers Z, X, and Y. Register Z specifies a RAM file group, register X specifies a file, and register Y specifies a RAM digit (Figure 19).

Register Y is also used to specify the port D bit position.

When using port D, set the port D bit position to register Y certainly and execute the SD, RD, or SZD instruction (Figure 20).

#### Note

Register Z of data pointer is undefined after system is released from reset.

Also, registers Z, X and Y are undefined in the power down mode. After system is returned from the power down mode, set these registers.



Fig 18. Program counter (PC) structure



Fig 19. Data pointer (DP) structure



Fig 20. SD instruction execution example

#### **PROGRAM MEMORY (ROM)**

The program memory is a mask ROM. 1 word of ROM is composed of 10 bits. ROM is separated every 128 words by the unit of page (addresses 0 to 127). Table 1 shows the ROM size and pages. Figure 21 shows the ROM map of M34559G6.

Table 8 ROM size and pages

| Part number | ROM (PROM) size<br>(× 10 bits) | Pages        |
|-------------|--------------------------------|--------------|
| M34559G6    | 6144 words                     | 48 (0 to 47) |

A part of page 1 (addresses 008016 to 00FF16) is reserved for interrupt addresses (Figure 22). When an interrupt occurs, the address (interrupt address) corresponding to each interrupt is set in the program counter, and the instruction at the interrupt address is executed. When using an interrupt service routine, write the instruction generating the branch to that routine at an interrupt address.

Page 2 (addresses 010016 to 017F16) is the special page for subroutine calls. Subroutines written in this page can be called from any page with the 1-word instruction  $(\widetilde{BM})$ . Subroutines extending from page 2 to another page can also be called with the BM instruction when it starts on page 2.

ROM pattern (bits 9 to 0) of all addresses can be used as data areas with the TABP p instruction.

#### **ROM Code Protect Address**

When selecting the protect bit write by using a serial programmer or selecting protect enabled for writing shipment by Renesas Technology corp., reading or writing from/to QzROM is disabled by a serial programmer.

As for the QzROM product in blank, the ROM code is protected by selecting the protect bit write at ROM writing with a serial programmer.

As for the QzROM product shipped after writing, whether the ROM code protect is used or not can be selected as ROM option setup ("MASK option" written in the mask file converter) when ordering.



Fig 21. ROM map of M34559G6



Fig 22. Page 1 (addresses 008016 to 00FF16) structure

## **DATA MEMORY (RAM)**

1 word of RAM is composed of 4 bits, but 1-bit manipulation (with the SB j, RB j, and SZB j instructions) is enabled for the entire memory area. A RAM address is specified by a data pointer. The data pointer consists of registers Z, X, and Y. Set a value to the data pointer certainly when executing an instruction to access RAM (also, set a value after system returns from power down mode).

RAM includes the area for LCD.

When writing "1" to a bit corresponding to displayed segment, the segment is turned on.

Table 9 shows the RAM size. Figure 23 shows the RAM map.

#### Note

Register Z of data pointer is undefined after system is released from reset.

Also, registers Z, X and Y are undefined in power down mode. After system is returned from the power down mode, set these registers.

Table 9 **RAM** size and pages

| Part number | RAM size                       |
|-------------|--------------------------------|
| M34559G6    | 288 words × 4 bits (1152 bits) |

|          | Register Z |   |   |   |   | ( | 0  |    |    |    |   | •  | 1  |    |
|----------|------------|---|---|---|---|---|----|----|----|----|---|----|----|----|
|          | Register X | 0 | 1 | 2 | 3 |   | 12 | 13 | 14 | 15 | 0 | 1  | 2  | 3  |
|          | 0          |   |   |   |   |   |    |    |    |    |   |    |    |    |
|          | 1          |   |   |   |   |   |    |    |    |    |   |    |    |    |
|          | 2          |   |   |   |   |   |    |    |    |    |   |    |    |    |
|          | 3          |   |   |   |   |   |    |    |    |    |   |    |    |    |
|          | 4          |   |   |   |   |   |    |    |    |    |   |    |    |    |
|          | 5          |   |   |   |   |   |    |    |    |    |   |    |    |    |
| >        | 6          |   |   |   |   |   |    |    |    |    |   |    |    |    |
| ster     | 7          |   |   |   |   |   |    |    |    |    |   |    |    |    |
| Register | 8          |   |   |   |   |   |    |    |    |    | 0 | 8  | 16 | 24 |
| ď        | 9          |   |   |   |   |   |    |    |    |    | 1 | 9  | 17 | 25 |
|          | 10         |   |   |   |   |   |    |    |    |    | 2 | 10 | 18 | 26 |
|          | 11         |   |   |   |   |   |    |    |    |    | 3 | 11 | 19 | 27 |
|          | 12         |   |   |   |   |   |    |    |    |    | 4 | 12 | 20 | 28 |
|          | 13         |   |   |   |   |   |    |    |    |    | 5 | 13 | 21 | 29 |
|          | 14         |   |   |   |   |   |    |    |    |    | 6 | 14 | 22 | 30 |
|          | 15         |   |   |   |   |   |    |    |    |    | 7 | 15 | 23 | 31 |

Fig 23. RAM map

#### INTERRUPT FUNCTION

The interrupt type is a vectored interrupt branching to an individual address (interrupt address) according to each interrupt source. An interrupt occurs when the following 3 conditions are

- An interrupt activated condition is satisfied (request flag = "1")
- Interrupt enable bit is enabled ("1")
- Interrupt enable flag is enabled (INTE = "1")

Table 10 shows interrupt sources. (Refer to each interrupt request flag for details of activated conditions.)

#### (1) Interrupt enable flag (INTE)

The interrupt enable flag (INTE) controls whether the every interrupt enable/disable. Interrupts are enabled when INTE flag is set to "1" with the EI instruction and disabled when INTE flag is cleared to "0" with the DI instruction. When any interrupt occurs, the INTE flag is automatically cleared to "0," so that other interrupts are disabled until the EI instruction is executed.

#### (2) Interrupt enable bit

Use an interrupt enable bit of interrupt control registers V1 and V2 to select the corresponding interrupt or skip instruction.

Table 11 shows the interrupt request flag, interrupt enable bit and skip instruction.

Table 12 shows the interrupt enable bit function.

#### (3) Interrupt request flag

When the activated condition for each interrupt is satisfied, the corresponding interrupt request flag is set to "1." Each interrupt request flag except the voltage drop detection circuit interrupt request flag is cleared to "0" when either;

- · an interrupt occurs, or
- · a skip instruction is executed.

The voltage drop detection circuit interrupt request flag cannot be cleared to "0" at the state that the activated condition is satisfied.

Each interrupt request flag is set when the activated condition is satisfied even if the interrupt is disabled by the INTE flag or its interrupt enable bit. Once set, the interrupt request flag retains set until a clear condition is satisfied.

Accordingly, an interrupt occurs when the interrupt disable state is released while the interrupt request flag is set.

If more than one interrupt request flag is set when the interrupt disable state is released, the interrupt priority level is as follows shown in Table 10.

Table 10 Interrupt sources

| Priority | Interrup          | t source            | Interrupt address |  |
|----------|-------------------|---------------------|-------------------|--|
| level    | Interrupt name    | Activated condition |                   |  |
| 1        | External 0        | Level change of     | Address 0         |  |
|          | interrupt         | INT0 pin            | in page 1         |  |
| 2        | Timer 1 interrupt | Timer 1             | Address 4         |  |
|          |                   | underflow           | in page 1         |  |
| 3        | Timer 2 interrupt | Timer 2             | Address 6         |  |
|          |                   | underflow           | in page 1         |  |
| 4        | Timer 3 interrupt | Timer 3             | Address 8         |  |
|          |                   | underflow           | in page 1         |  |

Table 11 Interrupt request flag, interrupt enable bit and skip instruction

| Interrupt name       | Interrupt<br>request<br>flag | Skip<br>instruction | Interrupt<br>enable bit |
|----------------------|------------------------------|---------------------|-------------------------|
| External 0 interrupt | EXF0                         | SNZ0                | V10                     |
| Timer 1 interrupt    | T1F                          | SNZT1               | V12                     |
| Timer 2 interrupt    | T2F                          | SNZT2               | V13                     |
| Timer 3 interrupt    | T3F                          | SNZT3               | V20                     |

Table 12 Interrupt enable bit function

| Ī | Interrupt enable<br>bit | Occurrence of interrupt | Skip instruction |
|---|-------------------------|-------------------------|------------------|
|   | 1                       | Enabled                 | Invalid          |
| Ī | 0                       | Disabled                | Valid            |

#### (4) Internal state during an interrupt

The internal state of the microcomputer during an interrupt is as follows (Figure 25).

- Program counter (PC)
  - An interrupt address is set in program counter. The address to be executed when returning to the main routine is automatically stored in the stack register (SK).
- Interrupt enable flag (INTE) INTE flag is cleared to "0" so that interrupts are disabled.
- · Interrupt request flag Only the request flag for the current interrupt source is cleared to "0".
- Data pointer, carry flag, skip flag, registers A and B The contents of these registers and flags are stored automatically in the interrupt stack register (SDP).

## (5) Interrupt processing

When an interrupt occurs, a program at an interrupt address is executed after branching a data store sequence to stack register. Write the branch instruction to an interrupt service routine at an interrupt address. Use the RTI instruction to return from an interrupt service routine.

Interrupt enabled by executing the EI instruction is performed after executing 1 instruction (just after the next instruction is executed). Accordingly, when the EI instruction is executed just before the RTI instruction, interrupts are enabled after returning the main routine. (Refer to Figure 24)



Fig 24. Program example of interrupt processing



Fig 25. Internal state when interrupt occurs



Fig 26. Interrupt system diagram

## (6) Interrupt control registers

• Interrupt control register V1

Interrupt enable bits of external 0, timer 1 and timer 2 are assigned to register V1. Set the contents of this register through register A with the TV1A instruction. The TAV1 instruction can be used to transfer the contents of register V1 to register A.

#### • Interrupt control register V2

The timer 3 interrupt enable bit are assigned to register V2. Set the contents of this register through register A with the TV2A instruction. The TAV2 instruction can be used to transfer the contents of register V2 to register A.

Table 13 Interrupt control registers

| Interrupt control register V1 |                                     | at reset : 00002 |                                                      | at power down : 00002                            | R/W<br>TAV1/TV1A |  |
|-------------------------------|-------------------------------------|------------------|------------------------------------------------------|--------------------------------------------------|------------------|--|
| \/10                          | V13 Timer 2 interrupt enable bit    |                  | Interrupt disabled (S                                | SNZT2 instruction is valid)                      |                  |  |
| V 13                          |                                     |                  | Interrupt enabled (S                                 | Interrupt enabled (SNZT2 instruction is invalid) |                  |  |
| V12                           | V/10 Timer 1 interrupt enable hit   |                  | Interrupt disabled (SNZT1 instruction is valid)      |                                                  |                  |  |
| V 12                          | Timer 1 interrupt enable bit        | 1                | Interrupt enabled (SNZT1 instruction is invalid)     |                                                  |                  |  |
| V11                           | Not used                            | 0                | This his has no function but read/units is smalled   |                                                  |                  |  |
| VII                           | V11 Not used                        |                  | This bit has no function, but read/write is enabled. |                                                  |                  |  |
| V10                           | Ma. Futamal Ciatamunt anabla bit    |                  | Interrupt disabled (SNZ0 instruction is valid)       |                                                  |                  |  |
| V 10                          | V10 External 0 interrupt enable bit | 1                | Interrupt enabled (S                                 | SNZ0 instruction is invalid)                     |                  |  |

| Interrupt control register V2 |                                    | at reset : 00002                           |                                                      | at power down : 00002           | R/W<br>TAV2/TV2A |  |  |  |
|-------------------------------|------------------------------------|--------------------------------------------|------------------------------------------------------|---------------------------------|------------------|--|--|--|
| V23                           | Not used                           | 0                                          | This bit has no fund                                 | ion, but read/write is enabled. |                  |  |  |  |
|                               |                                    | 1                                          |                                                      |                                 |                  |  |  |  |
| V22                           | Not used                           | 0 This hit has no function, but road/write |                                                      | tion, but read/write is enabled |                  |  |  |  |
| V 22                          | VZZ Not used                       |                                            | This bit has no function, but read/write is enabled. |                                 |                  |  |  |  |
| V21                           | Not used                           | 0                                          | This hit has no fund                                 | tion but road/write is enabled  |                  |  |  |  |
| VZ1                           | Not used                           | 1                                          | This bit has no function, but read/write is enabled. |                                 |                  |  |  |  |
| V20                           | VO. Timon 2 interment analysis bit |                                            | Interrupt disabled (SNZT3 instruction is valid)      |                                 |                  |  |  |  |
| v 20                          | V20 Timer 3 interrupt enable bit   | 1                                          | Interrupt enabled (SNZT3 instruction is invalid)     |                                 |                  |  |  |  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

## (7) Interrupt sequence

Interrupts occur only when the respective INTE flag, interrupt enable bits (V10, V12, V13, V30), and interrupt request flag are set to "1." The interrupt occurs two or three cycles after the cycle where all the above three conditions are satisfied.

The interrupt occurs after three machine cycles if instructions other than one-cycle instruction are executed when the conditions are satisfied (Refer to Figure 27).



Fig 27. Interrupt sequence

## **EXTERNAL INTERRUPTS**

The 4559 Group has the external 0 interrupt. An external interrupt request occurs when a valid waveform is input to an interrupt input pin (edge detection).

The external interrupt can be controlled with the interrupt control register I1.

Table 14 External interrupt activated conditions

| Name                 | Input pin | Activated condition                                                                                                                               | Valid waveform selection bit |
|----------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| External 0 interrupt | D5/INT    | When the next waveform is input to D₅/INT pin  • Falling waveform ("H" → "L")  • Rising waveform ("L" → "H")  • Both rising and falling waveforms | I11<br>I12                   |



Fig 28. External interrupt circuit structure

#### (1) External 0 interrupt request flag (EXF0)

External 0 interrupt request flag (EXF0) is set to "1" when a valid waveform is input to D5/INT pin.

The valid waveforms causing the interrupt must be retained at their level for 4 clock cycles or more of the system clock (Refer to Figure 27).

The state of EXF0 flag can be examined with the skip instruction (SNZ0). Use the interrupt control register V1 to select the interrupt or the skip instruction. The EXF0 flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with the skip instruction.

- External 0 interrupt activated condition
  - External 0 interrupt activated condition is satisfied when a valid waveform is input to D5/INT pin.
  - The valid waveform can be selected from rising waveform, falling waveform or both rising and falling waveforms. An example of how to use the external 0 interrupt is as follows.
- (1) Set the bit 3 of register I1 to "1" for the INT pin to be in the input enabled state.
- (2) Select the valid waveform with the bits 1 and 2 of register I1.
- (3) Clear the EXF0 flag to "0" with the SNZ0 instruction.
- (4) Set the NOP instruction for the case when a skip is performed with the SNZ0 instruction.
- (5) Set both the external 0 interrupt enable bit (V10) and the INTE flag to "1."

The external 0 interrupt is now enabled. Now when a valid waveform is input to the D5/INT pin, the EXF0 flag is set to "1" and the external 0 interrupt occurs.

## (2) External interrupt control registers

(1) Interrupt control register I1

Register I1 controls the valid waveform for the external 0 interrupt. Set the contents of this register through register A with the TI1A instruction. The TAI1 instruction can be used to transfer the contents of register I1 to register A.

Table 15 External interrupt control register

| Interrupt control register I1 |                                             | at reset : 00002 |                                                                                          | at power down : state retained      | R/W<br>TAI1/TI1A |  |  |  |
|-------------------------------|---------------------------------------------|------------------|------------------------------------------------------------------------------------------|-------------------------------------|------------------|--|--|--|
| 113                           | INT pin input control bit (Note 2)          | 0                | INT pin input disabl                                                                     | INT pin input disabled              |                  |  |  |  |
| 113                           | INT pill lilput control bit (Note 2)        | 1                | INT pin input enable                                                                     | ed                                  |                  |  |  |  |
| 140                           | Interrupt valid waveform for INT pin/       |                  | Falling waveform ("L" level of INT pin is recognized with the SNZ instruction)/"L" level |                                     |                  |  |  |  |
| 112                           | return level selection bit (Note 2)         | 1                | Rising waveform instruction)/"H" leve                                                    | ("H" level of INT pin is recognized | d with the SNZIO |  |  |  |
| I1 <sub>1</sub>               | INT pip adds detection circuit central bit  | 0                | One-sided edge detected                                                                  |                                     |                  |  |  |  |
| 1111                          | In In In edge detection circuit control bit |                  | Both edges detected                                                                      |                                     |                  |  |  |  |
| 110                           | INT pin timer 1 count start synchronous     | 0                | Timer 1 count start synchronous circuit not selected                                     |                                     |                  |  |  |  |
| 110                           | circuit selection bit                       | 1                | Timer 1 count start                                                                      | synchronous circuit selected        |                  |  |  |  |

Note 1."R" represents read enabled, and "W" represents write enabled.

Note 2. When the contents of I12 and I13 are changed, the external interrupt request flag EXF0 may be set.

#### (3) Notes on interrupts

- (1) Bit 3 of register I1
  - When the input of the INT pin is controlled with the bit 3 of register I1 in software, be careful about the following notes.
- Depending on the input state of the D5/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 3 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to (1) in Figure 29.) and then, change the bit 3 of register I1. In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to (2)

Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to (3) in Figure 29.).



Fig 29. External 0 interrupt program example-1

### (2) Bit 3 of register I1

When the bit 3 of register I1 is cleared to "0", the power down mode is selected and the input of INT pin is disabled, be careful about the following notes.

• When the INT pin input is disabled (register I13 = "0"), set the key-on wakeup of INT pin to be invalid (register K20 = "0") before system enters to power down mode. (refer to (1) in Figure 30.).

```
LA 0
             : (×××02)
TK2A
             ; INT0 key-on wakeup disabled .....(1)
DI
EPOF
POF2
             ; RAM back-up
x: these bits are not used here.
```

Fig 30. External 0 interrupt program example-2

## (3) Bit 2 of register I1

When the interrupt valid waveform of the INT pin is changed with the bit 2 of register I1 in software, be careful about the following notes.

• Depending on the input state of the D5/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 2 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to (1) in Figure 31.) and then, change the bit 2 of register I1 is changed.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to (2) in Figure 31.).

Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to (3) in Figure



Fig 31. External 0 interrupt program example-3

#### **TIMERS**

The 4559 Group has the following timers.

· Programmable timer

The programmable timer has a reload register and enables the frequency dividing ratio to be set. It is decremented from a setting value n. When it underflows (count to n+1), a timer interrupt request flag is set to "1," new data is loaded from the reload register, and count continues (auto-reload function).

• Fixed dividing frequency timer The fixed dividing frequency timer has the fixed frequency dividing ratio (n). An interrupt request flag is set to "1" after every n count of a count pulse.



Fig 32. Auto-reload function

The 4559 Group timer consists of the following circuits.

- Prescaler : 8-bit programmable timer
- Timer 1 : 8-bit programmable timer
- Timer 2 : 8-bit programmable timer
- Timer 3: 16-bit fixed frequency timer
- Timer LC: 4-bit programmable timer
- Watchdog timer: 16-bit fixed frequency timer

(Timers 1, 2 and 3 have the interrupt function, respectively)

Prescaler, timer 1, timer 2, timer 3 and timer LC can be controlled with the timer control registers PA and W1 to W4. The watchdog timer is a free counter which is not controlled with the control register.

Each function is described below.

Table 16 Function related timers

| Circuit        | Structure                                                                                                           | Count source                                                                      | Frequency dividing ratio        | Use of output signal                                                          | Control register |
|----------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------|------------------|
| Prescaler      | 8-bit programmable binary down counter                                                                              | Instruction clock (INSTCK)                                                        | 1 to 256                        | Timer 1 count source Timer 2 count source Timer 3 count source                | PA               |
| Timer 1        | 8-bit programmable<br>binary down counter<br>(link to INT input)<br>(carrier wave output auto-<br>control function) | PWM signal (PWMOUT) Prescaler output (ORCLK) Timer 3 underflow (T3UDF) CNTR input | 1 to 256                        | CNTR output control     Timer 1 interrupt                                     | W1<br>W4         |
| Timer 2        | 8-bit programmable<br>binary down counter<br>(with carrier wave<br>generation function)                             | XIN input     Prescaler output divided by 2     (ORCLK/2)                         | 1 to 256                        | Timer 1 count source CNTR output Timer 2 interrupt                            | W2<br>W4         |
| Timer 3        | 16-bit fixed dividing frequency                                                                                     | XIN input     Prescaler output (ORCLK)                                            | 8192<br>16384<br>32768<br>65536 | Timer 1 count source Timer LC count source Timer 3 interrupt                  | W3               |
| Timer LC       | 4-bit programmable binary down counter                                                                              | Bit 4 of timer 3 (T34) System clock (STCK)                                        | 1 to 16                         | LCD clock                                                                     | W4               |
| Watchdog timer | 16-bit fixed dividing frequency                                                                                     | Instruction clock (INSTCK)                                                        | 65536                           | <ul><li>System reset (counting twice)</li><li>Decision of flag WDF1</li></ul> | -                |



Fig 33. Timers structure (1)



Fig 34. Timers structure (2)

## Table 17 Timer control registers

|    | Timer control register PA |   | at reset : 02        | at power down : 02 | W<br>TPAA |
|----|---------------------------|---|----------------------|--------------------|-----------|
| DΛ | PAo Prescaler control bit |   | Stop (state retained | )                  |           |
| FA | riescalei contioi bit     | 1 | Operating            |                    |           |

| Timer control register W1 |                                               |   | at reset : 00002      |                                              | at power down : state retained | R/W<br>TAW1/TW1A |  |
|---------------------------|-----------------------------------------------|---|-----------------------|----------------------------------------------|--------------------------------|------------------|--|
| W13                       | Timer 1 count auto-stop circuit selection bit | 0 | Time                  | Timer 1 count auto-stop circuit not selected |                                |                  |  |
| VV 13                     | (Note 2)                                      | 1 | Time                  | r 1 count auto-stop                          | circuit selected               |                  |  |
| W12                       | Timer 1 control bit                           | 0 | Stop (state retained) |                                              |                                |                  |  |
| VV 12                     | W 12 Timer 1 control bit                      |   | Oper                  | Operating                                    |                                |                  |  |
|                           |                                               |   | W10                   | V10 Count source                             |                                |                  |  |
| W11                       |                                               | 0 | 0                     | PWM signal (PWMOUT)                          |                                |                  |  |
|                           | Timer 1 count source selection bits (Note 3)  |   | 1                     | Prescaler output (ORCLK)                     |                                |                  |  |
| W10                       |                                               | 1 | 0                     | Timer 3 underflow signal (T3UDF)             |                                |                  |  |
| **10                      |                                               | 1 | 1                     | CNTR input                                   |                                |                  |  |

|       | Timer control register W2                   |   | at reset : 00002                                   | at power down : 00002 | R/W<br>TAW2/TW2A |  |  |
|-------|---------------------------------------------|---|----------------------------------------------------|-----------------------|------------------|--|--|
| \\/2a | CNTP pin function control bit               | 0 | CNTR pin output invalid                            |                       |                  |  |  |
| VVZ3  | W23 CNTR pin function control bit           |   | CNTR pin output valid                              |                       |                  |  |  |
| W22   | Wo- PWM signal                              |   | PWM signal "H" interval expansion function invalid |                       |                  |  |  |
| VVZ2  | "H" interval expansion function control bit | 1 | PWM signal "H" interval expansion function valid   |                       |                  |  |  |
| W21   | Timer 2 central hit                         | 0 | Stop (state retained)                              |                       |                  |  |  |
| VVZ1  | W21 Timer 2 control bit                     |   | Operating                                          |                       |                  |  |  |
| W20   | M/O- Times O count course calcution hit     |   | XIN input                                          |                       |                  |  |  |
| VV20  | W20 Timer 2 count source selection bit      | 1 | Prescaler output (ORCLK)/2                         |                       |                  |  |  |

| Timer control register W3 |                                    | at reset : 00002 |                        | at power down : state retained | R/W<br>TAW3/TW3A |  |  |
|---------------------------|------------------------------------|------------------|------------------------|--------------------------------|------------------|--|--|
| W33                       | Timer 3 count source selection bit | 0                | Xcin                   | input                          |                  |  |  |
| VV 33                     | Time: 3 count source selection bit | 1                | Pres                   | caler output (ORCL             | K)               |  |  |
| W32                       | Timer 3 control bit                | 0                | 0 Stop (initial state) |                                |                  |  |  |
| VV 32                     | VV32 Timer 3 control bit           |                  |                        | Operating                      |                  |  |  |
|                           |                                    | W31              | W30                    | W30 Count value                |                  |  |  |
| W31                       |                                    | 0                | 0                      | 0 Underflow every 8192 count   |                  |  |  |
| -                         | Timer 3 count value selection bits |                  | 1                      | 1 Underflow every 16384 count  |                  |  |  |
| W30                       |                                    | 1                | 0                      | Underflow every 3              | 2768 count       |  |  |
| V V 30                    |                                    | 1                | 1                      | Underflow every 65536 count    |                  |  |  |

| Timer control register W4 |                                                    | at reset : 00002 |                                               | at power down : state retained | R/W<br>TAW4/TW4A |
|---------------------------|----------------------------------------------------|------------------|-----------------------------------------------|--------------------------------|------------------|
| W43                       | Timer LC control bit                               | 0                | Stop (state retained)                         |                                |                  |
|                           |                                                    | 1                | Operating                                     |                                |                  |
| W42                       | Timer LC count source selection bit                | 0                | Bit 4 (T34) of timer 3                        |                                |                  |
|                           |                                                    | 1                | System clock (STCK)                           |                                |                  |
| W41                       | CNTR pin output auto-control circuit selection bit | 0                | CNTR output auto-control circuit not selected |                                |                  |
|                           |                                                    | 1                | CNTR output auto-control circuit selected     |                                |                  |
| W40                       | CNTR pin input count edge selection bit            | 0                | Falling edge                                  |                                |                  |
|                           |                                                    | 1                | Rising edge                                   |                                |                  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. This function is valid only when the timer 1 control start synchronous circuit is selected (I10 ="1").

Note 3. Port C output is invalid when CNTR input is selected for the timer 1 count source.

#### (1) Timer control registers

· Timer control register PA

Register PA controls the count operation of prescaler. Set the contents of this register through register A with the TPAA instruction.

Timer control register W1

Register W1 controls the count operation and count source of timer 1, and timer 1 count auto-stop circuit. Set the contents of this register through register A with the TW1A instruction. The TAW1 instruction can be used to transfer the contents of register W1 to register A.

Timer control register W2

Register W2 controls the count operation and count source of timer 2, CNTR pin output, and extension function of PWM signal "H" interval. Set the contents of this register through register A with the TW2A instruction. The TAW2 instruction can be used to transfer the contents of register W2 to register

• Timer control register W3

Register W3 controls the count operation and count source of timer 3. Set the contents of this register through register A with the TW3A instruction. The TAW3 instruction can be used to transfer the contents of register W3 to register A.

• Timer control register W4

Register W4 controls the input count edge of CNTR pin, CNTR1 pin output auto-control circuit. Set the contents of this register through register A with the TW4A instruction. The TAW4 instruction can be used to transfer the contents of register W4 to register A.

### (2) Prescaler

Prescaler is an 8-bit binary down counter with the prescaler reload register PRS. Data can be set simultaneously in prescaler and the reload register RPS with the TPSAB instruction. Data can be read from reload register RPS with the TABPS instruction.

Stop counting and then execute the TPSAB or TABPS instruction to read or set prescaler data.

Prescaler starts counting after the following process;

- (1) set data in prescaler, and
- (2) set the bit 0 of register PA to "1."

When a value set in reload register RPS is n, prescaler divides the count source signal by n + 1 (n = 0 to 255).

Count source for prescaler can be selected the instruction clock (INSTCK).

Once count is started, when prescaler underflows (the next count pulse is input after the contents of prescaler becomes "0"), new data is loaded from reload register RPS, and count continues (auto-reload function).

The output signal (ORCLK) of prescaler can be used for timer 1, 2 and 3 count sources.

#### (3) Timer 1 (interrupt function)

Timer 1 is an 8-bit binary down counter with a timer 1 reload register (R1). Data can be set simultaneously in timer 1 and the reload register R1 with the T1AB instruction. Data can be read from timer 1 with the TAB1 instruction.

Stop counting and then execute the T1AB or TAB1 instruction to read or set timer 1 data.

When executing the TR1AB instruction to set data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows.

Timer 1 starts counting after the following process;

- (1) set data in timer 1
- (2) set count source by bit 0 and 1 of register W1, and
- (3) set the bit 2 of register W1 to "1."

When a value set in reload register R1 is n, timer 1 divides the count source signal by n + 1 (n = 0 to 255).

Once count is started, when timer 1 underflows (the next count pulse is input after the contents of timer 1 becomes "0"), the timer 1 interrupt request flag (T1F) is set to "1," new data is loaded from reload register R1, and count continues (auto-reload

INT pin input can be used as the start trigger for timer 1 count operation by setting the bit 0 of register I1 to "1".

Also, in this time, the auto-stop function by timer 1 underflow can be performed by setting the bit 3 of register W1 to "1."

### (4) Timer 2 (interrupt function)

Timer 2 is an 8-bit binary down counter with two timer 2 reload register (R2L, R2H). Data can be set simultaneously in timer 2 and the reload register R2L with the T2AB instruction. Data can be set in the reload register R2H with the T2HAB instruction. The contents of reload register R2L set with the T2AB instruction can be set to timer 2 again with the T2R2L instruction. Data can be read from timer 2 with the TAB2 instruction.

Stop counting and then execute the T2AB or TAB2 instruction to read or set timer 2 data.

When executing the T2HAB instruction to set data to reload register R2H while timer 2 is operating, avoid a timing when timer 2 underflows.

Timer 2 starts counting after the following process;

- (1) set data in timer 2
- (2) set count source by bit 0 of register W2, and
- (3) set the bit 1 of register W2 to "1."

When a value set in reload register R2L is n and R2H is m, timer 2 divides the count source signal by n + 1 or m + 1 (n = 0 to 255, m = 0 to 255).

Once count is started, when timer 2 underflows (the next count pulse is input after the contents of timer 2 becomes "0"), the timer 2 interrupt request flag (T2F) is set to "1," new data is loaded from reload register R2L, and count continues (autoreload function).

When bit 3 of register W2 is set to "1", timer 2 reloads data from reload register R2L and R2H alternately each underflow.

Timer 2 generates the PWM signal (PWMOUT) of the "L" interval set as reload register R2L, and the "H" interval set as reload registerR2H. The PWM signal (PWMOUT) is output from CNTR pin. When bit 2 of register W2 is set to "1" at this time, the interval (PWM signal "H" interval) set to reload register R2H for the counter of timer 2 is extended for a half period of count source.

In this case, when a value set in reload register R2H is m, timer 2 divides the count source signal by n + 1.5 (m = 1 to 255).

When this function is used, set "1" or more to reload register R2H.

When bit 1 of register W4 is set to "1", the PWM signal output to CNTR pin is switched to valid/invalid each timer 1 underflow. However, when timer 1 is stopped (bit 2 of register W1 is cleared to "0"), this function is canceled.

Even when bit 1 of a register W2 is cleared to "0" in the "H" interval of PWM signal, timer 2 does not stop until it next timer 2

When clearing bit 1 of register W2 to "0" to stop timer 2, avoid a timing when timer 2 underflows.

### (5) Timer 3 (interrupt function)

Timer 3 is a 16-bit binary down counter.

Timer 3 starts counting after the following process;

- (1) set count value by bits 0 and 1 of register W3,
- (2) set count source by bit 3 of register W3, and
- (3) set the bit 2 of register W3 to "1."

Once count is started, when timer 3 underflows (the set count value is counted), the timer 3 interrupt request flag (T3F) is set to "1," and count continues.

Bit 4 of timer 3 can be used as the timer LC count source for the LCD clock generating.

When bit 2 of register W3 is cleared to "0", timer 3 is initialized to "FFFF16" and count is stopped.

Timer 3 can be used as the counter for clock because it can be operated at clock operating mode (POF instruction execution). When timer 3 underflow occurs at clock operating mode, system returns from the power down state.

When operating timer 3 during clock operating mode, set 1 cycle or more of count source to the following period; from setting bit 2 of register W3 to "1" till executing the POF instruction.

#### (6) Timer LC

Timer LC is a 4-bit binary down counter with the timer LC reload register (RLC). Data can be set simultaneously in timer LC and the reload register (RLC) with the TLCA instruction. Data cannot be read from timer LC. Stop counting and then execute the TLCA instruction to set timer LC data.

Timer LC starts counting after the following process;

- (1) set data in timer LC,
- (2) select the count source with the bit 2 of register W4, and
- (3) set the bit 3 of register W4 to "1."

When a value set in reload register RLC is n, timer LC divides the count source signal by n + 1 (n = 0 to 15).

Once count is started, when timer LC underflows (the next count pulse is input after the contents of timer LC becomes "0"), new data is loaded from reload register RLC, and count continues (auto-reload function).

Timer LC underflow signal divided by 2 can be used for the LCD clock.

#### (7) Timer input/output pin (C/CNTR pin)

CNTR pin is used to input the timer 1 count source and output the PWM signal generated by timer 2. The selection of CNTR output signal can be controlled by bit 3 of register W2.

When the PWM signal is output from C/CNTR pin, set "0" to the output latch of port C.

When the CNTR input is selected for timer 1 count source, timer 1 counts the waveform of CNTR input selected by bit 0 of register W4. Also, when the CNTR input is selected, the output of port C is invalid (high-impedance state).

#### (8) Timer interrupt request flags (T1F, T2F, T3F)

Each timer interrupt request flag is set to "1" when each timer underflows. The state of these flags can be examined with the skip instructions (SNZT1, SNZT2, SNZT3).

Use the interrupt control register V1, V2 to select an interrupt or a skip instruction.

An interrupt request flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with a skip

### (9) Count start synchronization circuit (timer 1)

Timer 1 has the count start synchronous circuit which synchronizes the input of INT pin, and can start the timer count operation.

Timer 1 count start synchronous circuit function is selected by setting the bit 0 of register I1 to "1" and the control by INT pin input can be performed.

When timer 1 count start synchronous circuit is used, the count start synchronous circuit is set, the count source is input to timer by inputting valid waveform to INT pin.

The valid waveform of INT pin to set the count start synchronous circuit is the same as the external interrupt activated condition.

Once set, the count start synchronous circuit is cleared by clearing the bit I10 to "0" or system reset.

However, when the count auto-stop circuit is selected, the count start synchronous circuit is cleared (auto-stop) at the timer 1 underflow.

#### (10)Count auto-stop circuit (timer 1)

Timer 1 has the count auto-stop circuit which is used to stop timer 1 automatically by the timer 1 underflow when the count start synchronous circuit is used.

The count auto-stop circuit is valid by setting the bit 3 of register W1 to "1". It is cleared by the timer 1 underflow and the count source to timer 1 is stopped.

This function is valid only when the timer 1 count start synchronous circuit is selected.

#### (11) Precautions

• Prescaler

Stop prescaler counting and then execute the TABPS instruction to read its data.

Stop prescaler counting and then execute the TPSAB instruction to write data to prescaler.

Timer count source

Stop timer 1, 2, 3 or LC counting to change its count source.

· Reading the count value

Stop timer 1 or 2 counting and then execute the TAB1 or TAB2 instruction to read its data.

· Writing to the timer

Stop timer 1, 2 or LC counting and then execute the T1AB, T2AB, T2R2L or TLCA instruction to write data to timer.

· Writing to reload register

In order to write a data to the reload register R1 while the timer 1 is operating, execute the TR1AB instruction except a timing of the timer 1 underflow.

In order to write a data to the reload register R2H while the timer 2 is operating, execute the T2HAB instruction except a timing of the timer 3 underflow.

PWM signal

If the timer 2 count stop timing and the timer 2 underflow timing overlap during output of the PWM signal, a hazard may occur in the PWM output waveform.

When "H" interval expansion function of the PWM signal is used, set "1" or more to reload register R2H.

Set the port C output latch to "0" to output the PWM signal from C/CNTR pin.

• Timer 3

Stop timer 3 counting to change its count source.

When operating timer 3 during clock operating mode, set 1 cycle or more of count source to the following period; from setting bit 2 of register W3 to "1" till executing the POF instruction.

• Prescaler and timer 1 count start timing and count time when operation starts

Count starts from the first rising edge of the count source (2) in Figure 35 after prescaler and timer operations start (1) in Figure 35.

Time to first underflow (3) in Figure 35 is shorter (for up to 1 period of the count source) than time among next underflow (4) in Figure 35 by the timing to start the timer and count source operations after count starts.

When selecting CNTR input as the count source of timer 1, timer 1 operates synchronizing with the falling edge of CNTR input.



Fig 35. Timer count start timing and count time when operation starts

• Timer 2 and Timer LC count start timing and count time when operation starts

Count starts from the rising edge (2) after the first falling edge of the count source, after Timer 2 and Timer LC operations start (1).

Time to first underflow (3) is different from time among next underflow (4) by the timing to start the timer and count source operations after count starts.



Fig 36. Timer count start timing and count time when operation starts (Timer 2 and Timer LC)



Fig 37. Timer 2 operation example



Fig 38. CNTR output auto-control function by timer 1



Fig 39. Timer count start/stop timing

#### **WATCHDOG TIMER**

Watchdog timer provides a method to reset the system when a program run-away occurs. Watchdog timer consists of timer WDT(16-bit binary counter), watchdog timer enable flag (WEF), and watchdog timer flags (WDF1, WDF2).

The timer WDT downcounts the instruction clocks as the count source from "FFFF16" after system is released from reset.

After the count is started, when the timer WDT underflow occurs (after the count value of timer WDT reaches "000016," the next count pulse is input), the WDF1 flag is set to "1." If the WRST instruction is never executed until the timer WDT underflow occurs (until timer WDT counts 65534), WDF2 flag is set to "1," and the RESET pin outputs "L" level to reset the microcomputer. Execute the WRST instruction at each period of 65534 machine cycle or less by software when using watchdog timer to keep the microcomputer operating normally.

When the WEF flag is set to "1" after system is released from reset, the watchdog timer function is valid.

When the DWDT instruction and the WRST instruction are executed continuously, the WEF flag is cleared to "0" and the watchdog timer function is invalid.

The WEF flag is set to "1" at system reset or RAM back-up

The WRST instruction has the skip function. When the WRST instruction is executed while the WDF1 flag is "1", the WDF1 flag is cleared to "0" and the next instruction is skipped.

When the WRST instruction is executed while the WDF1 flag is "0", the next instruction is not skipped.

The skip function of the WRST instruction can be used even when the watchdog timer function is invalid.



- (1) After system is released from reset (= after program is started), timer WDT starts count down.
- (2) When timer WDT underflow occurs, WDF1 flag is set to "1.
- (3) When the WRST instruction is executed while the WDF1 flag is "1", WDF1 flag is cleared to "0," the next instruction is skipped.
- (4) When timer WDT underflow occurs while WDF1 flag is "1," WDF2 flag is set to "1" and the watchdog reset signal is output.
- (5) The output transistor of RESET pin is turned "ON" by the watchdog reset signal and system reset is executed.

Note: The number of count is equal to the number of machine cycle because the count source of watchdog timer is the instruction clock.

Fig 40. Watchdog timer function

When the watchdog timer is used, clear the WDF1 flag at the period of 65534 machine cycles or less with the WRST instruction.

When the watchdog timer is not used, execute the DWDT instruction and the WRST instruction continuously (refer to Figure 41).

The watchdog timer is not stopped with only the DWDT instruction.

The contents of WDF1 flag and timer WDT are initialized at the power down mode.

When using the watchdog timer and the power down mode, initialize the WDF1 flag with the WRST instruction just before the microcomputer enters the power down mode. Also, set the NOP instruction after the WRST instruction, for the case when a skip is performed with the WRST instruction (refer to Figure 42).

```
WRST
            ; WDF1 flag cleared
DI
DWDT
            ; Watchdog timer function enabled/disabled
WRST
            ; WEF and WDF1 flags cleared
```

Fig 41. Program example to start/stop watchdog timer



Fig 42. Program example when using the watchdog

#### **LCD FUNCTION**

The 4559 Group has an LCD (Liquid Crystal Display) controller/driver. When data are set in LCD RAM and timer LC, LCD control registers (L1, L2, L3, C1, C2, C3), and timer control registers (W3, W4), the LCD controller/driver automatically reads the display data and controls the LCD display by setting duty and bias.

4 common signal output pins and 32 segment signal output pins can be used to drive the LCD. By using these pins, up to 128 pixels (when internal power, 1/4 duty and 1/3 bias are selected) can be controlled to display. When using the external input, set necessary pins with the LCD control register 2 and apply the proper voltage to the pins .

The LCD power input pins (VLC3–VLC1) are also used as pins SEG0–SEG2. When SEG0 is selected, the internal power (VDD) is used for the LCD power.

### (1) Duty and bias

There are 3 combinations of duty and bias for displaying data on the LCD. Use bits 0 and 1 of LCD control register (L1) to select the proper display method for the LCD panel being used.

- 1/2 duty, 1/2 bias
- 1/3 duty, 1/3 bias
- 1/4 duty, 1/3 bias

Table 18 Table 11 Duty and maximum number of displayed pixels

| Duty | Maximum number of displayed pixels | Used COM pins                              |
|------|------------------------------------|--------------------------------------------|
| 1/2  | 64 pixels                          | COM <sub>0</sub> , COM <sub>1</sub> (Note) |
| 1/3  | 96 pixels                          | COM <sub>0</sub> -COM <sub>2</sub> (Note)  |
| 1/4  | 128 pixels                         | COM <sub>0</sub> -COM <sub>3</sub>         |

Note. Leave unused COM pins open.



Fig 43. LCD controller/driver

### (2) LCD clock control

The LCD clock is determined by the timer LC setting value and timer LC count source.

After setting data to timer LC, timer LC starts counting by setting count source with bit 2 of register W4 and setting bit 3 of register W4 to "1."

Accordingly, the frequency (F) of the LCD clock is obtained by the following formula. Numbers ((1) to (3)) shown below the formula correspond to numbers in Figure 44, respectively.

• When using the system clock (STCK) as timer LC count source (W42="1")

$$F = STCK \times \frac{1}{LC+1} \times \frac{1}{2}$$

$$(1) \qquad (2) \qquad (3)$$
[LC: 0 to 15]

• When using the bit 4 of timer 3 as timer LC count source (W42="0")

$$F = T34 \times \frac{1}{LC + 1} \times \frac{1}{2}$$
(1) (2) (3) [LC: 0 to 15]

The frame frequency and frame period for each display method can be obtained by the following formula:

Frame frequency = 
$$\frac{F}{n}$$
 (Hz)

Frame frequency = 
$$\frac{n}{F}$$
 (Hz)

F: LCD clock frequency 1/n: Duty



Fig 44. LCD clock control circuit structure

### (3) LCD RAM

RAM contains areas corresponding to the liquid crystal display. When "1" is written to this LCD RAM, the display pixel corresponding to the bit is automatically displayed.

| Z     |                  | 1                |                  |                  |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
|-------|------------------|------------------|------------------|------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| Х     |                  | (                | )                |                  |                   |                   | 1                 |                   |                   | 2                 | 2                 |                   | 3                 |                   |                   |                   |
| Y bit | 3                | 2                | 1                | 0                | 3                 | 2                 | 1                 | 0                 | 3                 | 2                 | 1                 | 0                 | 3                 | 2                 | 1                 | 0                 |
| 8     | SEG <sub>0</sub> | SEG <sub>0</sub> | SEG <sub>0</sub> | SEG <sub>0</sub> | SEG8              | SEG8              | SEG8              | SEG8              | SEG <sub>16</sub> | SEG <sub>16</sub> | SEG <sub>16</sub> | SEG <sub>16</sub> | SEG24             | SEG24             | SEG <sub>24</sub> | SEG <sub>24</sub> |
| 9     | SEG <sub>1</sub> | SEG <sub>1</sub> | SEG <sub>1</sub> | SEG <sub>1</sub> | SEG <sub>9</sub>  | SEG <sub>9</sub>  | SEG <sub>9</sub>  | SEG <sub>9</sub>  | SEG <sub>17</sub> | SEG <sub>17</sub> | SEG <sub>17</sub> | SEG <sub>17</sub> | SEG <sub>25</sub> | SEG <sub>25</sub> | SEG <sub>25</sub> | SEG <sub>2</sub>  |
| 10    | SEG <sub>2</sub> | SEG <sub>2</sub> | SEG <sub>2</sub> | SEG <sub>2</sub> | SEG <sub>10</sub> | SEG <sub>10</sub> | SEG <sub>10</sub> | SEG <sub>10</sub> | SEG <sub>18</sub> | SEG <sub>18</sub> | SEG <sub>18</sub> | SEG <sub>18</sub> | SEG <sub>26</sub> | SEG <sub>26</sub> | SEG <sub>26</sub> | SEG <sub>26</sub> |
| 11    | SEG3             | SEG3             | SEG3             | SEG <sub>3</sub> | SEG <sub>11</sub> | SEG <sub>11</sub> | SEG <sub>11</sub> | SEG <sub>11</sub> | SEG <sub>19</sub> | SEG <sub>19</sub> | SEG <sub>19</sub> | SEG <sub>19</sub> | SEG27             | SEG27             | SEG27             | SEG <sub>2</sub>  |
| 12    | SEG <sub>4</sub> | SEG <sub>4</sub> | SEG <sub>4</sub> | SEG <sub>4</sub> | SEG <sub>12</sub> | SEG <sub>12</sub> | SEG <sub>12</sub> | SEG <sub>12</sub> | SEG <sub>20</sub> | SEG <sub>20</sub> | SEG <sub>20</sub> | SEG <sub>20</sub> | SEG <sub>28</sub> | SEG28             | SEG <sub>28</sub> | SEG <sub>2</sub>  |
| 13    | SEG <sub>5</sub> | SEG <sub>5</sub> | SEG <sub>5</sub> | SEG <sub>5</sub> | SEG <sub>13</sub> | SEG <sub>13</sub> | SEG <sub>13</sub> | SEG <sub>13</sub> | SEG21             | SEG <sub>21</sub> | SEG <sub>21</sub> | SEG <sub>21</sub> | SEG29             | SEG29             | SEG29             | SEG <sub>2</sub>  |
| 14    | SEG <sub>6</sub> | SEG <sub>6</sub> | SEG <sub>6</sub> | SEG <sub>6</sub> | SEG <sub>14</sub> | SEG <sub>14</sub> | SEG <sub>14</sub> | SEG <sub>14</sub> | SEG22             | SEG22             | SEG22             | SEG22             | SEG30             | SEG30             | SEG30             | SEG3              |
| 15    | SEG <sub>7</sub> | SEG <sub>7</sub> | SEG <sub>7</sub> | SEG <sub>7</sub> | SEG <sub>15</sub> | SEG <sub>15</sub> | SEG <sub>15</sub> | SEG <sub>15</sub> | SEG23             | SEG23             | SEG23             | SEG23             | SEG31             | SEG31             | SEG31             | SEG3              |
| COM   | СОМз             | COM <sub>2</sub> | COM <sub>1</sub> | COM <sub>0</sub> | СОМз              | COM <sub>2</sub>  | COM <sub>1</sub>  | COMo              | СОМз              | COM <sub>2</sub>  | COM <sub>1</sub>  | COM <sub>0</sub>  | СОМз              | COM <sub>2</sub>  | COM <sub>1</sub>  | COM               |

Fig 45. LCD RAM map

### (4) LCD drive waveform

When "1" is written to a bit in the LCD RAM data, the voltage difference between common pin and segment pin which correspond to the bit automatically becomes IVLC3l and the display pixel at the cross section turns on.

When returning from reset, and in the RAM back-up mode, a display pixel turns off because every segment output pin and common output pin becomes VLC3 level.



Fig 46. LCD controller/driver structure

### (5) LCD power supply circuit

Select the LCD power supply circuit suitable for the using LCD

The LCD power supply circuit is fixed by the followings;

- The internal dividing resistor is controlled by bit 0 of register
- The internal dividing resistor is selected by bit 3 of register L1.
- The bias condition is selected by bits 0 and 1 of register L1.

#### · Internal dividing resistor

The 4553 Group has the internal dividing resistor for LCD power supply.

When bit 0 of register L2 is set to i0î, the internal dividing resistor is valid. However, when the LCD is turned off by setting bit 2 of register L1 to i0î, the internal dividing resistor is turned off.

The same six resistor (r) is prepared for the internal dividing

According to the setting value of bit 3 of register L1 and using bias condition, the resistor is prepared as follows;

• L13 = "0", 1/3 bias used:  $2r \times 3 = 6r$ 

• L13 = "0", 1/2 bias used:  $2r \times 2 = 4r$ 

• L13 = "1", 1/3 bias used:  $r \times 3 = 3r$ 

• L13 = "1", 1/2 bias used:  $r \times 2 = 2r$ 

### • SEG<sub>0</sub>/V<sub>LC3</sub> pin

The selection of SEG0/VLC3 pin function is controlled with the bit 3 of register L2.

When the VLC3 pin function is selected, apply voltage of VLC3 < VDD to the pin externally.

When the SEG0 pin function is selected, VLC3 is connected to VDD internally.

### • SEG1/VLC2, SEG2/VLC1 pin

The selection of SEG1/VLC2 pin function is controlled with the bit 2 of register L2.

The selection of SEG2/VLC1 pin function is controlled with the bit 1 of register L2.

When the VLC2 pin and VLC1 pin functions are selected and the internal dividing resistor is not used, apply voltage of 0 < VLC1 < VLC2 < VLC3 to these pins. Short the VLC2 pin and VLC1 pin at 1/2 bias.

When the VLC2 pin and VLC1 pin functions are selected and the internal dividing resistor is used, the dividing voltage value generated internally is output from the VLC1 pin and VLC2 pin. The VLC2 pin and VLC1 pin have the same electric potential at

When SEG1 and SEG2 pin functions are selected, use the internal dividing resistor (L20 = "0"). In this time, VLC2 and VLC1 are connected to the generated dividing voltage.



Fig 47. LCD power supply circuit example (1/3 bias condition selected)

### (6) LCD control register

# • LCD control register L1

Register L1 controls duty/bias selection, LCD operation, internal dividing resistor selection. Set the contents of this register through register A with the TL1A instruction. The TAL1 instruction can be used to transfer the contents of register L1.

#### • LCD control register L2

Register L2 controls internal dividing resistor operation, selection of pin functions; SEG0/VLC3, SEG1/VLC2, SEG2/VLC1. Set the contents of this register through register A with the TL2A instruction.

# • LCD control register L3

Register L3 controls selection of pin functions; P20/SEG24 to P23/SEG27. Set the contents of this register through register A with the TL3A instruction.

#### • LCD control register C1

Register C1 controls selection of pin functions; P00/SEG16 to P03/SEG19. Set the contents of this register through register A with the TC1A instruction.

#### • LCD control register C2

Register C2 controls selection of pin functions; P10/SEG20 to P13/SEG23. Set the contents of this register through register A with the TC2A instruction.

### LCD control register C3

Register C3 controls selection of pin functions; P30/SEG28 to P33/SEG31. The contents of this register through register A with the TC3A instruction.

Table 19 LCD control registers (1)

| LCD control register L1 |                                          | at res          |           | t : 00002     | at power down : state retained |               | R/W<br>TAL1/TL1A |  |  |
|-------------------------|------------------------------------------|-----------------|-----------|---------------|--------------------------------|---------------|------------------|--|--|
| L13                     | Internal dividing resistor for LCD power | 0               | 2r × 3    | 3, 2r × 2     |                                |               |                  |  |  |
|                         | supply selection bit (Note 2)            | 1 r x 3, r x 2  |           |               |                                |               |                  |  |  |
| 1.10                    | L12 LCD control bit                      |                 | Stop      | Stop (OFF)    |                                |               |                  |  |  |
| L 12                    |                                          |                 | Operating |               |                                |               |                  |  |  |
|                         |                                          | L1 <sub>1</sub> | L1        |               | Duty                           | Bi            | as               |  |  |
| L11                     |                                          | 0               | 0         | Not available | )                              | Not available |                  |  |  |
| -                       | LCD duty and bias selection bits         |                 | 1         | 1/2           |                                | 1/2           |                  |  |  |
| 1110                    |                                          | 1               | 0         | 1/3           |                                | 1/3           |                  |  |  |
| L 10                    | L10                                      |                 | 1         | 1/4           |                                | 1/3           |                  |  |  |

|                                                     | LCD control register L2                                                 | i | at reset : 00002                   | at power down : state retained | W<br>TL2A |  |
|-----------------------------------------------------|-------------------------------------------------------------------------|---|------------------------------------|--------------------------------|-----------|--|
| L2a SECa//( so nin function quitab bit (Note 2)     |                                                                         | 0 | SEG <sub>0</sub>                   |                                |           |  |
| LZ3                                                 | L23 SEG <sub>0</sub> /V <sub>LC3</sub> pin function switch bit (Note 3) |   | VLC3                               |                                |           |  |
| 1.20                                                | L22 SEG1/VLc2 pin function switch bit (Note 4)                          |   | SEG <sub>1</sub>                   |                                |           |  |
| LZ2                                                 |                                                                         |   | VLC2                               |                                |           |  |
| LO. OFO. A/s a said formation modified by (Alace 4) |                                                                         | 0 | SEG <sub>2</sub>                   |                                |           |  |
| LZ1                                                 | L21 SEG <sub>2</sub> /V <sub>LC1</sub> pin function switch bit (Note 4) |   | VLC1                               |                                |           |  |
| 1.00                                                | Internal dividing resistor for LCD power                                | 0 | Internal dividing resistor valid   |                                |           |  |
| L20                                                 | supply control bit                                                      | 1 | Internal dividing resistor invalid |                                |           |  |

| LCD control register L3 |                                       | at reset : 11112 |                     | at power down : state retained | W<br>TL3A |  |  |
|-------------------------|---------------------------------------|------------------|---------------------|--------------------------------|-----------|--|--|
| 1 22                    | L33 P23/SEG27 pin function switch bit |                  | SEG27               |                                |           |  |  |
| LJ3                     |                                       |                  | 1 P2 <sub>3</sub>   |                                |           |  |  |
| 1.20                    | L32 P22/SEG26 pin function switch bit |                  | 0 SEG <sub>26</sub> |                                |           |  |  |
| LSZ                     |                                       |                  | P22                 |                                |           |  |  |
| L31                     | P21/SEG25 pin function switch bit     | 0                | SEG25               |                                |           |  |  |
| LOT                     | P21/3EG25 piii lunction switch bit    | 1                | P21                 |                                |           |  |  |
| L30                     | P20/SEG24 pin function switch bit     | 0                | SEG24               |                                |           |  |  |
| L30                     | F20/3E324 piii iuriciion switch bit   | 1                | P20                 |                                |           |  |  |

Note 1."R" represents read enabled, and "W" represents write enabled.

Note 2."r (resistor) multiplied by 3" is used at 1/3 bias, and "r multiplied by 2" is used at 1/2 bias.

Note 3.VLc3 is connected to VDD internally when SEG0 pin is selected. Note 4.Use internal dividing resistor when SEG1 and SEG2 pins are selected.

# Table 20 LCD control registers (2)

|                                       | LCD control register C1                           |   | at reset : 11112  | at power down : state retained | W<br>TC1A |  |  |
|---------------------------------------|---------------------------------------------------|---|-------------------|--------------------------------|-----------|--|--|
| C13 P03/SEG19 pin function switch bit |                                                   | 0 | SEG19             |                                |           |  |  |
| U13                                   | C13 P03/SEG19 pin function switch bit             |   | P0 <sub>3</sub>   |                                |           |  |  |
| C10                                   | C12 P02/SEG <sub>18</sub> pin function switch bit |   | SEG <sub>18</sub> |                                |           |  |  |
| 012                                   |                                                   |   | P02               |                                |           |  |  |
| C14                                   | C11 P01/SEG17 pin function switch bit             |   | SEG <sub>17</sub> |                                |           |  |  |
| CII                                   |                                                   |   | P01               |                                |           |  |  |
| C10                                   | C10 P00/SEG16 pin function switch bit             |   | SEG <sub>16</sub> |                                |           |  |  |
|                                       |                                                   |   | P00               |                                |           |  |  |

|             | LCD control register C2                 |   | at reset : 11112  | at power down : state retained | W<br>TC2A |
|-------------|-----------------------------------------|---|-------------------|--------------------------------|-----------|
| Caa         | C23 P13/SEG23 pin function switch bit   |   | SEG23             |                                |           |
| U23         |                                         |   | P13               |                                |           |
| Can         | C22 P12/SEG22 pin function switch bit   |   | SEG22             |                                |           |
| 022         |                                         |   | P12               |                                |           |
| C21         | On PA (OFO) and a forestion modified by |   | SEG21             |                                |           |
| C21         | P11/SEG21 pin function switch bit       | 1 | P11               |                                |           |
| C20         | P10/SEG20 pin function switch bit       | 0 | SEG <sub>20</sub> |                                |           |
| <b>C</b> 20 | F 10/3EG20 piii Turiction Switch bit    | 1 | P00               |                                |           |

|     | LCD control register C3               |   | at reset : 11112  | at power down : state retained | W<br>TC3A |
|-----|---------------------------------------|---|-------------------|--------------------------------|-----------|
| Can | C33 P33/SEG31 pin function switch bit |   | SEG31             |                                |           |
| U33 |                                       |   | P3 <sub>3</sub>   |                                |           |
| Can | C32 P32/SEG30 pin function switch bit |   | SEG <sub>30</sub> |                                |           |
| 032 |                                       |   | P32               |                                |           |
| C31 | P31/SEG29 pin function switch bit     | 0 | SEG <sub>29</sub> |                                |           |
| 031 | F31/3EG29 pill fullction switch bit   | 1 | P31               |                                |           |
| C30 | P3o/SEG28 pin function switch bit     | 0 | SEG28             |                                |           |
| C30 | 1730/3LG28 piii turiciioti Switch bit | 1 | P30               |                                |           |

Note 1."R" represents read enabled, and "W" represents write enabled.

#### **RESET FUNCTION**

System reset is performed by the followings:

- "L" level is applied to the RESET pin externally,
- System reset instruction (SRST) is executed,
- · Reset occurs by watchdog timer,
- Reset occurs by built-in power-on reset
- Reset occurs by voltage drop detection circuit

Then when "H" level is applied to  $\overline{RESET}$  pin, software starts from address 0 in page 0.

# (1) RESET pin input

System reset is performed certainly by applying "L" level to RESET pin for 1 machine cycle or more when the following condition is satisfied;

the value of supply voltage is the minimum value or more of the recommended operating conditions.



Fig 48. Structure of RESET pin and its peripherals



Fig 49. RESET pin input waveform and reset release timing

### (2) Power-on reset

Reset can be automatically performed at power on (power-on reset) by the built-in power-on reset circuit. When the built-in power-on reset circuit is used, set the time for the supply voltage to rise from 0 V to the minimum voltage of recommended operating conditions to 100  $\mu$ s or less.

If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage.

### (3) System reset instruction (SRST)

By executing the SRST instruction, "L" level is output to RESET pin and system reset is performed.



Fig 50. Power-on reset operation

Table 21 Port state at reset

| Name                                                                   | Function    | State                          |
|------------------------------------------------------------------------|-------------|--------------------------------|
| D0-D4                                                                  | D0-D4       | High-impedance (Notes 1, 2)    |
| D5/INT                                                                 | D5          | High-impedance (Notes 1, 2)    |
| XCIN/D6, XCOUT/D7                                                      | Xcin, Xcout | Sub-clock input                |
| P00/SEG16-P03/SEG19                                                    | P00-P03     | High-impedance (Notes 1, 2, 3) |
| P10/SEG20-P13/SEG23                                                    | P10-P13     | High-impedance (Notes 1, 2, 3) |
| P20/SEG24-P23/SEG27                                                    | P20-P23     | High-impedance (Notes 1, 2, 3) |
| P30/SEG28-P33/SEG31                                                    | P30-P33     | High-impedance (Notes 1, 2, 3) |
| SEG <sub>0</sub> /V <sub>LC3</sub> -SEG <sub>2</sub> /V <sub>LC1</sub> | SEG0-SEG2   | VLC3 (VDD) level               |
| SEG3-SEG15                                                             | SEG3-SEG15  | VLC3 (VDD) level               |
| COMo-COM3                                                              | COMo-COM3   | VLC3 (VDD) level               |
| C/CNTR                                                                 | C/CNTR      | "L" (Vss) level                |

Note 1. Output latch is set to "1." Note 2. The output structure is N-channel open-drain. Note 3. Pull-up transistor is turned OFF.

# (4) Internal state at reset

Figure 51 and 52 shows internal state at reset (they are the same after system is released from reset). The contents of timers, registers, flags and RAM except shown in Figure 51 and 52 are undefined, so set the initial value to them.

| Program counter (PC)     Address 0 in page 0 is set to program counter. | 0 0 0 0 0 0 0 0 0 0 0 0 0 0  |
|-------------------------------------------------------------------------|------------------------------|
| Interrupt enable flag (INTE)                                            | 0 (Interrupt disabled)       |
| Power down flag (P)                                                     | 0                            |
| External 0 interrupt request flag (EXF0)                                |                              |
| Interrupt control register V1                                           | 0 0 0 0 (Interrupt disabled) |
| Interrupt control register V2                                           | 0 0 0 0 (Interrupt disabled) |
| Interrupt control register I1                                           |                              |
| Timer 1 interrupt request flag (T1F)                                    |                              |
| Timer 2 interrupt request flag (T2F)                                    |                              |
| Timer 3 interrupt request flag (T3F)                                    |                              |
| Watchdog timer flags (WDF1, WDF2)                                       |                              |
| Watchdog timer enable flag (WEF)                                        |                              |
| Timer control register PA                                               |                              |
| Timer control register W1                                               |                              |
| Timer control register W2                                               |                              |
| *Timer control register W3                                              |                              |
| Timer control register W4                                               |                              |
| Clock control register MR                                               |                              |
| Clock control register MR     Clock control register RG                 |                              |
| LCD control register L1                                                 |                              |
| LCD control register L2                                                 | 0 0 0 0                      |
| LCD control register L3                                                 | [1   1   1   1               |
| LCD control register C1                                                 | 1 1 1 1                      |
| LCD control register C2                                                 | 1 1 1 1                      |
| LCD control register C3                                                 | 1 1 1 1                      |
|                                                                         |                              |

Fig 51. Internal state at reset (1)

| Key-on wakeup control register K0           | 0 0 0 0                             |                          |
|---------------------------------------------|-------------------------------------|--------------------------|
| Key-on wakeup control register K1           | 0 0 0 0                             |                          |
| Key-on wakeup control register K2           | 0 0 0 0                             |                          |
| Key-on wakeup control register K3           | 0 0 0 0                             |                          |
| Pull-up control register PU0                | 0 0 0 0                             |                          |
| Pull-up control register PU1                | 0 0 0 0                             |                          |
| Pull-up control register PU2                | 0 0 0 0                             |                          |
| Pull-up control register PU3                | 0 0 0 0                             |                          |
| Port output structure control register FR0  |                                     |                          |
| Port output structure control register FR1  |                                     |                          |
|                                             |                                     |                          |
| Port output structure control register FR2  |                                     |                          |
| Port output structure control register FR3  | 0 0 0 0                             |                          |
| High-order bit reference enable flag (UPTF) | 0                                   |                          |
| Carry flag (CY)                             | 0                                   |                          |
| • Register A                                | 0 0 0 0                             |                          |
| Register B                                  | 0 0 0 0                             |                          |
| Register D                                  | × × ×                               |                          |
| • Register E × × ×                          | $\times$ $\times$ $\times$ $\times$ |                          |
| • Register X                                |                                     |                          |
| • Register Y                                | 0 0 0 0                             |                          |
| • Register Z                                |                                     |                          |
| ·                                           | × ×                                 |                          |
| Stack pointer (SP)                          | 1 1 1 1                             |                          |
| Operation source clock                      | (oeprating)                         |                          |
| Ceramic resonator circuit                   | Ocpialing                           |                          |
| • RC oscillation circuit                    | Оюр                                 |                          |
| Quartz-crystal oscillator                   | Oeprating                           |                          |
|                                             |                                     | "X" represents undefined |

Fig 52. Internal state at reset (2)

### **VOLTAGE DROP DETECTION CIRCUIT (WITH SKIP** JUDGMENT)

The built-in voltage drop detection circuit is used to set the voltage drop detection circuit flag (VDF) or to perform system reset.



Fig 53. Voltage drop detection reset circuit

### (1) Operating state of voltage drop detection circuit

The voltage drop detection circuit becomes valid by inputting "H" to the VDCE pin and it becomes invalid by inputting "L." When not executing the SVDE instruction under "H" level of the VDCE pin, the voltage drop detection circuit become invalid in power down state (RAM back-up, clock operating mode). As for this, the voltage drop detection circuit becomes valid at returning from power down, again.

When executing the SVDE instruction under "H" level of the VDCE pin, the voltage drop detection circuit becomes valid in power down state (RAM back-up, clock operating mode).

The state of executing SVDE instruction can be cleared by system reset.

Table 22 Operating state of voltage drop detection circuit

| VDCE pin | SVDE instruction | at CPU operating | at power down |
|----------|------------------|------------------|---------------|
| "L"      | No execute       | ×                | ×             |
| L        | Execute          | ×                | ×             |
| "H"      | No execute       | 0                | ×             |
| п        | Execute          | 0                | 0             |

Note. "O" indicates valid, "x" indicates invalid.

### (2) Voltage drop detection circuit flag (VDF)

Voltage drop detection circuit flag (VDF) is set to "1" when the supply voltage goes the skip occurrence voltage (VSKIP) or less. Moreover, voltage drop detection circuit flag (VDF) is cleared to "0" when the supply voltage goes the skip occurrence voltage (VSKIP) or more. The state of the voltage drop detection circuit flag (VDF) can be examined with the skip instruction (SNZVD). Even when the skip instruction is executed, the voltage drop detection circuit flag is not cleared to "0".

Refer to the electrical characteristics for skip occurrence voltage value.

### (3) Voltage drop detection circuit reset

System reset is performed when the supply voltage goes the reset occurrence voltage (VRST) or less.

When the supply voltage goes reset release voltage (VRST+) or more, the oscillation circuit goes to be in the operating enabled state and system reset is released.

Refer to the electrical characteristics for reset occurrence value and reset release voltage value.



Fig 54. Voltage drop detection circuit operation waveform



Fig 55. VDD and VRST

## (4) Note on voltage drop detection circuit

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

When the supply voltage of a microcomputer falls below to the minimum value of recommended operating conditions and regoes up, depending on the capacity value of the bypass capacitor added to the power supply pin, the following case may cause program failure (Figure 55);

supply voltage does not fall below to VRST, and its voltage regoes up with no reset.

In such a case, please design a system which supply voltage is once reduced below to VRST and re-goes up after that.

#### **POWER DOWN FUNCTION**

The 4559 Group has 2-type power down functions. System enters into each power down state by executing the following instructions.

- Clock operating mode ..... EPOF and POF instructions
- RAM back-up mode ..... EPOF and POF2 instructions

When the EPOF instruction is not executed before the POF or POF2 instruction is executed, these instructions are equivalent to the NOP instruction.

### (1) Clock operating mode

The following functions and states are retained.

- RAM
- · Reset circuit
- XCIN-XCOUT oscillation
- · LCD display
- Timer 3

### (2) RAM back-up mode

The following functions and states are retained.

- RAM
- · Reset circuit

### (3) Warm start condition

The system returns from the power down state when;

- · External wakeup signal is input
- · Timer 3 underflow occurs

in the power down mode.

In either case, the CPU starts executing the software from address 0 in page 0. In this case, the P flag is "1."

### (4) Cold start condition

The CPU starts executing the software from address 0 in page 0 when:

- external "L" level is input to RESET pin,
- execute system reset instruction (SRST instruction)
- · reset by watchdog timer is performed
- · reset by internal power-on reset, or
- reset by the voltage drop detection circuit is performed. In this case, the P flag is "0."

#### (5) Identification of the start condition

Warm start or cold start can be identified by examining the state of the power down flag (P) with the SNZP instruction. The warm start condition from the clock operating mode can be identified by examining the state of T3F flag.

Table 23 Functions and states retained at power down mode

|                                                       | Power do   | wn mode    |
|-------------------------------------------------------|------------|------------|
| Function                                              | Clock      | RAM        |
|                                                       | operating  | back-up    |
| Program counter (PC), registers A, B,                 |            |            |
| carry flag (CY), stack pointer (SP)                   | ×          | ×          |
| (Note 2)                                              | 0          | 0          |
| Contents of RAM                                       | 0          | 0          |
| Interrupt control registers V1, V2                    | ×          | ×          |
| Interrupt control registers I1                        | 0          | 0          |
| Selected oscillation circuit                          | 0          | 0          |
| Clock control register MR, RG                         | 0          | 0          |
| Timer 1, Timer 2 functions                            | (Note 3)   | (Note 3)   |
| Timer 3 function                                      | 0          | (Note 3)   |
| Timer LC function                                     | 0          | (Note 3)   |
| Watchdog timer function                               | × (Note 4) | × (Note 4) |
| Timer control registers PA, WA                        | ×          | ×          |
| Timer control registers W1, W3, W4                    | 0          | 0          |
| LCD display function                                  | 0          | (Note 5)   |
| LCD control registers L1 to L3, C1 to                 | 0          | 0          |
| C3                                                    |            |            |
| Voltage drop detection circuit                        | (Note 6)   | (Note 6)   |
| Port level                                            | (Note 7)   | (Note 7)   |
| Key-on wakeup control registers K0 to K2              | 0          | 0          |
| Pull-up control registers PU0, PU1                    | 0          | 0          |
| Port output structure control registers<br>FR0 to FR2 | 0          | 0          |
| External interrupt request flags (EXF0)               | ×          | ×          |
| Timer interrupt request flags (T1F, T2F)              | (Note 3)   | (Note 3)   |
| Timer interrupt request flag (T3F)                    | 0          | (Note 3)   |
| Interrupt enable flag (INTE)                          | ×          | ×          |
| Voltage drop detection circuit flag (VDF)             | ×          | ×          |
| Watchdog timer flags (WDF1, WDF2)                     | × (Note 4) | × (Note 4) |
| Watchdog timer enable flag (WEF)                      | × (Note 4) | × (Note 4) |

"O" represents that the function can be retained, and "x" represents that the function is initialized. Registers and flags other than the above are undefined at

power down mode, and set an initial value after returning.

Note 2. The stack pointer (SP) points the level of the stack register and is initialized to "7" at power down mode.

Note 3. The state of the timer is undefined.

Initialize the WDF1 flag with the WRST instruction, and Note 4. then go into the power down state.

LCD is turned off.

Note 6. When the SVDE instruction is executed, this function is valid at power down.

In the power down mode, C/CNTR pin outputs "L" level. However, when the CNTR input is selected (W11, W10="11"), C/CNTR pin is in an input enabled state (output = high-impedance).
Other ports retain their respective output levels.

### (6) Return signal

An external wakeup signal or timer 3 interrupt request flag (T3F) is used to return from the clock operating mode.

An external wakeup signal is used to return from the RAM backup mode because the oscillation is stopped.

Table 24 shows the return condition for each return source.

### (7) Control registers

- Key-on wakeup control register K0 Register K0 controls the ports P0 and P1 key-on wakeup function. Set the contents of this register through register A with the TK0A instruction. In addition, the TAK0 instruction can be used to transfer the contents of register K0 to register A.
- Key-on wakeup control register K1 Register K1 controls the return condition and the selection of valid waveform/level of port P1. Set the contents of this register through register A with the TK1A instruction. In addition, the TAK1 instruction can be used to transfer the contents of register K0 to register A.
- Key-on wakeup control register K2 Register K2 controls the port P3 and INT pin key-on wakeup function and the selection of return condition of INT pin. Set the contents of this register through register A with the TK2A instruction. In addition, the TAK2 instruction can be used to transfer the contents of register K2 to register A.
- Key-on wakeup control register K3 Register K3 controls the selection of return condition and valid waveform/level of port P3. Set the contents of this register through register A with the TK3A instruction. In addition, the TAK3 instruction can be used to transfer the contents of register K3 to register A.

- Pull-up control register PU0
- Register PU0 controls the ON/OFF of the port P0 pull-up transistor. Set the contents of this register through register A with the TPU0A instruction. In addition, the TAPU0 instruction can be used to transfer the contents of register PU0 to register A.
- Pull-up control register PU1
- Register PU1 controls the ON/OFF of the port P1 pull-up transistor. Set the contents of this register through register A with the TPU1A instruction. In addition, the TAPU1 instruction can be used to transfer the contents of register PU1 to register A.
- Pull-up control register PU2 Register PU2 controls the ON/OFF of the ports P2 pull-up
  - transistor. Set the contents of this register through register A with the TPU2A instruction. In addition, the TAPU2 instruction can be used to transfer the contents of register PU2
- Pull-up control register PU3
  - Register PU3 controls the ON/OFF of the ports P3 pull-up transistor. Set the contents of this register through register A with the TPU3A instruction. In addition, the TAPU3 instruction can be used to transfer the contents of register PU3 to register A.
- External interrupt control register I1 Register I1 controls the input control and the selection of valid waveform/level of INT pin. Set the contents of this register through register A with the TI1A instruction. In addition, the TAI1 instruction can be used to transfer the contents of register I1 to register A.

Table 24 Return source and return condition

|                        | Return source                                   | Return condition                                                                                                                                                                                                   | Remarks                                                                                                                                                                                                                                               |
|------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>8</u>               | Ports P00–P03<br>Ports P10–P13<br>Ports P20–P23 | Return by an external falling edge ("H" $\rightarrow$ "L").                                                                                                                                                        | For ports P0 and P1, the key-on wakeup function can be selected by two port unit, for port P2, it can be selected by a unit.                                                                                                                          |
| External wakeup signal | Ports P30–P33                                   | Return by an external "H" level or "L" level input, or rising edge ("L" $\rightarrow$ "H") or falling edge ("H" $\rightarrow$ "L"). Return by an external "L" level input,                                         | The key-on wakeup function can be selected by two port unit. Select the return level ("L" level or "H" level) and return condition (return by level or edge) with register K3 according to the external state before going into the power down state. |
| Externa                | INT pin                                         | Return by an external "H" level or "L" level input, or rising edge ("L" $\rightarrow$ "H") or falling edge ("H" $\rightarrow$ "L").  When the return level is input, the interrupt request flag (EXF0) is not set. | Select the return level ("L" level or "H" level) with register I1 and return condition (return by level or edge) with register K2 according to the external state before going into the power down state.                                             |
| Time<br>(T3F)          | r 3 interrupt request flag<br>)                 | Return by timer 3 underflow or by setting T3F to "1".  It can be used in the clock operating mode.                                                                                                                 | Clear T3F with the SNZT3 instruction before system enters into the power down state.  When system enters into the power down state while T3F is "1", system returns from the state immediately because it is recognized as return condition.          |



Fig 56. State transition



Fig 57. Set source and clear source of the P flag



Start condition identified example using the **SNZP** instruction

# Table 25 Key-on wakeup control register

|             | Key-on wakeup control register K0                     |   | at reset : 00002       | at power down : state retained | R/W<br>TAK0/TK0A |  |  |
|-------------|-------------------------------------------------------|---|------------------------|--------------------------------|------------------|--|--|
| К0з         | Ports P12, P13 key-on wakeup                          | 0 | Key-on wakeup not      | used                           |                  |  |  |
| <b>K</b> 03 | control bit                                           |   | Key-on wakeup use      | ed                             |                  |  |  |
| K02         | Ports P1 <sub>0</sub> , P1 <sub>1</sub> key-on wakeup | 0 | Key-on wakeup not used |                                |                  |  |  |
| <b>K</b> 02 | control bit                                           | 1 | Key-on wakeup used     |                                |                  |  |  |
| K01         | Ports P02, P03 key-on wakeup                          | 0 | Key-on wakeup not used |                                |                  |  |  |
| KU1         | control bit                                           | 1 | Key-on wakeup used     |                                |                  |  |  |
| K0°         | Ports P0 <sub>0</sub> , P0 <sub>1</sub> key-on wakeup | 0 | Key-on wakeup not      | used                           |                  |  |  |
| <b>K0</b> 0 | control bit                                           | 1 | Key-on wakeup used     |                                |                  |  |  |

|         | Key-on wakeup control register K1      | i | at reset : 00002       | at power down : state retained | R/W<br>TAK1/TK1A |  |  |
|---------|----------------------------------------|---|------------------------|--------------------------------|------------------|--|--|
| K13     | Port P23 key-on wakeup control bit     | 0 | Key-on wakeup not      | used                           |                  |  |  |
| KIS     | K13 Port P23 key-on wakeup control bit |   | Key-on wakeup use      | ed                             |                  |  |  |
| K10     | K12 Port P22 key-on wakeup control bit | 0 | Key-on wakeup not used |                                |                  |  |  |
| K12     |                                        | 1 | Key-on wakeup used     |                                |                  |  |  |
| K11     | Port P21 key-on wakeup control bit     | 0 | Key-on wakeup not used |                                |                  |  |  |
| KII     | Fort F21 key-on wakeup control bit     | 1 | Key-on wakeup used     |                                |                  |  |  |
| K10     | K10 Port P20 key-on wakeup control bit | 0 | Key-on wakeup not used |                                |                  |  |  |
| I K I U |                                        | 1 | Key-on wakeup used     |                                |                  |  |  |

|      | Key-on wakeup control register K2       |   | at reset : 00002        | at power down : state retained | R/W<br>TAK2/TK2A |  |  |
|------|-----------------------------------------|---|-------------------------|--------------------------------|------------------|--|--|
| K23  | Ports P32, P33 key-on wakeup            | 0 | Key-on wakeup not       | used                           |                  |  |  |
| NZ3  | control bit (Note 3)                    |   | Key-on wakeup used      |                                |                  |  |  |
| K22  | Ports P30, P31 key-on wakeup            | 0 | Key-on wakeup not used  |                                |                  |  |  |
| NZ2  | control bit (Note 2)                    | 1 | Key-on wakeup used      |                                |                  |  |  |
| K21  | INT pin return condition selection bit  | 0 | Return by level         |                                |                  |  |  |
| NZ1  | INT piri return condition selection bit | 1 | Return by edge          |                                |                  |  |  |
| K20  | INT pin key-on wakeup control bit       | 0 | 0 Key-on wakeup invalid |                                |                  |  |  |
| 1\20 | in i pin key-on wakeup control bit      | 1 | Key-on wakeup valid     |                                |                  |  |  |

|             | Key-on wakeup control register K3             | ; | at reset : 00002           | at power down : state retained | R/W<br>TAK3/TK3A |  |  |
|-------------|-----------------------------------------------|---|----------------------------|--------------------------------|------------------|--|--|
| <b>K3</b> 3 | Ports P32, P33 return condition selection bit | 0 | Return by level            |                                |                  |  |  |
| N33         | (Note 3)                                      | 1 | Return by edge             |                                |                  |  |  |
| K32         | Ports P32, P33 valid waveform/level           |   | Falling waveform/"L" level |                                |                  |  |  |
| N32         | selection bit (Note 3)                        | 1 | Rising waveform/"H" level  |                                |                  |  |  |
| K31         | Ports P30, P31 return condition selection bit | 0 | Return by level            |                                |                  |  |  |
| N31         | (Note 2)                                      | 1 | Return by edge             |                                |                  |  |  |
| <b>K3</b> 0 | Ports P30, P31 valid waveform/level           |   | Falling waveform/"L        | " level                        |                  |  |  |
| N30         | selection bit (Note 2)                        | 1 | Rising waveform/"H" level  |                                |                  |  |  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. To be invalid (K22 = "0") key-on wakeup of ports P3o and P31, set the registers K3o and K31 to "0." Note 3. To be invalid (K23 = "0") key-on wakeup of ports P32 and P33, set the registers K32 and K33 to "0."

# Table 26 Pull-up control register

|         | Pull-up control register PU0                        |   | at reset : 00002       | at power down : state retained | R/W<br>TAPU0/TPU0A |  |  |
|---------|-----------------------------------------------------|---|------------------------|--------------------------------|--------------------|--|--|
| DI IOa  | Port P0s pull up transistor control bit             | 0 | Pull-up transistor O   | FF                             |                    |  |  |
| F U U 3 | PU03 Port P03 pull-up transistor control bit        |   | Pull-up transistor ON  |                                |                    |  |  |
| DLIO    | PU02 Port P02 pull-up transistor control bit        | 0 | Pull-up transistor OFF |                                |                    |  |  |
| P U U 2 | Fort Foz pull-up transistor control bit             | 1 | Pull-up transistor O   | N                              |                    |  |  |
| DLIO    | Port P01 pull-up transistor control bit             | 0 | Pull-up transistor OFF |                                |                    |  |  |
| P001    | Port Por pull-up transistor control bit             | 1 | Pull-up transistor ON  |                                |                    |  |  |
| DLIO    | Port POs pull up transistor central hit             | 0 | Pull-up transistor O   | FF                             |                    |  |  |
| F U U 0 | Port P0 <sub>0</sub> pull-up transistor control bit | 1 | Pull-up transistor O   | N                              |                    |  |  |

|               | Pull-up control register PU1                 | , | at reset : 00002       | at power down : state retained | R/W<br>TAPU1/TPU1A |  |  |
|---------------|----------------------------------------------|---|------------------------|--------------------------------|--------------------|--|--|
| DI 11a        | Port P1a pull up transistor control bit      | 0 | Pull-up transistor O   | FF                             |                    |  |  |
| F U 13        | PU13 Port P13 pull-up transistor control bit |   | Pull-up transistor O   | N                              |                    |  |  |
| DI 11a        | PU12 Port P12 pull-up transistor control bit | 0 | Pull-up transistor OFF |                                |                    |  |  |
| F U 12        |                                              | 1 | Pull-up transistor ON  |                                |                    |  |  |
| DI 114        | Port P11 pull-up transistor control bit      | 0 | Pull-up transistor OFF |                                |                    |  |  |
| FUII          | Fort F 11 pull-up transistor control bit     | 1 | Pull-up transistor ON  |                                |                    |  |  |
| DI 110        | Port P10 pull-up transistor control bit      | 0 | Pull-up transistor OFF |                                |                    |  |  |
| F <b>U</b> 10 | Fort F to pull-up transistor control bit     | 1 | Pull-up transistor O   | N                              |                    |  |  |

|        | Pull-up control register PU2                 |   | at reset: 00002        | at power down : state retained | R/W<br>TAPU2/TPU2A |  |  |
|--------|----------------------------------------------|---|------------------------|--------------------------------|--------------------|--|--|
| DI 122 | Port P2a pull up transistor control hit      | 0 | Pull-up transistor O   | FF                             |                    |  |  |
| F U23  | PU23 Port P23 pull-up transistor control bit |   | Pull-up transistor ON  |                                |                    |  |  |
| DI 125 | PU22 Port P22 pull-up transistor control bit | 0 | Pull-up transistor OFF |                                |                    |  |  |
| F U22  | Fort F22 pull-up transistor control bit      | 1 | Pull-up transistor ON  |                                |                    |  |  |
| PU21   | Port P21 pull-up transistor control bit      | 0 | Pull-up transistor OFF |                                |                    |  |  |
| F 021  | Fort F21 pull-up transistor control bit      | 1 | Pull-up transistor ON  |                                |                    |  |  |
| PU20   | Port P2o pull-up transistor control bit      | 0 | Pull-up transistor O   | FF                             |                    |  |  |
| F U20  | Port P20 pull-up transistor control bit      | 1 | Pull-up transistor O   | N                              |                    |  |  |

|        | Pull-up control register PU3                        | i | at reset : 00002       | at power down : state retained | R/W<br>TAPU3/TPU3A |  |  |
|--------|-----------------------------------------------------|---|------------------------|--------------------------------|--------------------|--|--|
| DI 135 | Port P22 pull up transistor control hit             | 0 | Pull-up transistor O   | FF                             |                    |  |  |
| F U 33 | PU33 Port P33 pull-up transistor control bit        |   | Pull-up transistor O   | N                              |                    |  |  |
| DI 130 | PU32 Port P32 pull-up transistor control bit        | 0 | Pull-up transistor OFF |                                |                    |  |  |
| F U 32 |                                                     | 1 | Pull-up transistor O   | N                              |                    |  |  |
| DI 134 | Port P31 pull-up transistor control bit             | 0 | Pull-up transistor OFF |                                |                    |  |  |
| F 031  | For F31 pull-up transistor control bit              | 1 | Pull-up transistor ON  |                                |                    |  |  |
| DI 130 | Port P3 <sub>0</sub> pull-up transistor control bit | 0 | Pull-up transistor O   | FF                             |                    |  |  |
| F U30  | For For pull-up transistor control bit              | 1 | Pull-up transistor O   | N                              |                    |  |  |

Note 1."R" represents read enabled, and "W" represents write enabled.

Table 27 Interrupt control register

|                            | Interrupt control register I1                                 |   | at reset : 00002                                                                          | at power down : state retained      | R/W<br>TAI1/TI1A |
|----------------------------|---------------------------------------------------------------|---|-------------------------------------------------------------------------------------------|-------------------------------------|------------------|
| 113                        | INT pin input control bit (Note 2)                            | 0 | INT pin input disabl                                                                      | ed                                  |                  |
| 113                        | INT pirt input control bit (Note 2)                           | 1 | INT pin input enable                                                                      | ed                                  |                  |
| Interrupt valid waveform f | Interrupt valid waveform for INT pin/                         | 0 | 0 Falling waveform ("L" level of INT pin is recognized with the SN instruction)/"L" level |                                     |                  |
| 112                        | return level selection bit (Note 2)                           | 1 | Rising waveform instruction)/"H" leve                                                     | ("H" level of INT pin is recognized | d with the SNZIO |
| l1 <sub>1</sub>            | INT pin edge detection circuit control bit                    | 0 | One-sided edge detected                                                                   |                                     |                  |
| '''                        | INT pill eage detection circuit control bit                   | 1 | Both edges detected                                                                       |                                     |                  |
| 110                        | INT pin timer 1 count start synchronous circuit selection bit | 0 | Timer 1 count start synchronous circuit not selected                                      |                                     |                  |
| 110                        |                                                               | 1 | Timer 1 count start                                                                       | synchronous circuit selected        |                  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. When the contents of I12 and I13 are changed, the external interrupt request flag EXF0 may be set.

#### **CLOCK CONTROL**

The clock control circuit consists of the following circuits.

- On-chip oscillator (internal oscillator)
- · Ceramic resonator
- RC oscillation circuit
- Quartz-crystal oscillation circuit
- Multi-plexer (clock selection circuit)
- · Frequency divider
- · Internal clock generating circuit

The system clock and the instruction clock are generated as the source clock for operation by these circuits.

Figure 59 shows the structure of the clock control circuit.

The 4559 Group operates by the on-chip oscillator clock (f(RING)) which is the internal oscillator after system is released from reset.

Also, the ceramic resonator or the RC oscillation can be used for the main clock (f(XIN)) of the 4559 Group.

The quartz-crystal oscillator can be used for sub-clock (f(XCIN)).



Fig 59. Clock control circuit structure

### (1) On-chip oscillator operation

After system is released from reset, the MCU starts operation by the clock output from the on-chip oscillator which is the internal oscillator.

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that variable frequencies when designing application products.

#### (2) Main clock generating circuit (f(XIN))

When the MCU operates by the ceramic resonator or the RC oscillator as the main clock (f(XIN)).

After system is released from reset, the ceramic oscillation is valid for main clock.

The ceramic oscillation is invalid and the RC oscillation circuit is valid with the CRCK instruction.

The CRCK instruction can be executed only once.

Execute the CRCK instruction in the initial setting routine (executing it in address 0 in page 0 is recommended).

When the main clock (f(XIN)) is not used, connect XIN pin to VSS and leave XOUT pin open, and do not execute the CRCK instruction (Figure 61).

### (3) Ceramic resonator

When the ceramic resonator is used as the main clock (f(XIN)), connect the ceramic resonator and the external circuit to pins XIN and XOUT at the shortest distance.

A feedback resistor is built in between pins XIN and XOUT (Figure 62). Do not execute the CRCK instruction in program.

### (4) RC oscillation

When the RC oscillation is used as the main clock (f(XIN)), connect the XIN pin to the external circuit of resistor R and the capacitor C at the shortest distance and leave XOUT pin open. Then, execute the CRCK instruction (Figure 63).

To select RC oscillation as the system clock, select the main clock (f(XIN) as the system clock by bits 0 and 1 of the clock control register MR.

The frequency is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.



Fig 60. Switch to ceramic resonance/RC oscillation



Fig 61. Handling of XIN and XOUT when operating onchip oscillator



Fig 62. Ceramic resonator external circuit



Fig 63. External RC oscillation circuit

### (5) External clock

When the external clock signal is used as the main clock (f(XIN)), connect the XIN pin to the clock source and leave XOUT pin open (Figure 64). Do not execute the CRCK instruction.

Be careful that the maximum value of the oscillation frequency when using the external clock differs from the value when using the ceramic resonator (refer to the recommended operating condition). Also, note that the power down mode (POF and POF2 instructions) cannot be used when using the external clock.

### (6) Sub-clock generating circuit f(XCIN)

Sub-clock signal f(XCIN) is obtained by externally connecting a quartz-crystal oscillator. Connect this external circuit and a quartz-crystal oscillator to pins XCIN and XCOUT at the shortest distance. A feedback resistor is built in between pins XCIN and XCOUT (Figure 65). XCIN pin and XCOUT pin are also used as ports D6 and D7, respectively. The sub-clock oscillation circuit is invalid and the function of ports D6 and D7 are valid by setting bit 2 of register RG to "1".

When sub-clock, ports D6 and D7 are not used, connect XCIN/D6 to Vss and leave XCOUT/D7 open.



Fig 64. External clock input circuit



Fig 65. External quarts-crystal circuit

### (7) Clock control register MR

Register MR controls system clock and operation mode (frequency division of system clock). Set the contents of this register through register A with the TMRA instruction. In addition, the TAMR instruction can be used to transfer the contents of register MR to register A.

### (8) Clock control register RG

Register RG controls the start/stop of each oscillation circuit. Set the contents of this register through register A with the TRGA instruction.

Table 28 Clock control registers

| Clock control register MR |                                      | at reset : 11002 |                 | eset : 11002                | at power down : state retained | R/W<br>TAMR/TMRA |  |
|---------------------------|--------------------------------------|------------------|-----------------|-----------------------------|--------------------------------|------------------|--|
| MR <sub>3</sub>           |                                      | MRз              | MR <sub>2</sub> |                             | Operation mode                 |                  |  |
| IVIT\3                    |                                      | 0                | 0               | Through mode                |                                |                  |  |
|                           | Operation mode selection bits        | 0                | 1               | Frequency divided           | Frequency divided by 2 mode    |                  |  |
| MR <sub>2</sub>           |                                      | 1                | 0               | Frequency divided by 4 mode |                                |                  |  |
|                           |                                      | 1                | 1               | Frequency divided by 8 mode |                                |                  |  |
| MR <sub>1</sub>           |                                      | MR <sub>1</sub>  | MR <sub>0</sub> | System clock                |                                |                  |  |
| IVITA                     |                                      | 0                | 0               | f(RING)                     |                                |                  |  |
|                           | System clock selection bits (Note 2) | 0                | 1               | f(XIN)                      |                                |                  |  |
| MRo                       |                                      | 1                | 0               | f(Xcin)                     |                                |                  |  |
|                           |                                      | 1                | 1               | Not available (Note         | e 3)                           |                  |  |

| Clock control register RG |                                                   | at reset : 0002 |                                                                         | at power down : state retained | W<br>TRGA |
|---------------------------|---------------------------------------------------|-----------------|-------------------------------------------------------------------------|--------------------------------|-----------|
| RG2                       | Sub-clock (f(Xcin)) control bit (Note 4)          | 0               | Sub-clock (f(Xcin)) oscillation available, ports D6 and D7 not selected |                                |           |
|                           |                                                   | 1               | Sub-clock (f(Xcin)) oscillation stop, ports D6 and D7 selected          |                                |           |
| RG <sub>1</sub>           | Main-clock (f(XIN)) control bit (Note 4)          | 0               | Main clock (f(XIN)) oscillation available                               |                                |           |
|                           |                                                   | 1               | Main clock (f(XIN)) oscillation stop                                    |                                |           |
| RG <sub>0</sub>           | On-chip oscillator (f(RING)) control bit (Note 4) | 0               | On-chip oscillator (f(RING)) oscillation available                      |                                |           |
|                           |                                                   | 1               | On-chip oscillator (f(RING)) oscillation stop                           |                                |           |

Note 1. R" represents read enabled, and "W" represents write enabled.

Note 2. The stopped clock cannot be selected for system clock.

Note 3. "11" cannot be set to the low-order 2 bits (MR1, MR0) of register MR.

Note 4. The oscillation circuit selected for system clock cannot be stopped.

### **QzROM Writing Mode**

In the QzROM writing mode, the user ROM area can be rewritten while the microcomputer is mounted on-board by using a serial pro-grammer which is applicable for this microcomputer. Table 29 lists the pin description (QzROM writing mode) and Figure 66 shows the pin connections.

Refer to Figure 67 for examples of a connection with a serial programmer.

Contact the manufacturer of your serial programmer for serial pro-grammer. Refer to the user's manual of your serial programmer for details on how to use it.

Table 29 Pin description (QzROM writing mode)

| Pin                                                                                                                                                    | Name                                                  | I/O    | Function                                                                                                          |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------|--|
| VDD, VSS                                                                                                                                               | Power source, GND                                     |        | Apply 2.7 to 4.7V to Vcc, and 0V to Vss.                                                                          |  |
| RESET                                                                                                                                                  | Reset input                                           | input  | Reset input pin for active "L". Reset occurs when RESET pin is hold at an "L" level for 16 cycles or more of XIN. |  |
| XIN, XCIN                                                                                                                                              | Clock input                                           | input  | Either connect an oscillator circuit or connect XIN and XCIN to Vss and leave XOUT and XCOUT open.                |  |
| Хоит, Хсоит                                                                                                                                            | Clock output                                          | output |                                                                                                                   |  |
| D0 – D5<br>P00/SEG16 – P03/SEG19<br>P10/SEG20 – P13/SEG23<br>P20/SEG24 (Note 1) – P23/SEG27<br>P30/SEG28 – P33/SEG31                                   | I/O port                                              | I/O    | Input "H" or "L" level signal or leave the pin open.                                                              |  |
| CNVss                                                                                                                                                  | VPP input                                             | input  | QzROM programmable power source pin.                                                                              |  |
| D4                                                                                                                                                     | SDA input/output                                      | I/O    | Serial data I/O pin.                                                                                              |  |
| D <sub>3</sub>                                                                                                                                         | SCLK input                                            | input  | Serial clock input pin.                                                                                           |  |
| D <sub>2</sub>                                                                                                                                         | PGM input                                             | input  | Read/program pulse input pin.                                                                                     |  |
| VDCE                                                                                                                                                   | Voltage drop<br>detection circuit<br>enable           | input  | Input "H" or "L" level signal                                                                                     |  |
| SEG <sub>0</sub> /V <sub>LC3</sub> - SEG <sub>2</sub> /V <sub>LC1</sub><br>SEG <sub>3</sub> - SEG <sub>15</sub><br>COM <sub>0</sub> - COM <sub>3</sub> | Segment output/<br>LCD power source/<br>Common output | output | Either connect to an LCD panel or leave open.                                                                     |  |
| C/CNTR                                                                                                                                                 | Output port C/<br>Timer I/O                           | output | C/CNTR pin outputs "L" level.                                                                                     |  |

Note 1. Note that the P2o/SEG24 pin is pulled down internally by the MCU during the transition period (the period when VPP is approximately 0.5 VDD to 1.3 VDD) when the programming power supply (VPP) is applied to the CNVss pin. In addition, the P2o/SEG24 pin is high inpedance when VPP is approximately 1.3 VDD or grater.



Fig 66. Pin connection diagram



Fig 67. When using programmer of Suisei Electronics System Co., LTD, connection example

#### LIST OF PRECAUTIONS

#### (1) Noise and latch-up prevention

Connect a capacitor on the following condition to prevent noise and latch-up;

- connect a bypass capacitor (approx. 0.1 μF) between pins VDD and Vss at the shortest distance,
- · equalize its wiring in width and length, and
- use relatively thick wire.

CNVss is also used as VPP pin. Accordingly, when using this pin, connect this pin to Vss through a resistor about  $5k\Omega$  (connect this resistor to CNVss/VPP pin as close as possible).

### (2) Note on Power Source Voltage

When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation.

In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the supply voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation.

### (3) Register initial values 1

The initial value of the following registers are undefined after system is released from reset. After system is released from reset, set initial values.

- Register Z (2 bits)
- Register D (3 bits)
- Register E (8 bits)

# (4) Register initial values 2

The initial value of the following registers are undefined at RAM back-up. After system is returned from RAM back-up, set initial values.

- Register Z (2 bits)
- Register X (4 bits)
- Register Y (4 bits)
- Register D (3 bits)
- Register E (8 bits)

# (5) Program counter

Make sure that the PCH does not specify after the last page of the built-in ROM.

### (6) Stack registers (SKS)

Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together.

# (7) Multifunction

- The input/output of D<sub>5</sub> can be used even when INT is used. Be careful when using inputs of both INT and D<sub>5</sub> since the input threshold value of INT pin is different from that of port D5.
- "H" output function of port C can be used even when the CNTR (output) is used.

### (8) Power-on reset

When the built-in power-on reset circuit is used, set the time for the supply voltage to rise from 0 V to the minimum voltage of recommended operating conditions to 100  $\mu$ s or less.

If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage.

### (9) POF, POF2 instruction

When the POF or POF2 instruction is executed continuously after the EPOF instruction, system enters the RAM back-up

Note that system cannot enter the RAM back-up state when executing only the POF or POF2 instruction.

Be sure to disable interrupts by executing the DI instruction before executing the EPOF instruction and the POF/POF2 instruction continuously.

### (10)D5/INT pin

- (1) Bit 3 of register I1
  - When the input of the D5/INT pin is controlled with the bit 3 of register I1 in software, be careful about the following
- Depending on the input state of the D5/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 3 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to (1) in Figure 68.) and then, change the bit 3 of register I1. In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to (2) in Figure 68.).

Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to (3) in Figure 68.).



Fig 68. External 0 interrupt program example-1

- (2) Bit 3 of register I1
  - When the bit 3 of register I1 is cleared to "0", the power down mode is selected and the input of INT pin is disabled, be careful about the following notes.
- When the INT pin input is disabled (register I13 = "0"), set the key-on wakeup of INT pin to be invalid (register K20 = "0") before system enters to the power down mode. (refer to (1) in Figure 69.).

```
LA 0
             : (×××02)
TK2A
              ; INT0 key-on wakeup disabled .....(1)
DI
FPOF
POF2
              ; RAM back-up
x: these bits are not used here.
```

Fig 69. External 0 interrupt program example-2

- (3) Bit 2 of register I1
  - When the interrupt valid waveform of the D5/INT pin is changed with the bit 2 of register I1 in software, be careful about the following notes.
- Depending on the input state of the D5/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 2 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to (1) in Figure 70.) and then, change the bit 2 of register I1 is changed.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to (2) in Figure 70.).

Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to (3) in Figure



Fig 70. External 0 interrupt program example-3

#### (11)Prescaler

Stop prescaler counting and then execute the TABPS instruction to read its data.

Stop prescaler counting and then execute the TPSAB instruction to write data to prescaler.

#### (12)Timer count source

Stop timer 1, 2 or LC counting to change its count source.

### (13)Reading the count value

Stop timer 1 or 2 counting and then execute the TAB1 or TAB2 instruction to read its data.

#### (14)Writing to the timer

Stop timer 1, 2 or LC counting and then execute the T1AB, T2AB, T2R2L or TLCA instruction to write data to timer.

### (15)Writing to reload register

In order to write a data to the reload register R1 while the timer 1 is operating, execute the TR1AB instruction except a timing of the timer 1 underflow.

In order to write a data to the reload register R2H while the timer 2 is operating, execute the T3HAB instruction except a timing of the timer 2 underflow.

### (16)PWM signal

If the timer 2 count stop timing and the timer 2 underflow timing overlap during output of the PWM signal, a hazard may occur in the PWM output waveform.

When "H" interval expansion function of the PWM signal is used, set "1" or more to reload register R2H.

Set the port C output latch to "0" to output the PWM signal from C/CNTR pin.

### (17)Timer 3

Stop timer 3 counting to change its count source.

When operating timer 3 during clock operating mode, set 1 cycle or more of count source to the following period; from setting bit 2 of register W3 to "1" till executing the POF instruction.

### (18)Prescaler, timer 1 count start timing and count time when operation starts

Count starts from the first rising edge of the count source (2) in Figure 71 after prescaler and timer operations start (1) in Figure

Time to first underflow (3) in Figure 71 is shorter (for up to 1 period of the count source) than time among next underflow (4) in Figure 71 by the timing to start the timer and count source operations after count starts.

When selecting CNTR input as the count source of timer 1, timer 1 operates synchronizing with the count edge (falling edge or rising edge) of CNTR input selected by software.



Fig 71. Timer count start timing and count time when operation starts (1)

### (19)Timer 2, LC count start timing and count time when operation starts

Count starts from the first edge of the count source (2) in Figure 68 after timer 2 and LC operation start (1) in Figure 72.

Time to first underflow (3) in Figure 68 is different (for up to 1 period of the count source) from time among next underflow (4) in Figure 72 by the timing to start the timer and count source operations after count starts.



Fig 72. Timer count start timing and count time when operation starts (2)

#### (20)Watchdog timer

- The watchdog timer function is valid after system is released from reset. When not using the watchdog timer function, execute the DWDT instruction and the WRST instruction continuously, and clear the WEF flag to "0" to stop the watchdog timer function.
- The contents of WDF1 flag and timer WDT are initialized at the power down.
- When using the watchdog timer and the power down, initialize the WDF1 flag with the WRST instruction just before the microcomputer enters the power down mode.

Also, set the NOP instruction after the WRST instruction, for the case when a skip is performed with the WRST instruction.

### (21)Voltage drop detection circuit

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

When the supply voltage of a microcomputer falls below to the minimum value of recommended operating conditions and regoes up (ex. battery exchange of an application product), depending on the capacity value of the bypass capacitor added to the power supply pin, the following case may cause program failure (Figure 73);

supply voltage does not fall below to VRST, and its voltage regoes up with no reset.

In such a case, please design a system which supply voltage is once reduced below to VRST and re-goes up after that.



Fig 73. VDD and VRST

### (22)On-chip oscillator

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that variable frequencies when designing application products.

Also, the oscillation stabilize wait time after system is released from reset is generated by the on-chip oscillator clock. When considering the oscillation stabilize wait time after system is released from reset, be careful that the variable frequency of the on-chip oscillator clock.

# (23)RC oscillation

The CRCK instruction can be executed only once after reset release.

Execute the CRCK instruction in the initial setting routine (executing it in address 0 in page 0 is recommended).

The frequency is affected by a capacitor, a resistor and a microcomputer.

So, set the constants within the range of the frequency limits.

### (24)External clock

Be careful that the maximum value of the oscillation frequency when using the external clock differs from the value when using the ceramic resonator (refer to the recommended operating condition).

Also, note that the power-down mode (POF or POF2 instruction) cannot be used when using the external clock.

#### (25)QzROM

- (1) Be careful not to apply overvoltage to MCU. The contents of QzROM may be overwritten because of overvoltage. Take care especially at turning on the power.
- (2) As for the product shipped in blank, Renesas does not perform the writing test to user ROM area after the assembly process though the QzROM writing test is performed enough before the assembly process. Therefore, a writing error of approx. 0.1 % may occur. Moreover, please note the contact of cables and foreign bodies on a socket, etc. because a writing environment may cause some writing

### (26)Notes On ROM Code Protect (QzROM product shipped after writing)

As for the QzROM product shipped after writing, the ROM code protect is specified according to the ROM option setup data in the mask file which is submitted at ordering.

The ROM option setup data in the mask file is "0016" for protect enabled or "FF16" for protect disabled.

Note that the mask file which has nothing at the ROM option data or has the data other than "0016" and "FF16" can not be accepted.

### (27) Data Required for QzROM Writing Orders

The following are necessary when ordering a QzROM product shipped after writing:

- 1. QzROM Writing Confirmation Form\*
- 2. Mark Specification Form\*
- 3. ROM data.....Mask file
- For the QzROM writing confirmation form and the mark specification form, refer to the "Renesas Technology Corp." Homepage (http://www.renesas.com/homepage.jsp).

Note that we cannot deal with special font marking (customer's trademark etc.) in QzROM microcomputer.



#### **NOTES ON NOISE**

Countermeasures against noise are described below.

The following countermeasures are effective against noise in theory, however, it is necessary not only to take measures as follows but to evaluate before actual use.

### (1) Shortest wiring length

The wiring on a printed circuit board can function as an antenna which feeds noise into the microcomputer.

The shorter the total wiring length (by mm unit), the less the possibility of noise insertion into a microcomputer.

### (1) Wiring for $\overline{RESET}$ input pin

Make the length of wiring which is connected to the RESET input pin as short as possible.

Especially, connect a capacitor across the  $\overline{RESET}$  input pin and the Vss pin with the shortest possible wiring.

#### Reason

In order to reset a microcomputer correctly, 1 machine cycle or more of the width of a pulse input into the RESET pin is required.

If noise having a shorter pulse width than this is input to the RESET input pin, the reset is released before the internal state of the microcomputer is completely initialized.

This may cause a program runaway.



Fig 74. Wiring for the RESET input pin

### (2) Wiring for clock input/output pins

- Make the length of wiring which is connected to clock I/O pins as short as possible.
- Make the length of wiring across the grounding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible.
- · Separate the Vss pattern only for oscillation from other Vss patterns.



Fig 75. Wiring for clock I/O pins

#### • Reason

If noise enters clock I/O pins, clock waveforms may be deformed. This may cause a program failure or program

Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer.

### (3) Wiring to CNVss pin

Connect an approximately 5  $k\Omega$  resistor to the VPP pin and also to the GND pattern supplied to the Vss pin with shortest possible wiring.

### · Reason

The CNVss pin is the power source input pin for the built-in QzROM. When programming in the built-in QzROM, the impedance of the CNVss pin is low to allow the electric current for writing flow into the QzROM. Because of this, noise can enter easily. If noise enters the CNVss pin, abnormal instruction codes or data are read from the built-in QzROM, which may cause a program runaway.



Fig 76. Wiring for CNVss pin

# (2) Connection of bypass capacitor across Vss line and VDD line

Connect an approximately  $0.1~\mu F$  bypass capacitor across the Vss line and the VDD line as follows:

- Connect a bypass capacitor across the Vss pin and the VDD pin at equal length.
- Connect a bypass capacitor across the Vss pin and the VDD pin with the shortest possible wiring.
- Use lines with a larger diameter than other signal lines for Vss line and VDD line.
- Connect the power source wiring via a bypass capacitor to the VSS pin and the VDD pin.



Fig 77. Bypass capacitor across the Vss line and the Vpp line

#### (3) Oscillator concerns

Take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals.

Keeping oscillator away from large current signal lines
 Install a microcomputer (and especially an oscillator) as far
 as possible from signal lines where a current larger than the
 tolerance of current value flows.

#### • Reason

In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance.



Fig 78. Wiring for a large current signal line

- Installing oscillator away from signal lines where potential levels change frequently
  - Install an oscillator and a connecting pattern of an oscillator away from signal lines where potential levels change frequently. Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise.

#### · Reason

Signal lines where potential levels change frequently (such as the CNTR pin signal line) may affect other lines at signal rising edge or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway.



Fig 79. Wiring to a signal line where potential levels change frequently

#### (3) Oscillator protection using Vss pattern

As for a two-sided printed circuit board, print a Vss pattern on the underside (soldering side) of the position (on the component side) where an oscillator is mounted.

Connect the Vss pattern to the microcomputer Vss pin with the shortest possible wiring.

Besides, separate this Vss pattern from other Vss patterns.



Fig 80. Vss pattern on the underside of an oscillator

(4) Setup for I/O ports Setup I/O ports using hardware and software as follows:

#### <Hardware>

• Connect a resistor of 100  $\Omega$  or more to an I/O port in series.

#### <Software>

- As for an input port, read data several times by a program for checking whether input levels are equal or not.
- As for an output port or an I/O port, since the output data may reverse because of noise, rewrite data to its output latch at fixed periods.
- Rewrite data to pull-up control registers at fixed periods.
- (5) Providing of watchdog timer function by software If a microcomputer runs away because of noise or others, it can be detected by a software watchdog timer and the microcomputer can be reset to normal operation. This is equal to or more effective than program runaway detection by a hardware watchdog timer. The following shows an example of a watchdog timer provided by software.

In the following example, to reset a microcomputer to normal operation, the main routine detects errors of the interrupt processing routine and the interrupt processing routine detects errors of the main routine.

This example assumes that interrupt processing is repeated multiple times in a single main routine processing.

#### <The main routine>

· Assigns a single word of RAM to a software watchdog timer (SWDT) and writes the initial value N in the SWDT once at each execution of the main routine. The initial value N should satisfy the following condition:

#### $N+1 \ge$

As the main routine execution cycle may change because of an interrupt processing or others, the initial value N should have a margin.

- Watches the operation of the interrupt processing routine by comparing the SWDT contents with counts of interrupt processing after the initial value N has been set.
- · Detects that the interrupt processing routine has failed and determines to branch to the program initialization routine for recovery processing in the following case:

If the SWDT contents do not change after interrupt processing.

#### <The interrupt processing routine>

- Decrements the SWDT contents by 1 at each interrupt processing.
- Determines that the main routine operates normally when the SWDT contents are reset to the initial value N at almost fixed cycles (at the fixed interrupt processing count).
- Detects that the main routine has failed and determines to branch to the program initialization routine for recovery processing in the following case:

If the SWDT contents are not initialized to the initial value N but continued to decrement and if they reach 0 or less.



Fig 81. Watchdog timer by software

#### **CONTROL REGISTERS**

|                 | Interrupt control register V1       |   | at reset: 00002                                | at power down : 00002                           | R/W<br>TAV1/TV1A |  |  |  |
|-----------------|-------------------------------------|---|------------------------------------------------|-------------------------------------------------|------------------|--|--|--|
| \/10            | Timer 2 interrupt enable hit        | 0 | Interrupt disabled (S                          | SNZT2 instruction is valid)                     | •                |  |  |  |
| V 13            | V13 Timer 2 interrupt enable bit    |   | Interrupt enabled (S                           | SNZT2 instruction is invalid)                   |                  |  |  |  |
| \/10            | V12 Timer 1 interrupt enable bit    | 0 | Interrupt disabled (S                          | Interrupt disabled (SNZT1 instruction is valid) |                  |  |  |  |
| V 12            | Timer i interrupt enable bit        | 1 | Interrupt enabled (S                           | SNZT1 instruction is invalid)                   |                  |  |  |  |
| V1 <sub>1</sub> | Not used                            | 0 | This hit has no fund                           | anthon had an although to combined              |                  |  |  |  |
| V 11            | Not used                            | 1 | This bit has no lund                           | tion, but read/write is enabled.                |                  |  |  |  |
| 1/40            | VA. Fatamal O'atamant analysis      |   | Interrupt disabled (SNZ0 instruction is valid) |                                                 |                  |  |  |  |
| V 10            | V10 External 0 interrupt enable bit | 1 | Interrupt enabled (S                           | SNZ0 instruction is invalid)                    |                  |  |  |  |

|     | Interrupt control register V2    | at reset : 00002       |                                                      | at power down : 00002            | R/W<br>TAV2/TV2A |
|-----|----------------------------------|------------------------|------------------------------------------------------|----------------------------------|------------------|
| V23 | Not used                         | 0 This bit has no func |                                                      | tion, but read/write is enabled. |                  |
| V22 | Not used                         | 0                      | This bit has no function, but read/write is enabled. |                                  |                  |
| V21 | Not used                         | 0                      | This bit has no fund                                 | tion, but read/write is enabled. |                  |
|     |                                  | 0                      | Interrupt disabled (SNZT3 instruction is valid)      |                                  |                  |
| V20 | V20 Timer 3 interrupt enable bit |                        |                                                      | SNZT3 instruction is invalid)    |                  |

|                 | Interrupt control register I1              |   | at reset: 00002                                      | at power down : state retained       | R/W<br>TAI1/TI1A |  |
|-----------------|--------------------------------------------|---|------------------------------------------------------|--------------------------------------|------------------|--|
| 110             | I13 INT pin input control bit (Note 2)     |   | INT pin input disabl                                 | ed                                   |                  |  |
| 113             |                                            |   | INT pin input enable                                 | ed                                   |                  |  |
| 112             | Interrupt valid waveform for INT pin/      |   | Falling waveform instruction)/"L" leve               | ("L" level of INT pin is recognized  | d with the SNZIO |  |
| 112             | return level selection bit (Note 2)        | 1 | Rising waveform instruction)/"H" leve                | ("H" level of INT pin is recognized! | d with the SNZIO |  |
| l1 <sub>1</sub> | INT pin edge detection circuit control bit | 0 | One-sided edge de                                    | tected                               |                  |  |
| '''             | INT pin eage detection circuit control bit | 1 | Both edges detected                                  | Both edges detected                  |                  |  |
| 110             | INT pin timer 1 count start synchronous    | 0 | Timer 1 count start synchronous circuit not selected |                                      |                  |  |
| 110             | circuit selection bit                      | 1 | Timer 1 count start                                  | synchronous circuit selected         |                  |  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. When the contents of I12 and I13 are changed, the external interrupt request flag (EXF0) may be set.

| Clock control register MR |                                      | ;               | at reset : 11002 |                             | at power down : state retained | R/W<br>TAMR/TMRA |  |  |
|---------------------------|--------------------------------------|-----------------|------------------|-----------------------------|--------------------------------|------------------|--|--|
| MRз                       | MD.                                  |                 | MR <sub>2</sub>  |                             | Operation mode                 |                  |  |  |
| IVIR3                     | Operation mode selection bits        | 0               | 0                | Through mod                 | е                              |                  |  |  |
|                           |                                      | 0               | 1                | Frequency div               | vided by 2 mode                |                  |  |  |
| MR <sub>2</sub>           |                                      | 1               | 0                | Frequency divided by 4 mode |                                |                  |  |  |
|                           |                                      | 1               | 1                | Frequency divided by 8 mode |                                |                  |  |  |
| MR <sub>1</sub>           |                                      | MR <sub>1</sub> | MR <sub>0</sub>  |                             | System clock                   |                  |  |  |
| IVIKT                     |                                      | 0               | 0                | f(RING)                     | f(RING)                        |                  |  |  |
|                           | System clock selection bits (Note 2) | 0               | 1                | f(XIN)                      |                                |                  |  |  |
| MR <sub>0</sub>           |                                      | 1               | 0                | f(Xcin)                     |                                |                  |  |  |
|                           |                                      | 1               | 1                | Not available (Note 3)      |                                |                  |  |  |

| Clock control register RG |                                              | at reset : 0002                                      |                                                                | at power down : state retained                                   | W<br>TRGA   |  |
|---------------------------|----------------------------------------------|------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------|-------------|--|
| DC0                       | RG2 Sub-clock (f(Xcin)) control bit (Note 4) |                                                      | Sub-clock (f(XCIN))                                            | oscillation available, ports D <sub>6</sub> and D <sub>7</sub> n | ot selected |  |
| KG2                       |                                              |                                                      | Sub-clock (f(Xcin)) oscillation stop, ports D6 and D7 selected |                                                                  |             |  |
| RG <sub>1</sub>           | Main-clock (f(XIN)) control bit (Note 4)     | 0                                                    | Main clock (f(XIN)) oscillation available                      |                                                                  |             |  |
| KG1                       | Main-clock (I(XIN)) control bit (Note 4)     | 1                                                    | Main clock (f(XIN))                                            | oscillation stop                                                 |             |  |
| RG <sub>0</sub>           | On-chip oscillator (f(RING)) control bit     | 0 On-chip oscillator (f(RING)) oscillation available |                                                                |                                                                  |             |  |
| KG0                       | (Note 4)                                     | 1                                                    | On-chip oscillator (f                                          | (RING)) oscillation stop                                         |             |  |

Note 1. R" represents read enabled, and "W" represents write enabled.

Note 2. The stopped clock cannot be selected for system clock.

Note 3. "11" cannot be set to the low-order 2 bits (MR1, MR0) of register MR.

Note 4. The oscillation circuit selected for system clock cannot be stopped.

|                 | Timer control register PA |   | at reset : 02         | at power down : 02 | W<br>TAPP |
|-----------------|---------------------------|---|-----------------------|--------------------|-----------|
| PA <sub>0</sub> | Draggalar control hit     | 0 | Stop (state retained) |                    |           |
| FA0             | PAo Prescaler control bit |   | Operating             |                    |           |

|        | Timer control register W1                     |     | at reset : 00002                             |                                    | at power down : state retained | R/W<br>TAW1/TW1A |  |  |
|--------|-----------------------------------------------|-----|----------------------------------------------|------------------------------------|--------------------------------|------------------|--|--|
| W13    | Timer 1 count auto-stop circuit selection bit | 0   | Timer 1 count auto-stop circuit not selected |                                    |                                |                  |  |  |
| VV 13  | (Note 2)                                      | 1   | Time                                         | r 1 count auto-stop                | circuit selected               |                  |  |  |
| W12    | Timer 1 control bit                           | 0   | 0 Stop (state retained)                      |                                    |                                |                  |  |  |
| VV 12  | W 12 Timer 1 Control bit                      |     | Oper                                         | Operating                          |                                |                  |  |  |
|        |                                               | W11 | W10                                          | W10 Count source                   |                                |                  |  |  |
| W11    |                                               | 0   | 0                                            | PWM signal (PWN                    | MOUT)                          |                  |  |  |
|        | Timer 1 count source selection bits (Note 3)  | 0   | 1                                            | 1 Prescaler output (ORCLK)         |                                |                  |  |  |
| W10    |                                               | 1   | 0                                            | 0 Timer 3 underflow signal (T3UDF) |                                |                  |  |  |
| V V 10 |                                               | 1   | 1                                            | CNTR input                         |                                |                  |  |  |

| Timer control register W2 |                                             |   | at reset : 00002                                 | at power down : 00002         | R/W<br>TAW2/TW2A |  |
|---------------------------|---------------------------------------------|---|--------------------------------------------------|-------------------------------|------------------|--|
| W23                       | M/Os CNTD min function control bit          |   | CNTR pin output invali                           | d                             |                  |  |
| VVZ3                      | N23 CNTR pin function control bit           | 1 | CNTR pin output valid                            |                               |                  |  |
| W22                       | PWM signal                                  |   | PWM signal "H" interva                           | al expansion function invalid |                  |  |
| VV Z2                     | "H" interval expansion function control bit | 1 | PWM signal "H" interval expansion function valid |                               |                  |  |
| W21                       | Timer 2 control bit                         | 0 | Stop (state retained)                            |                               |                  |  |
| VVZ1                      | Timer 2 control bit                         | 1 | Operating                                        |                               |                  |  |
| MOs                       | W20 Timer 2 count source selection bit      | 0 | XIN input                                        |                               |                  |  |
| <b>VV</b> 20              |                                             | 1 | Prescaler output (ORC                            | LK)/2                         |                  |  |

| Timer control register W3 |                                        |     | at reset : 00002              |                               | at power down : state retained | R/W<br>TAW3/TW3A |  |  |
|---------------------------|----------------------------------------|-----|-------------------------------|-------------------------------|--------------------------------|------------------|--|--|
| \\/\2°                    | W33 Timer 3 count source selection bit |     | X <sub>IN</sub> ir            | nput                          |                                |                  |  |  |
| VV 33                     |                                        |     | Preso                         | caler output (ORCL            | K)                             |                  |  |  |
| W32                       | Timer 3 control bit                    | 0   | Stop                          | (initial state)               |                                |                  |  |  |
| VV 32                     | 1 Imer 3 control bit                   |     | Oper                          | Operating                     |                                |                  |  |  |
|                           |                                        | W31 | W30                           | W30 Count source              |                                |                  |  |  |
| W31                       |                                        | 0   | 0                             | Underflow every 8             | 192 count                      |                  |  |  |
|                           | Timer 3 count value selection bits     | 0   | 1                             | 1 Underflow every 16384 count |                                |                  |  |  |
| W30                       |                                        | 1   | 0 Underflow every 32768 count |                               |                                |                  |  |  |
| VV 30                     |                                        | 1   | 1                             | 1 Underflow every 65536 count |                                |                  |  |  |

| Timer control register W4 |                                              |   | at reset : 00002                          | at power down : state retained | R/W<br>TAW4/TW4A |  |  |  |
|---------------------------|----------------------------------------------|---|-------------------------------------------|--------------------------------|------------------|--|--|--|
| \/\/a                     | W43 Timer LC control bit                     |   | Stop (state retained)                     |                                |                  |  |  |  |
| VV43                      |                                              |   | Operating                                 |                                |                  |  |  |  |
| \/\/a                     | N42 Timer LC count source selection bit      | 0 | 0 Bit 4 (T34) of timer 3                  |                                |                  |  |  |  |
| VV42                      | Timer LC count source selection bit          | 1 | System clock (STCK)                       |                                |                  |  |  |  |
| W41                       | CNTR pin output auto-control circuit         | 0 | CNTR output auto-con                      | trol circuit not selected      |                  |  |  |  |
| VV41                      | selection bit                                | 1 | CNTR output auto-control circuit selected |                                |                  |  |  |  |
| W40                       | W/4- CNTD air input count adea calculing hit |   | Falling edge                              |                                |                  |  |  |  |
| <b>VV4</b> 0              | CNTR pin input count edge selection bit      | 1 | Rising edge                               |                                |                  |  |  |  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. This function is valid only when the timer 1 count start synchronous circuit is selected (I10 ="1").

Note 3. Port C output is invalid when CNTR input is selected for the timer 1 count source.

|     | LCD control register L1                  |                 | at reset : 00002 |             | at power down : state retained |               | R/W<br>TAL1/TL1A |
|-----|------------------------------------------|-----------------|------------------|-------------|--------------------------------|---------------|------------------|
| L13 | Internal dividing resistor for LCD power | 0               | 2r x 3           | 3, 2r × 2   |                                |               |                  |
| L13 | supply selection bit (Note 2)            | 1               | r × 3            | r × 2       |                                |               |                  |
| L12 | L12 LCD control bit                      |                 | Stop             | (OFF)       |                                |               |                  |
| L12 | L12 LCD control bit                      | 1               | Oper             | ating       |                                |               |                  |
|     |                                          | L1 <sub>1</sub> | L1               |             | Duty                           | Bias          |                  |
| L11 |                                          | 0               | 0                | Not availab | e                              | Not available |                  |
| -   | LCD duty and bias selection bits         | 0               | 1                | 1/2         |                                | 1/2           |                  |
| 110 |                                          | 1               | 0                | 1/3         |                                | 1/3           |                  |
| L10 |                                          | 1               | 1                | 1/4         |                                | 1/3           |                  |

| LCD control register L2 |                                                                        | at reset : 00002 |                                    | at power down : state retained | W<br>TL2A |  |  |
|-------------------------|------------------------------------------------------------------------|------------------|------------------------------------|--------------------------------|-----------|--|--|
| L23                     | SEGo/VI ca pin function switch bit (Note 3)                            | 0                | SEG <sub>0</sub>                   |                                |           |  |  |
| LZ3                     | 23 SEG <sub>0</sub> /VLc <sub>3</sub> pin function switch bit (Note 3) |                  | VLC3                               |                                |           |  |  |
| L22                     | L22 SEG1/VLc2 pin function switch bit (Note 4)                         |                  | SEG <sub>1</sub>                   |                                |           |  |  |
| LZZ                     | SEG 1/VEC2 pill function switch bit (Note 4)                           | 1                | VLC2                               |                                |           |  |  |
| L21                     | SEG2/VLc1 pin function switch bit (Note 4)                             | 0                | SEG <sub>2</sub>                   |                                |           |  |  |
| LZ1                     | SEG2/VEC1 pill function switch bit (Note 4)                            | 1                | VLC1                               |                                |           |  |  |
| 1.0-                    | Internal dividing resistor for LCD power                               | 0                | 0 Internal dividing resistor valid |                                |           |  |  |
| L20                     | supply control bit                                                     | 1                | Internal dividing resistor invalid |                                |           |  |  |

| LCD control register L3    |                                       | at reset : 11112 |                   | at power down : state retained . | W<br>TL3A |
|----------------------------|---------------------------------------|------------------|-------------------|----------------------------------|-----------|
| 1.20                       | L33 P23/SEG27 pin function switch bit | 0                | SEG <sub>27</sub> |                                  |           |
| LJ3                        |                                       | 1                | P23               |                                  |           |
| L32 P22/SEG26 pin function | P22/SEG26 pin function switch bit     | 0                | SEG26             |                                  |           |
| LJZ                        | P22/3LG26 piii function switch bit    | 1                | P22               |                                  |           |
| L31                        | P21/SEG25 pin function switch bit     | 0                | SEG <sub>25</sub> |                                  |           |
| LOT                        | P21/3EG25 piii Turiction Switch bit   | 1                | P21               |                                  |           |
| 1.20                       | P2c/SEG24 pin function switch hit     | 0                | SEG24             |                                  |           |
| L30                        | P20/SEG24 pin function switch bit     | 1                | P20               |                                  |           |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. "r (resistor) multiplied by 3" is used at 1/3 bias, and "r multiplied by 2" is used at 1/2 bias.

Note 3. VLc3 is connected to VDD internally when SEG0 pin is selected.

Note 4. Use internal dividing resistor when SEG1 and SEG2 pins are selected.

| LCD control register C1 |                                       | at reset : 11112 |                   | at power down : state retained | W<br>TC1A |
|-------------------------|---------------------------------------|------------------|-------------------|--------------------------------|-----------|
| C10 F                   | P03/SEG19 pin function switch bit     | 0                | SEG19             |                                |           |
| U 13                    | C13 P03/SEG19 pin function switch bit | 1                | P03               |                                |           |
| C12                     | P02/SEG18 pin function switch bit     | 0                | SEG <sub>18</sub> |                                |           |
| C 12                    |                                       | 1                | P02               |                                |           |
| C1 <sub>1</sub>         | P01/SEG17 pin function switch bit     | 0                | SEG <sub>17</sub> |                                |           |
| CII                     | PO1/3EG1/ piri function switch bit    | 1                | P01               |                                |           |
| C10                     | P0o/SEG16 pin function switch bit     | 0                | SEG <sub>16</sub> |                                |           |
| C 10                    |                                       | 1                | P00               |                                |           |

| LCD control register C2             |                                       | at reset : 11112 |                   | at power down : state retained | W<br>TC2A |  |  |
|-------------------------------------|---------------------------------------|------------------|-------------------|--------------------------------|-----------|--|--|
| CO. DA-/CEC nin function switch his | P13/SEG23 pin function switch bit     | 0                | SEG23             | SEG <sub>23</sub>              |           |  |  |
| C23                                 | C23 P13/SEG23 pin function switch bit | 1                | P13               |                                |           |  |  |
| C22                                 | P12/SEG22 pin function switch bit     | 0                | SEG22             |                                |           |  |  |
| C22                                 |                                       | 1                | P12               |                                |           |  |  |
| C21                                 | D14/SECot pin function quitab hit     | 0                | SEG <sub>21</sub> |                                |           |  |  |
| C21                                 | P11/SEG21 pin function switch bit     | 1                | P11               |                                |           |  |  |
| C20                                 | P10/SEG20 pin function switch bit     | 0                | SEG <sub>20</sub> |                                |           |  |  |
| C20                                 |                                       | 1                | P10               |                                |           |  |  |

| LCD control register C3             |                                       | at reset : 11112 |                   | at power down : state retained | W<br>TC3A |
|-------------------------------------|---------------------------------------|------------------|-------------------|--------------------------------|-----------|
| C20 P20/SEC04 pin function quitable | P3a/SEGM pip function switch bit      | 0                | SEG31             |                                |           |
| U33                                 | C33 P33/SEG31 pin function switch bit | 1                | P33               |                                |           |
| C32                                 | P32/SEG30 pin function switch bit     | 0                | SEG <sub>30</sub> |                                |           |
| U32                                 |                                       | 1                | P32               |                                |           |
| C31                                 | D24/SECoopin function quitob bit      | 0                | SEG29             |                                |           |
| CSI                                 | P31/SEG29 pin function switch bit     | 1                | P31               |                                |           |
| C30                                 | P30/SEG28 pin function switch bit     | 0                | SEG28             |                                |           |
| C30                                 |                                       | 1                | P30               |                                |           |

Note 1."R" represents read enabled, and "W" represents write enabled. .

|     | Key-on wakeup control register K0                                 |   | at reset : 00002       | at power down : state retained | R/W<br>TAK0/TK0A |
|-----|-------------------------------------------------------------------|---|------------------------|--------------------------------|------------------|
| K03 | Ports P12, P13 key-on wakeup                                      | 0 | Key-on wakeup not      | used                           |                  |
| KU3 | control bit                                                       | 1 | Key-on wakeup use      | ed                             |                  |
| K02 | Ports P1 <sub>0</sub> , P1 <sub>1</sub> key-on wakeup control bit | 0 | Key-on wakeup not used |                                |                  |
| KU2 |                                                                   | 1 | Key-on wakeup used     |                                |                  |
| K01 | Ports P02, P03 key-on wakeup                                      | 0 | Key-on wakeup not      | used                           |                  |
| KU1 | control bit                                                       | 1 | Key-on wakeup used     |                                |                  |
| K00 | Ports P0o, P01 key-on wakeup                                      | 0 | Key-on wakeup not used |                                |                  |
| KU0 | control bit                                                       | 1 | Key-on wakeup used     |                                |                  |

|                 | Key-on wakeup control register K1      |   | at reset : 00002   | at power down : state retained | R/W<br>TAK1/TK1A |
|-----------------|----------------------------------------|---|--------------------|--------------------------------|------------------|
| K12             | K13 Port P23 key-on wakeup control bit | 0 | Key-on wakeup not  | used                           |                  |
| IX 13           |                                        | 1 | Key-on wakeup use  | ed                             |                  |
| K12             | Port P22 key-on wakeup control bit     | 0 | Key-on wakeup not  | used                           |                  |
| IN 12           |                                        | 1 | Key-on wakeup used |                                |                  |
| K1 <sub>1</sub> | Port P24 kov on wokoup control hit     | 0 | Key-on wakeup not  | used                           |                  |
| K I I           | Port P21 key-on wakeup control bit     | 1 | Key-on wakeup used |                                |                  |
| K10             | Port P20 key-on wakeup control bit     | 0 | Key-on wakeup not  | used                           |                  |
| K IU            | Fort F20 key-on wakeup control bit     | 1 | Key-on wakeup used |                                |                  |

|      | Key-on wakeup control register K2                                          |   | at reset : 00002       | at power down : state retained | R/W<br>TAK2/TK2A |  |
|------|----------------------------------------------------------------------------|---|------------------------|--------------------------------|------------------|--|
| K2a  | K23 Ports P32, P33 key-on wakeup control bit (Note 3)                      | 0 | Key-on wakeup not      | used                           |                  |  |
| N23  |                                                                            | 1 | Key-on wakeup use      | ed                             |                  |  |
| K22  | Ports P3 <sub>0</sub> , P3 <sub>1</sub> key-on wakeup control bit (Note 2) | 0 | Key-on wakeup not used |                                |                  |  |
| NZ2  |                                                                            | 1 | Key-on wakeup used     |                                |                  |  |
| K21  | INIT pip return condition coloration bit                                   | 0 | Return by level        |                                |                  |  |
| NZ1  | INT pin return condition selection bit                                     | 1 | Return by edge         |                                |                  |  |
| K20  | INT pin key-on wakeup control bit                                          | 0 | Key-on wakeup inva     | alid                           |                  |  |
| 1\20 | in i pin key-on wakeup control bit                                         | 1 | Key-on wakeup valid    |                                |                  |  |

|      | Key-on wakeup control register K3                          |   | at reset : 00002           | at power down : state retained | R/W<br>TAK3/TK3A |  |
|------|------------------------------------------------------------|---|----------------------------|--------------------------------|------------------|--|
| K20  | K33 Ports P32, P33 return condition selection bit (Note 3) | 0 | Return by level            |                                |                  |  |
| N33  |                                                            | 1 | Return by edge             |                                |                  |  |
| K32  | Ports P32, P33 valid waveform/level                        | 0 | Falling waveform/"L" level |                                |                  |  |
| N32  | selection bit (Note 3)                                     | 1 | Rising waveform/"H" level  |                                |                  |  |
| K31  | Ports P30, P31 return condition selection bit              | 0 | Return by level            |                                |                  |  |
| NO1  | (Note 2)                                                   | 1 | Return by edge             |                                |                  |  |
| K30  | Ports P30, P31 valid waveform/level                        | 0 | Falling waveform/"L" level |                                |                  |  |
| 1/20 | selection bit (Note 2)                                     | 1 | Rising waveform/"H         | " level                        |                  |  |

Note 1. "R" represents read enabled, and "W" represents write enabled.

Note 2. To be invalid (K22 = "0") key-on wakeup of ports P30 and P31, set the registers K30 and K31 to "0." Note 3. To be invalid (K23 = "0") key-on wakeup of ports P32 and P33, set the registers K32 and K33 to "0."

|        | Pull-up control register PU0                 |   | at reset : 00002     | at power down : state retained | R/W<br>TAPU0/TPU0A |
|--------|----------------------------------------------|---|----------------------|--------------------------------|--------------------|
| DI IO2 | PU03 Port P03 pull-up transistor control bit | 0 | Pull-up transistor O | FF                             |                    |
| F 003  |                                              | 1 | Pull-up transistor O | N                              |                    |
| PU02   | Port P02 pull-up transistor control bit      | 0 | Pull-up transistor O | FF                             |                    |
| F 002  | For Foz pail-up transistor control bit       | 1 | Pull-up transistor O | N                              |                    |
| PU01   | Port P01 pull-up transistor control bit      | 0 | Pull-up transistor O | FF                             |                    |
| F 001  | Port Por pull-up transistor control bit      | 1 | Pull-up transistor O | N                              |                    |
| PU00   | Port P0o pull-up transistor control bit      | 0 | Pull-up transistor O | FF                             |                    |
| F 000  | Fort For pull-up transistor control bit      | 1 | Pull-up transistor O | N                              |                    |

| Pull-up control register PU1 |                                              | at reset : 00002 |                         | at power down : state retained | R/W<br>TAPU1/TPU1A |
|------------------------------|----------------------------------------------|------------------|-------------------------|--------------------------------|--------------------|
| DLI1a                        | PU13 Port P13 pull-up transistor control bit | 0                | Pull-up transistor O    | FF                             |                    |
| F U 13                       |                                              | 1                | 1 Pull-up transistor ON |                                |                    |
| PU12                         | Port P12 pull-up transistor control bit      | 0                | Pull-up transistor O    | FF                             |                    |
| F U 12                       | Fort F 12 pull-up transistor control bit     | 1                | Pull-up transistor O    | N                              |                    |
| PU1 <sub>1</sub>             | Port P11 pull-up transistor control bit      | 0                | Pull-up transistor O    | FF                             |                    |
| FUII                         | Fort Fir pull-up transistor control bit      | 1                | Pull-up transistor ON   |                                |                    |
| PU10                         | Port P10 pull-up transistor control bit      | 0                | Pull-up transistor O    | FF                             |                    |
| PU 10   F                    | For F 10 pull-up transistor control bit      | 1                | Pull-up transistor O    | N                              |                    |

| Pull-up control register PU2 |                                              | at reset : 00002 |                       | at power down : state retained | R/W<br>TAPU2/TPU2A |
|------------------------------|----------------------------------------------|------------------|-----------------------|--------------------------------|--------------------|
| חווס                         | PU23 Port P23 pull-up transistor control bit | 0                | Pull-up transistor O  | FF                             |                    |
| F U23                        |                                              | 1                | Pull-up transistor O  | N                              |                    |
| PU22 Port P2                 | Port P22 pull-up transistor control bit      | 0                | Pull-up transistor O  | FF                             |                    |
| F U22                        | Fort F22 pull-up transistor control bit      | 1                | Pull-up transistor O  | N                              |                    |
| PU21                         | Port P21 pull-up transistor control bit      | 0                | Pull-up transistor O  | FF                             |                    |
| F 021                        | Fort F21 pull-up transistor control bit      | 1                | Pull-up transistor ON |                                |                    |
| PU20                         | Port P20 pull-up transistor control bit      | 0                | Pull-up transistor O  | FF                             |                    |
| F U20                        | Fort F20 pull-up transistor control bit      | 1                | Pull-up transistor O  | N                              |                    |

| Pull-up control register PU3 |                                                     | at reset : 00002 |                      | at power down : state retained | R/W<br>TAPU3/TPU3A |
|------------------------------|-----------------------------------------------------|------------------|----------------------|--------------------------------|--------------------|
| DI I2a                       | PU33 Port P33 pull-up transistor control bit        | 0                | Pull-up transistor O | FF                             |                    |
| F 0 33                       |                                                     | 1                | Pull-up transistor O | N                              |                    |
| DI I2a                       | Port P32 pull-up transistor control bit             | 0                | Pull-up transistor O | FF                             |                    |
| F U32                        | Fort F32 pull-up transistor control bit             | 1                | Pull-up transistor O | N                              |                    |
| DI 124                       | Port P3 <sub>1</sub> pull-up transistor control bit | 0                | Pull-up transistor O | FF                             |                    |
| F 031                        | Fort F31 pull-up transistor control bit             | 1                | Pull-up transistor O | N                              |                    |
| DI I20                       | Port P3o pull-up transistor control bit             | 0                | Pull-up transistor O | FF                             |                    |
| PU30                         | Fort For pull-up transistor control bit             | 1                | Pull-up transistor O | N                              |                    |

Note 1. "R" represents read enabled, and "W" represents write enabled.

| F    | Port output structure control register FR0         | at reset : 00002 |                             | at power down : state retained | W<br>TFR0A |  |  |
|------|----------------------------------------------------|------------------|-----------------------------|--------------------------------|------------|--|--|
| FR03 | EDO. Danta Dia Dia autout atmesterna calcution hit |                  | N-channel open-dra          | ain output                     |            |  |  |
| FK03 | Ports P12, P13 output structure selection bit      | 1                | CMOS output                 |                                |            |  |  |
| ED0o | FR02 Ports P10, P11 output structure selection bit |                  | N-channel open-drain output |                                |            |  |  |
| FK02 |                                                    |                  | CMOS output                 |                                |            |  |  |
| ED04 | FR01 Ports P02, P03 output structure selection bit |                  | N-channel open-drain output |                                |            |  |  |
| FROI |                                                    |                  | CMOS output                 |                                |            |  |  |
| ED0o | FR00 Ports P00, P01 output structure selection bit |                  | N-channel open-drain output |                                |            |  |  |
| FK00 |                                                    |                  | CMOS output                 |                                |            |  |  |

| F       | Port output structure control register FR1          | ,             | at reset : 00002 at power down : state retained |            | W<br>TFR1A |  |  |  |
|---------|-----------------------------------------------------|---------------|-------------------------------------------------|------------|------------|--|--|--|
| FR13    | ED4. Danta Da autout atmost una calcation bit       |               | N-channel open-dra                              | ain output |            |  |  |  |
| FK13    | Ports D <sub>3</sub> output structure selection bit | 1 CMOS output |                                                 |            |            |  |  |  |
| FR12    | FR12 Ports D2 output structure selection bit        |               | N-channel open-drain output                     |            |            |  |  |  |
| FK12    | Forts b2 output structure selection bit             | 1             | CMOS output                                     |            |            |  |  |  |
| ED14    | FR11 Ports D1 output structure selection bit        |               | N-channel open-drain output                     |            |            |  |  |  |
| FKII    |                                                     |               | CMOS output                                     |            |            |  |  |  |
| ED10    | FR10 Ports Do output structure selection bit        |               | N-channel open-drain output                     |            |            |  |  |  |
| F IX 10 |                                                     |               | CMOS output                                     |            |            |  |  |  |

| F     | Port output structure control register FR2         |   | at reset : 00002            | at power down : state retained | W<br>TFR2A |  |  |
|-------|----------------------------------------------------|---|-----------------------------|--------------------------------|------------|--|--|
| FR23  | EDO. Danta DO. DO. autout atmenture calcution hit  |   | N-channel open-dra          | ain output                     |            |  |  |
| FIXZ3 | Ports P32, P33 output structure selection bit      | 1 | CMOS output                 |                                |            |  |  |
| ED20  | FR22 Ports P30, P31 output structure selection bit |   | N-channel open-drain output |                                |            |  |  |
| FK22  |                                                    |   | CMOS output                 |                                |            |  |  |
| ED24  | FR21 Ports D5 output structure selection bit       |   | N-channel open-drain output |                                |            |  |  |
| FKZ1  |                                                    |   | CMOS output                 |                                |            |  |  |
| ED20  | FR20 Ports D4 output structure selection bit       |   | N-channel open-drain output |                                |            |  |  |
| FKZ0  |                                                    |   | CMOS output                 |                                |            |  |  |

| F     | Port output structure control register FR3    |  | at reset : 00002 at power down : state retained |            | W<br>TFR3A |  |  |  |
|-------|-----------------------------------------------|--|-------------------------------------------------|------------|------------|--|--|--|
| ED2a  | FR33 Ports P23 output structure selection bit |  | N-channel open-dra                              | ain output |            |  |  |  |
| FINOS |                                               |  | CMOS output                                     |            |            |  |  |  |
| ED20  | FR32 Ports P22 output structure selection bit |  | N-channel open-drain output                     |            |            |  |  |  |
| FK32  |                                               |  | CMOS output                                     |            |            |  |  |  |
| ED24  | FR31 Ports P21 output structure selection bit |  | N-channel open-drain output                     |            |            |  |  |  |
| FK31  |                                               |  | CMOS output                                     |            |            |  |  |  |
| ED20  | FR30 Ports P20 output structure selection bit |  | N-channel open-drain output                     |            |            |  |  |  |
| FK30  |                                               |  | CMOS output                                     |            |            |  |  |  |

Note 1. "W" represents write enabled.

#### **INSTRUCTIONS**

Each instruction is described as follows;

- 1. Index list of instruction function
- 2. Machine instructions (index by alphabet)
- 3. Machine instructions (index by function)
- 4. Instruction code table

The symbols shown below are used in the following list of instruction function and the machine instructions.

#### **SYMBOL**

| Symbol | Contents                                                | Symbol                   | Contents                                                 |
|--------|---------------------------------------------------------|--------------------------|----------------------------------------------------------|
| Α      | Register A (4 bits)                                     | R2H                      | Timer 2 reload register (8 bits)                         |
| В      | Register B (4 bits)                                     | RLC                      | Timer LC reload register (4 bits)                        |
| DR     | Register DR (3 bits)                                    | PS                       | Prescaler                                                |
| E      | Register E (8 bits)                                     | T1                       | Timer 1                                                  |
| V1     | Interrupt control register V1 (4 bits)                  | T2                       | Timer 2                                                  |
| V2     | Interrupt control register V2 (4 bits)                  | TLC                      | Timer LC                                                 |
| 11     | Interrupt control register I1 (4 bits)                  | T1F                      | Timer 1 interrupt request flag                           |
| PA     | Timer control register PA (1 bit)                       | T2F                      | Timer 2 interrupt request flag                           |
| W1     | Timer control register W1 (4 bits)                      | T3F                      | Timer 3 interrupt request flag                           |
| W2     | Timer control register W2 (4 bits)                      | WDF1                     | Watchdog timer flag                                      |
| W3     | Timer control register W3 (4 bits)                      | WEF                      | Watchdog timer enable flag                               |
| W4     | Timer control register W4 (4 bits)                      | INTE                     | Interrupt enable flag                                    |
| MR     | Clock control register MR (4 bits)                      | EXF0                     | External 0 interrupt request flag                        |
| RG     | Clock control register RG (3 bits)                      | VDF                      | Voltage drop detection circuit flag                      |
| L1     | LCD control register L1 (4 bits)                        | Р                        | Power down flag                                          |
| L2     | LCD control register L2 (4 bits)                        | D                        | Port D (8 bits)                                          |
| L3     | LCD control register L3 (4 bits)                        | P0                       | Port P0 (4 bits)                                         |
| C1     | LCD control register C1 (4 bits)                        | P1                       | Port P1 (4 bits)                                         |
| C2     | LCD control register C2 (4 bits)                        | P2                       | Port P2 (4 bits)                                         |
| C3     | LCD control register C3 (4 bits)                        | P3                       | Port P3 (4 bits)                                         |
| K0     | Key-on wakeup control register K0 (4 bits)              | C                        | Port C (1 bit)                                           |
| K1     | Key-on wakeup control register K1 (4 bits)              | INT                      | INT pin (1 bit)                                          |
| K2     | Key-on wakeup control register K2 (4 bits)              |                          |                                                          |
| K3     | Key-on wakeup control register K3 (4 bits)              | x                        | Hexadecimal variable                                     |
| PU0    | Pull-up control register PU0 (4 bits)                   | y                        | Hexadecimal variable                                     |
| PU1    | Pull-up control register PU1 (4 bits)                   | z                        | Hexadecimal variable                                     |
| PU2    | Pull-up control register PU2 (4 bits)                   | p                        | Hexadecimal variable                                     |
| PU3    | Pull-up control register PU3 (4 bits)                   | n                        | Hexadecimal constant                                     |
| FR0    | Port output structure control register FR0 (4 bits)     | i                        | Hexadecimal constant                                     |
| FR1    | Port output structure control register FR1 (4 bits)     | ∥ i                      | Hexadecimal constant                                     |
| FR2    | Port output structure control register FR2 (4 bits)     | A3 A2 A1 A0              | Binary notation of hexadecimal variable A                |
| FR3    | Port output structure control register FR3 (4 bits)     |                          | (same for others)                                        |
| Х      | Register X (4 bits)                                     | <b>←</b>                 | Direction of data movement                               |
| Υ      | Register Y (4 bits)                                     | ( )                      | Contents of registers and memories                       |
| Z      | Register Z (2 bits)                                     | -                        | Negate, Flag unchanged after executing instruction       |
| DP     | Data pointer (10 bits)                                  | M (DP)                   | RAM address pointed by the data pointer                  |
|        | (It consists of registers X, Y, and Z)                  | a                        | Label indicating address as as as as as as as as as      |
| PC     | Program counter (14 bits)                               | р, а                     | Label indicating address as as as as as as an as in page |
| РСн    | High-order 7 bits of program counter                    | '                        | p6 p5 p4 p3 p2 p1 p0                                     |
| PCL    | Low-order 7 bits of program counter                     |                          |                                                          |
| SK     | Stack register (14 bits × 8)                            | C+x                      | Hex. C + Hex. number x (also same for others)            |
| SP     | Stack pointer (3 bits)                                  | ?                        | Decision of state shown before "?"                       |
| CY     | Carry flag                                              | $\leftarrow \rightarrow$ | Data exchange between a register and memory              |
| UPTF   | High-order bit reference enable flag                    |                          |                                                          |
| RPS    | Prescaler reload register (8 bits)                      |                          |                                                          |
| R1     | Timer 1 reload register (8 bits)                        |                          |                                                          |
| R2L    | Timer 2 reload register (8 bits)                        |                          |                                                          |
|        | 4559 Group just invalidates the next instruction when a | u<br>ekin is nerfor      | mod. The contents of program counter is not increased    |

Note 1. The 4559 Group just invalidates the next instruction when a skip is performed. The contents of program counter is not increased by 2. Accordingly, the number of cycles does not change even if skip is not performed. However, the cycle count becomes "1" if the TABP p, RT, or RTS instruction is skipped.

### INDEX LIST OF INSTRUCTION FUNCTION

| Group-<br>ing                 | Mnemonic | Function                                                                                                                                                                                                           | Page    |
|-------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                               | TAB      | (A) ← (B)                                                                                                                                                                                                          | 103 122 |
|                               | ТВА      | (B) ← (A)                                                                                                                                                                                                          | 110 122 |
|                               | TAY      | (A) ← (Y)                                                                                                                                                                                                          | 110 122 |
|                               | TYA      | $(Y) \leftarrow (A)$                                                                                                                                                                                               | 119 122 |
| transfer                      | TEAB     | $(E7-E4) \leftarrow (B)$ $(E3-E0) \leftarrow (A)$                                                                                                                                                                  | 112 122 |
| Register to register transfer | TABE     | (B) ← (E7–E4)<br>(A) ← (E3–E0)                                                                                                                                                                                     | 104 122 |
| er to re                      | TDA      | $(DR_2-DR_0) \leftarrow (A_2-A_0)$                                                                                                                                                                                 | 111 122 |
| Registe                       | TAD      | $(A_2-A_0) \leftarrow (DR_2-DR_0)$<br>$(A_3) \leftarrow 0$                                                                                                                                                         | 105 122 |
|                               | TAZ      | $(A_1, A_0) \leftarrow (Z_1, Z_0)$<br>$(A_3, A_2) \leftarrow 0$                                                                                                                                                    | 110 122 |
|                               | TAX      | (A) ← (X)                                                                                                                                                                                                          | 110 122 |
|                               | TASP     | $ \begin{array}{l} (A_2-A_0) \leftarrow (SP_2-SP_0) \\ (A_3) \leftarrow 0 \end{array} $                                                                                                                            | 108 122 |
| Se                            | LXY x, y | $(X) \leftarrow x, x = 0 \text{ to } 15$<br>$(Y) \leftarrow y, y = 0 \text{ to } 15$                                                                                                                               | 93 122  |
| dress                         | LZ z     | $(Z) \leftarrow z, z = 0 \text{ to } 3$                                                                                                                                                                            | 93 122  |
| RAM addresses                 | INY      | (Y) ← (Y) + 1                                                                                                                                                                                                      | 92 122  |
| A                             | DEY      | $(Y) \leftarrow (Y) - 1$                                                                                                                                                                                           | 90 122  |
|                               | ТАМ ј    | $ \begin{aligned} &(A) \leftarrow (M(DP)) \\ &(X) \leftarrow (X)EXOR(j) \\ &j = 0 \text{ to } 15 \end{aligned} $                                                                                                   | 106 122 |
| ier                           | XAM j    | $ \begin{array}{l} \text{(A)} \longleftrightarrow \text{(M(DP))} \\ \text{(X)} \longleftrightarrow \text{(X)EXOR(j)} \\ \text{j} = 0 \text{ to } 15 \end{array} $                                                  | 120 122 |
| RAM to register transfer      | XAMD j   | $ \begin{array}{l} (A) \longleftrightarrow (M(DP)) \\ (X) \longleftrightarrow (X)EXOR(j) \\ j=0 \text{ to } 15 \\ (Y) \longleftrightarrow (Y)-1 \end{array} $                                                      | 120 122 |
| RAM to                        | ХАМІ ј   | $ \begin{array}{l} \text{(A)} \longleftrightarrow \text{(M(DP))} \\ \text{(X)} \longleftrightarrow \text{(X)EXOR(j)} \\ \text{j} = 0 \text{ to } 15 \\ \text{(Y)} \longleftrightarrow \text{(Y)} + 1 \end{array} $ | 120 122 |
| p=0 to 47                     | ТМА ј    | $(M(DP)) \leftarrow (A)$<br>$(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15                                                                                                                                           | 115 122 |

| Group-<br>ing        | Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                     | Pa  | ge  |
|----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|
|                      | LA n     | (A) ← n<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                       | 92  | 124 |
|                      | TABP p   | $\begin{split} &(SP) \leftarrow (SP) + 1 \\ &(SK(SP)) \leftarrow (PC) \\ &(PCH) \leftarrow p \\ &(PCL) \leftarrow (DR_2 - DR_0, A_3 - A_0) \\ &(UPTF) = 1, \\ &(DR_2) \leftarrow 0 \\ &(DR_1, DR_0) \leftarrow (ROM(PC))_{9, 8} \\ &(B) \leftarrow (ROM(PC))_{7-4} \\ &(A) \leftarrow (ROM(PC))_{3-0} \\ &(PC) \leftarrow (SK(SP)) \\ &(SP) \leftarrow (SP) - 1 \end{split}$ | 104 | 124 |
| ion                  | AM       | $(A) \leftarrow (A) + (M(DP))$                                                                                                                                                                                                                                                                                                                                               | 87  | 124 |
| Arithmetic operation | AMC      | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$                                                                                                                                                                                                                                                                                                             | 87  | 124 |
| rithmeti             | A n      | (A) ← (A) + n<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                 | 87  | 124 |
| ₹                    | AND      | $(A) \leftarrow (A)AND(M(DP))$                                                                                                                                                                                                                                                                                                                                               | 87  | 124 |
|                      | OR       | $(A) \leftarrow (A)OR(M(DP))$                                                                                                                                                                                                                                                                                                                                                | 94  | 124 |
|                      | sc       | (CY) ← 1                                                                                                                                                                                                                                                                                                                                                                     | 98  | 124 |
|                      | RC       | (CY) ← 0                                                                                                                                                                                                                                                                                                                                                                     | 96  | 124 |
|                      | SZC      | (CY) = 0 ?                                                                                                                                                                                                                                                                                                                                                                   | 102 | 124 |
|                      | СМА      | $(A) \leftarrow \overline{(A)}$                                                                                                                                                                                                                                                                                                                                              | 89  | 124 |
|                      | RAR      | CY → A3A2A1A0                                                                                                                                                                                                                                                                                                                                                                | 95  | 124 |
|                      | SBj      | (Mj(DP)) ← 1<br>j = 0 to 3                                                                                                                                                                                                                                                                                                                                                   | 97  | 124 |
| operation            | RB j     | $ (Mj(DP)) \leftarrow 0 $ $ j = 0 \text{ to } 3 $                                                                                                                                                                                                                                                                                                                            | 95  | 124 |
| Bit                  | SZB j    | (Mj(DP)) = 0 ?<br>j = 0 to 3                                                                                                                                                                                                                                                                                                                                                 | 101 | 124 |
| nos                  | SEAM     | (A) = (M(DP))?                                                                                                                                                                                                                                                                                                                                                               | 99  | 126 |
| Comparison operation | SEA n    | (A) = n ?<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                     | 98  | 126 |
|                      | Ва       | (PCL) ← a6-a0                                                                                                                                                                                                                                                                                                                                                                | 88  | 126 |
| Branch operation     | BL p, a  | (PCH) ← p<br>(PCL) ← a6–a0                                                                                                                                                                                                                                                                                                                                                   | 88  | 126 |
| Branch               | BLA p    | $(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR_2-DR_0, A_3-A_0)$                                                                                                                                                                                                                                                                                                              | 88  | 126 |

p=0 to 47

## INDEX LIST OF INSTRUCTION FUNCTION (continued)

| Group-<br>ing        | Mnemonic | Function                                                                                                                                                                         | Pa  | ge  |
|----------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|
| ion                  | ВМ а     | $ \begin{aligned} & (SP) \leftarrow (SP) + 1 \\ & (SK(SP)) \leftarrow (PC) \\ & (PCH) \leftarrow 2 \\ & (PCL) \leftarrow a6-a0 \end{aligned} $                                   | 88  | 126 |
| Subroutine operation | BML p, a | $ \begin{aligned} & (SP) \leftarrow (SP) + 1 \\ & (SK(SP)) \leftarrow (PC) \\ & (PCH) \leftarrow p \\ & (PCL) \leftarrow a6-a0 \end{aligned} $                                   | 89  | 126 |
| Subr                 | BMLA p   | $ \begin{aligned} & (SP) \leftarrow (SP) + 1 \\ & (SK(SP)) \leftarrow (PC) \\ & (PCH) \leftarrow p \\ & (PCL) \leftarrow (DR_2 \text{-} DR_0,  A_3 \text{-} A_0) \end{aligned} $ | 89  | 126 |
| tion                 | RTI      | $ \begin{aligned} & (PC) \leftarrow (SK(SP)) \\ & (SP) \leftarrow (SP) - 1 \end{aligned} $                                                                                       | 97  | 126 |
| Return operation     | RT       | (PC) ← (SK(SP))<br>(SP) ← (SP) – 1                                                                                                                                               | 96  | 126 |
| Retur                | RTS      | (PC) ← (SK(SP))<br>(SP) ← (SP) – 1                                                                                                                                               | 97  | 126 |
|                      | DI       | (INTE) ← 0                                                                                                                                                                       | 90  | 128 |
|                      | EI       | (INTE) ← 1                                                                                                                                                                       | 91  | 128 |
|                      | SNZ0     | V10 = 0 : (EXF0) = 1 ?<br>$(EXF0) \leftarrow 0$<br>V10 = 1 : SNZ0 = NOP                                                                                                          | 99  | 128 |
| ration               | SNZI0    | I12 = 0 : (INT) = "L" ?<br>I12 = 1 : (INT) = "H" ?                                                                                                                               | 99  | 128 |
| t ope                | TAV1     | (A) ← (V1)                                                                                                                                                                       | 108 | 128 |
| Interrupt operation  | TV1A     | (V1) ← (A)                                                                                                                                                                       | 118 | 128 |
| <u>=</u>             | TAV2     | (A) ← (V2)                                                                                                                                                                       | 108 | 128 |
|                      | TV2A     | (V2) ← (A)                                                                                                                                                                       | 118 | 128 |
|                      | TAI1     | (A) ← (I1)                                                                                                                                                                       | 105 | 128 |
|                      | TI1A     | (I1) ← (A)                                                                                                                                                                       | 113 | 128 |

| Group-<br>ing   | Mnemonic | Function                                                                                                                                                                                   | Page    |
|-----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                 | TPAA     | (PA) ← (A)                                                                                                                                                                                 | 116 128 |
|                 | TAW1     | (A) ← (W1)                                                                                                                                                                                 | 109 128 |
|                 | TW1A     | (W1) ← (A)                                                                                                                                                                                 | 118 128 |
|                 | TAW2     | (A) ← (W2)                                                                                                                                                                                 | 109 128 |
|                 | TW2A     | (W2) ← (A)                                                                                                                                                                                 | 118 128 |
|                 | TAW3     | (A) ← (W3)                                                                                                                                                                                 | 109 128 |
|                 | TW3A     | (W3) ← (A)                                                                                                                                                                                 | 119 128 |
|                 | TAW4     | (A) ← (W4)                                                                                                                                                                                 | 109 128 |
|                 | TW4A     | (W4) ← (A)                                                                                                                                                                                 | 119 128 |
|                 | TABPS    | $ \begin{array}{l} (B) \leftarrow (TPS7\text{-}TPS4) \\ (A) \leftarrow (TPS3\text{-}TPS0) \end{array} $                                                                                    | 104 130 |
| Timer operation | TPSAB    | $ \begin{aligned} & (RPS7\text{-}RPS4) \leftarrow (B) \\ & (TPS7\text{-}TPS4) \leftarrow (B) \\ & (RPS3\text{-}RPS0) \leftarrow (A) \\ & (TPS3\text{-}TPS0) \leftarrow (A) \end{aligned} $ | 116 130 |
| Time            | TAB1     | (B) ← (T17–T14)<br>(A) ← (T13–T10)                                                                                                                                                         | 103 130 |
|                 | T1AB     | $(R17-R14) \leftarrow (B)$<br>$(T17-T14) \leftarrow (B)$<br>$(R13-R10) \leftarrow (A)$<br>$(T13-T10) \leftarrow (A)$                                                                       | 102 130 |
|                 | TR1AB    | (R17–R14) ← (B)<br>(R13–R10) ← (A)                                                                                                                                                         | 117 130 |
|                 | TAB2     | (B) ← (T27–T24)<br>(A) ← (T23–T20)                                                                                                                                                         | 104 130 |
|                 | T2AB     | $(R2L7-R2L4) \leftarrow (B)$<br>$(T27-T24) \leftarrow (B)$<br>$(R2L3-R2L0) \leftarrow (A)$<br>$(T23-T20) \leftarrow (A)$                                                                   | 102 130 |
|                 | T2R2L    | (T27−T20) ← (R2L7−R2L0)                                                                                                                                                                    | 103 130 |
|                 | Т2НАВ    | $(R2H7-R2H4) \leftarrow (B)$<br>$(R2H3-R2H0) \leftarrow (A)$                                                                                                                               | 103 130 |

p=0 to 47

## INDEX LIST OF INSTRUCTION FUNCTION (continued)

| Group-<br>ing          | Mnemonic | Function                                     | Page    | Group-<br>ing          | Mnemonic      | Function                                                 | Page               |
|------------------------|----------|----------------------------------------------|---------|------------------------|---------------|----------------------------------------------------------|--------------------|
|                        | TLCA     | (RLC) ← (A)<br>(TLC) ← (A)                   | 115 130 |                        | TPU3A         | (PU3) ← (A)                                              | 117 132            |
|                        | SNZT1    | V12 = 0 : (T1F) = 1 ?                        | 100 130 |                        | TAK0          | (A) ← (K0)                                               | 105 134            |
| ation                  |          | $(T1F) \leftarrow 0$<br>V12 = 1 : SNZT1=NOP  |         |                        | TK0A          | (K0) ← (A)                                               | 113 134            |
| opera                  | SNZT2    | V13 = 0 : (T2F) = 1 ?                        | 100 130 | eratio                 | TAK1          | (A) ← (K1)                                               | 105 134            |
| Timer operation        |          | (T2F) ← 0<br>V13 = 1 : SNZT2=NOP             |         | Input/Output operation | TK1A          | (K1) ← (A)                                               | 113 134            |
| '                      | SNZT3    | V20 = 0 : (T3F) = 1 ?                        | 100 130 | t/Outp                 | TAK2          | (A) ← (K2)                                               | 106 134            |
|                        |          | (T3F) ← 0<br>V20 = 1 : SNZT3=NOP             |         | ndul                   | TK2A          | (K2) ← (A)                                               | 114 134            |
|                        | IAP0     | (A) ← (P0)                                   | 91 132  |                        | TAK3          | (A) ← (K3)                                               | 106 134            |
|                        | OP0A     | (P0) ← (A)                                   | 93 132  |                        | ТКЗА          | (K3) ← (A)                                               | 114 134            |
|                        | IAP1     | (A) ←(P1)                                    | 91 132  |                        | TAL1          | (A) ← (L1)                                               | 106 134            |
|                        | OP1A     | (P1) ← (A)                                   | 94 132  |                        | TL1A          | (L1) ← (A)                                               | 114 134            |
|                        | IAP2     | (A) ← (P2)                                   | 92 132  | uo                     | TL2A          | (L2) ← (A)                                               | 114 134            |
|                        | OP2A     | (P2) ← (A)                                   | 94 132  | LCD operation          | TL3A          | (L3) ← (A)                                               | 115 134            |
|                        | IAP3     | (A) ← (P3)                                   | 92 132  | CD                     | TC1A          | (C1) ← (A)                                               | 111 134            |
|                        | ОРЗА     | (P3) ← (A)                                   | 94 132  |                        | TC2A          | (C2) ← (A)                                               | 111 134            |
|                        | CLD      | (D) ← 1                                      | 89 132  |                        | ТСЗА          | (C3) ← (A)                                               | 111 134            |
|                        | RD       | $(D(Y)) \leftarrow 0, (Y) = 0 \text{ to } 7$ | 96 132  |                        | CRCK          | RC oscillation selected                                  | 90 134             |
| Ē                      | SD       | $(D(Y)) \leftarrow 1, (Y) = 0 \text{ to } 7$ | 98 132  | ration                 | TAMR          | (A) ← (MR)                                               | 107 134            |
| eratic                 | SZD      | (D(Y)) = 0 ?, (Y) = 0 to 5                   | 102 132 | Clock operation        | TMRA          | (MR) ← (A)                                               | 115 134            |
| Input/Output operation | RCP      | (C) ← 0                                      | 96 132  | Cloc                   | TRGA          | $(RG_2-RG_0) \leftarrow (A_2-A_0)$                       | 117 134            |
| ıt/Out                 | SCP      | (C) ← 1                                      | 98 132  |                        | NOP           | (PC) ← (PC)+1                                            | 93 136             |
| ndul                   | TFR0A    | (FR0) ← (A)                                  | 112 132 |                        | POF           | Transition to clock operating                            | 95 136             |
|                        | TFR1A    | (FR1) ← (A)                                  | 112 132 |                        | POF2          | Transition to RAM back-up                                | 95 136             |
|                        | TFR2A    | (FR2) ← (A)                                  | 112 132 |                        | EPOF          | POF or POF2 instruction                                  | 91 136             |
|                        | TFR3A    | (FR3) ← (A)                                  | 113 132 |                        | SNZP          | (P) = 1 ?                                                | 99 136             |
|                        | TAPU0    | (A) ← (PU0)                                  | 107 132 | ation                  | SNZVD<br>WRST | (VDF) = 1?<br>(WDF1) = 1?                                | 100 136<br>119 136 |
|                        | TPU0A    | (PU0) ← (A)                                  | 116 132 | Other operation        |               | (WDF1) ← 0                                               |                    |
|                        | TAPU1    | (A) ← (PU1)                                  | 107 132 | Othe                   | DWDT          | Stop of watchdog timer function enabled                  | 90 136             |
|                        | TPU1A    | (PU1) ← (A)                                  | 116 132 |                        | SRST          | System reset                                             | 101 136            |
|                        | TAPU2    | (A) ← (PU2)                                  | 107 132 |                        | RUPT          | (UPTF) ←0                                                | 97 136             |
|                        | TPU2A    | (PU2) ← (A)                                  | 117 132 |                        | SUPT          | (UPTF) ←1                                                | 101 136            |
|                        | TAPU3    | (A) ← (PU3)                                  | 108 132 |                        | SVDE          | At power down mode, voltage drop detection circuit valid | 101 136            |

## **MACHINE INSTRUCTIONS (INDEX BY ALPHABET)**

|                | dd n and accumulator)                                | Normalia d      | Ni. markara (     |                |                                |
|----------------|------------------------------------------------------|-----------------|-------------------|----------------|--------------------------------|
| instruc-       | D9 D0                                                | Number of words | Number of cycles  | Flag CY        | Skip condition                 |
| code           | 0 0 0 1 1 0 n n n n 2 0 6 n 16                       | 1               | 1                 | -              | Overflow = 0                   |
| )pera-         | $(A) \leftarrow (A) + n$                             | Grouping: A     | Arithmetic opera  | ation          |                                |
| ion:           | n = 0 to 15                                          |                 |                   |                | diate field to register A, and |
|                |                                                      |                 | stores a result i |                |                                |
|                |                                                      |                 |                   |                | remains unchanged.             |
|                |                                                      |                 | esult of operati  |                | n there is no overflow as the  |
|                |                                                      |                 |                   |                | when there is overflow as the  |
|                |                                                      |                 | esult of operati  |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                | d accumulator and Memory)                            |                 |                   |                |                                |
| nstruc-<br>ion | D9 D0                                                | Number of words | Number of cycles  | Flag CY        | Skip condition                 |
| code           | 0 0 0 0 0 0 1 0 1 0 <sub>2</sub> 0 0 A <sub>16</sub> | 1               | 1                 | -              | -                              |
| Opera-         | $(A) \leftarrow (A) \mathring{A} \{ (M(DP))$         | Grouping: A     | Arithmetic opera  | ation          |                                |
| ion:           |                                                      |                 | Adds the conte    |                |                                |
|                |                                                      |                 |                   |                | The contents of carry flag     |
|                |                                                      | '               | CY remains und    | changed.       |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
| AMC (A         | Add accumulator, Memory and Carry)                   |                 |                   |                |                                |
| nstruc-        | and documentation, mornerly and carry,               | Number of       | Number of         | Flog CV        | Ckin condition                 |
| ion            | D9 D0                                                | words           | cycles            | Flag CY        | Skip condition                 |
| code           | 0 0 0 0 0 0 1 0 1 1 2 0 0 B 16                       | 1               | 1                 | 0/1            | -                              |
| Opera-         | $(A) \leftarrow (A) + (M(DP)) + (CY)$                | Grouping: A     | Arithmetic opera  | ation          |                                |
| ion:           | $(CY) \leftarrow Carry$                              | Description: A  | Adds the conte    | nts of M(DP) a | nd carry flag CY to register   |
|                |                                                      |                 |                   |                | A and carry flag CY.           |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
| AND (I         | asiaal AND batusaan accumulates and mannani)         |                 |                   |                |                                |
| nstruc-        | ogical AND between accumulator and memory)           | Number of       | Number of         |                |                                |
| ion            | D <sub>9</sub> D <sub>0</sub>                        | words           | cycles            | Flag CY        | Skip condition                 |
| code           | 0 0 0 0 0 1 1 0 0 0 2 0 1 8 16                       | 4               | -                 |                |                                |
|                | 0 0 0 0 0 1 1 0 0 0 2 0 1 0 16                       | 1               | 1                 | -              | -                              |
| )pera-         | $(A) \leftarrow (A) \text{ AND } (M(DP))$            | Grouping: A     | Arithmetic opera  | ation          |                                |
| ion:           |                                                      | Description:    | Takes the AND     | operation bety | ween the contents of registe   |
|                |                                                      |                 |                   | •              | and stores the result in regis |
|                |                                                      | t               | er A.             |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |
|                |                                                      |                 |                   |                |                                |

|                          | anch to address a)                                                        |                                                                                                                                                                                                                                                                                                                |                                |               |                                                         |
|--------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------|---------------------------------------------------------|
| nstruc-<br>ion           | D9 D0                                                                     | Number of words                                                                                                                                                                                                                                                                                                | Number of cycles               | Flag CY       | Skip condition                                          |
| code                     | 0 1 1 8 8 8 16                                                            | 1                                                                                                                                                                                                                                                                                                              | 1                              | -             | -                                                       |
| Opera-                   | (PCL) ← a6 to a0                                                          | Grouping:                                                                                                                                                                                                                                                                                                      | Branch operation               | n             |                                                         |
| ion:                     |                                                                           | Note:                                                                                                                                                                                                                                                                                                          | cal page.                      |               | nes to address a in the ident                           |
| Rlna                     | (Branch Long to address a in page p)                                      |                                                                                                                                                                                                                                                                                                                |                                |               |                                                         |
| nstruc-                  | (Branch Long to address a in page p)                                      | Number of                                                                                                                                                                                                                                                                                                      | Number of                      |               |                                                         |
| tion                     | D <sub>9</sub> D <sub>0</sub>                                             | words                                                                                                                                                                                                                                                                                                          | cycles                         | Flag CY       | Skip condition                                          |
| code                     | 0 0 1 1 1 p4 p3 p2 p1 p0 2 0 E p 16                                       | 2                                                                                                                                                                                                                                                                                                              | 2                              | -             | -                                                       |
|                          | 1 0 p5 a6 a5 a4 a3 a2 a1 a0 2 2 a a 16                                    |                                                                                                                                                                                                                                                                                                                | Branch operation               |               |                                                         |
| Opera-<br>tion:          | (PCH) ← p<br>(PCL) ← a6 to a0                                             |                                                                                                                                                                                                                                                                                                                | Branch out of a<br>p = 0 to 47 | page : Branch | nes to address a in page p.                             |
| BLA p<br>Instruc-        | (Branch Long to address (D)+(A) in page p)  D <sub>9</sub> D <sub>0</sub> | Number of words                                                                                                                                                                                                                                                                                                | Number of cycles               | Flag CY       | Skip condition                                          |
| code                     | 0 0 0 0 0 1 0 0 0 2 0 1 0 16                                              | 2                                                                                                                                                                                                                                                                                                              | 2                              | -             | -                                                       |
|                          | 1 0 p5 p4 0 0 p3 p2 p1 p0 2 2 p p 16                                      | Grouping:                                                                                                                                                                                                                                                                                                      | Branch operation               | n             | l                                                       |
| Opera-<br>tion:          | (PCH) ← p<br>(PCL) ← (DR2–R0, A3–A0)                                      |                                                                                                                                                                                                                                                                                                                |                                |               | es to address (DR2 DR1 DR<br>jisters D and A in page p. |
|                          | Branch and Mark to address a in page 2)                                   |                                                                                                                                                                                                                                                                                                                |                                |               | <del>-</del>                                            |
| Instruc-<br>tion<br>code | D9 D0                                                                     | Number of words                                                                                                                                                                                                                                                                                                | Number of cycles               | Flag CY       | Skip condition                                          |
| ouc                      | 0 1 0 a6 a5 a4 a3 a2 a1 a0 2 1 a a 16                                     | 1                                                                                                                                                                                                                                                                                                              | 1                              | =             | -                                                       |
| Opera-                   | (SP) ← (SP) + 1<br>(SK(SP)) ← (PC)                                        |                                                                                                                                                                                                                                                                                                                | Subroutine call                | •             |                                                         |
| tion:                    |                                                                           | Description: Call the subroutine in page 2 : Calls the subroutine at address a in page 2.  Note: Subroutine extending from page 2 to another page can also be called with the BM instruction when it starts on page 2.  Be careful not to over the stack because the maximum level of subroutine nesting is 8. |                                |               |                                                         |

| BML p,<br>nstruc-    | a (Branch and Mark Long to address a in page p                                                                              | Number of       | Number of                                           |                  |                                                       |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------|------------------|-------------------------------------------------------|
| on                   | D <sub>9</sub> D <sub>0</sub>                                                                                               | words           | cycles                                              | Flag CY          | Skip condition                                        |
| ode                  | 0 0 1 1 0 p4 p3 p2 p1 p0 2 0 c p 1 16                                                                                       | 2               | 2                                                   | -                | -                                                     |
|                      | 1 0 p5 a6 a5 a4 a3 a2 a1 a0 2 2 a a a 16                                                                                    |                 | Subroutine call                                     | •                |                                                       |
| pera-<br>on:         | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$<br>$(PCL) \leftarrow a6-a0$                | Note:           | page p.<br>p = 0 to 47                              | o over the stacl | subroutine at address a in<br>k because the maximum . |
| BMLA                 | p (Branch and Mark Long to address (D)+(A) in p                                                                             | page p)         |                                                     |                  |                                                       |
| nstruc-<br>on        | D9 D0                                                                                                                       | Number of words | Number of cycles                                    | Flag CY          | Skip condition                                        |
| ode                  | 0 0 0 0 1 1 0 0 0 0 2 0 3 0 16                                                                                              | 2               | 2                                                   | -                | -                                                     |
|                      | 1 0 p5 p4 0 0 p3 p2 p1 p0 2 2 p p 16                                                                                        | Grouping:       | Subroutine call                                     | operation        |                                                       |
| Opera-<br>on:        | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR_2-DR_0, A_3-A_0)$ | Note:           | page p.<br>p = 0 to 47                              | o over the stack | ed by registers D and A in<br>k because the maximum . |
|                      | CLear port D)                                                                                                               | Alimahan af     | I Neverbarrat                                       |                  |                                                       |
| nstruc-<br>on<br>ode | D9 D0 D0 D0 D0 D1 D0 D1 D0                                                              | Number of words | Number of cycles                                    | Flag CY          | Skip condition                                        |
| pera-                | (D) ← 1                                                                                                                     | 1               | 1                                                   | -                | <u>-</u>                                              |
| on:                  |                                                                                                                             |                 | Input/Output op<br>Sets (1) to port                 |                  |                                                       |
|                      | CoMplement of Accumulator)                                                                                                  | Number of       | Number of                                           |                  |                                                       |
| nstruc-<br>on        | D9 D0                                                                                                                       | Number of words | cycles                                              | Flag CY          | Skip condition                                        |
| ode                  | 0 0 0 0 0 1 1 1 0 0 2 0 1 C 16                                                                                              | 1               | 1                                                   | -                | -                                                     |
| )pera-               | $(A) \leftarrow (\overline{A})$                                                                                             | Description:    | Arithmetic opera<br>Stores the one's<br>register A. |                  | or register A's contents in                           |
| on:                  |                                                                                                                             |                 |                                                     |                  |                                                       |

| CRCK                   | (Clock select: Rc oscillation ClocK)    |                                                                                                                                                     |                                |                  |                              |  |
|------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------|------------------------------|--|
| nstruc-<br>ion         | D9 D0                                   | Number of words                                                                                                                                     | Number of cycles               | Flag CY          | Skip condition               |  |
| ode                    | 1 0 1 0 0 1 1 0 1 1 2 2 9 B 16          | 1                                                                                                                                                   | 1                              | -                | -                            |  |
| pera-<br>on:           | RC oscillation circuit selected         | Grouping: (                                                                                                                                         | Clock control op               | peration         |                              |  |
|                        |                                         | Description. 3                                                                                                                                      | Selects the RC                 | oscillation circ | uit for main clock f(XIN).   |  |
|                        | DEcrement register Y)                   |                                                                                                                                                     |                                |                  |                              |  |
| nstruc-<br>ion         | D <sub>9</sub> D <sub>0</sub>           | Number of words                                                                                                                                     | Number of cycles               | Flag CY          | Skip condition               |  |
| ode                    | 0 0 0 0 1 0 1 1 1 2 0 1 7 16            | 1                                                                                                                                                   | 1                              | -                | (Y) = 15                     |  |
| Opera-<br>ion:         | $(Y) \leftarrow (Y) -1$                 |                                                                                                                                                     | RAM addresses Subtracts 1 fron |                  |                              |  |
|                        |                                         | As a result of subtraction, when the contents o is 15, the next instruction is skipped. When the register Y is not 15, the next instruction is exec |                                |                  |                              |  |
|                        | able Interrupt)                         |                                                                                                                                                     |                                |                  |                              |  |
| nstruc-<br>ion         | D9 D0                                   | Number of words                                                                                                                                     | Number of cycles               | Flag CY          | Skip condition               |  |
| code                   | 0 0 0 0 0 0 0 1 0 0 2 0 0 4 16          | 1                                                                                                                                                   | 1                              | -                | -                            |  |
| Opera-<br>ion:         | (INTE) ← 0                              |                                                                                                                                                     | nterrupt contro                |                  | lag INTE, and disables the   |  |
|                        |                                         | Note: i                                                                                                                                             | nterrupt.                      | bled by execut   | ing the DI instruction after |  |
|                        | (Disable WatchDog Timer)                |                                                                                                                                                     |                                |                  |                              |  |
| nstruc-<br>ion<br>code | D9 D0                                   | Number of words                                                                                                                                     | Number of cycles               | Flag CY          | Skip condition               |  |
| oue                    | 1 0 1 0 0 1 1 0 0 2 2 9 C 16            | 1                                                                                                                                                   | 1                              | -                | -                            |  |
| Opera-                 | Stop of watchdog timer function enabled | Grouping: Other operation  Description: Stops the watchdog timer function by the WRS                                                                |                                |                  |                              |  |
| tion:                  |                                         |                                                                                                                                                     | after executing                | the DM/DT isc    |                              |  |

|                  | ble Interrupt)                            |                 |                               |                  |                                            |
|------------------|-------------------------------------------|-----------------|-------------------------------|------------------|--------------------------------------------|
| Instruc-<br>tion | D <sub>9</sub> D <sub>0</sub>             | Number of words | Number of cycles              | Flag CY          | Skip condition                             |
| code             | 0 0 0 0 0 0 1 0 1 2 0 0 5 16              | 1               | 1                             | -                | -                                          |
| Opera-           | (INTE) ← 1                                |                 | nterrupt contro               |                  |                                            |
| ion:             |                                           |                 |                               | rupt enable flag | INTE, and enables the                      |
|                  |                                           |                 | nterrupt.<br>nterrupt is enal | oled by executi  | ng the EI instruction after                |
|                  |                                           | 6               | executing 1 mag               | chine cycle.     | ·                                          |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  | Enable POF instruction)                   |                 |                               |                  |                                            |
| Instruc-<br>tion | D <sub>0</sub> D <sub>0</sub>             | Number of words | Number of cycles              | Flag CY          | Skip condition                             |
| code             | 0 0 0 1 0 1 1 0 1 1 2 0 5 B 16            | 1               | 1                             | -                | -                                          |
| Opera-<br>tion:  | POF instruction or POF2 instruction valid |                 | Other operation               |                  |                                            |
|                  |                                           |                 |                               |                  | F instruction or POF2 he EPOF instruction. |
|                  |                                           |                 |                               | .,               |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
| IAP0 (lı         | nput Accumulator from port P0)            | I .             |                               |                  |                                            |
| Instruc-<br>tion | D9 D0                                     | Number of words | Number of cycles              | Flag CY          | Skip condition                             |
| code             | 1 0 0 1 1 0 0 0 0 0 2 2 6 0 16            | 1               | 1                             | -                | -                                          |
| Opera-           | (A) ← (P0)                                | Grouping: I     | nput/Output op                | eration          |                                            |
| tion:            |                                           | Description:    | Transfers the in              | put of port P0 t | o register A.                              |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
| IAP1 (lı         | nput Accumulator from port P1)            |                 |                               |                  |                                            |
| Instruc-<br>tion | D9 D0                                     | Number of words | Number of cycles              | Flag CY          | Skip condition                             |
| code             | 1 0 0 1 1 0 0 0 0 1 2 2 6 1 16            | 1               | 1                             | -                | -                                          |
| Opera-           | (A) ← (P1)                                | Grouping: I     | nput/Output op                | eration          |                                            |
| tion:            |                                           |                 | Transfers the in              |                  | o register A.                              |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |
|                  |                                           |                 |                               |                  |                                            |

| nput Accumulator from port P2)                         |                                                                                                                                                                                                                |                                                       |                                                                                       |                                             |  |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------|--|--|
|                                                        | Number of                                                                                                                                                                                                      | Number of                                             | Flag CY                                                                               | Skip condition                              |  |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  | words<br>1                                                                                                                                                                                                     | cycles<br>1                                           | 1 lag C1                                                                              | OKIP CONDITION                              |  |  |
| (A) ← (P2)                                             |                                                                                                                                                                                                                |                                                       | oration                                                                               | -                                           |  |  |
| (')' ('2)                                              | Grouping: Input/Output operation                                                                                                                                                                               |                                                       |                                                                                       |                                             |  |  |
|                                                        |                                                                                                                                                                                                                |                                                       |                                                                                       |                                             |  |  |
| nput Accumulator from port P3)                         |                                                                                                                                                                                                                |                                                       |                                                                                       |                                             |  |  |
| Do Do                                                  | Number of words                                                                                                                                                                                                | Number of cycles                                      | Flag CY                                                                               | Skip condition                              |  |  |
| 1 0 0 1 1 0 0 0 1 1 2 2 6 3 16                         | 1                                                                                                                                                                                                              | 1                                                     | -                                                                                     | -                                           |  |  |
| (A) ← (P3)                                             | Grouping: I                                                                                                                                                                                                    | nput/Output op                                        | eration                                                                               |                                             |  |  |
|                                                        | Description:                                                                                                                                                                                                   | to the register A.                                    |                                                                                       |                                             |  |  |
|                                                        | Number of                                                                                                                                                                                                      | Number of                                             | Flag CY                                                                               | Skip condition                              |  |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | words                                                                                                                                                                                                          | cycles                                                | - I lag C1                                                                            | (Y) = 0                                     |  |  |
|                                                        |                                                                                                                                                                                                                |                                                       |                                                                                       | (.,                                         |  |  |
|                                                        | V<br>S                                                                                                                                                                                                         | when the conter<br>skipped. When                      | nts of register `the contents of                                                      | Y is 0, the next instruction is             |  |  |
| _oad n in Accumulator)                                 |                                                                                                                                                                                                                |                                                       |                                                                                       |                                             |  |  |
| D9 D0                                                  | Number of words                                                                                                                                                                                                | Number of cycles                                      | Flag CY                                                                               | Skip condition                              |  |  |
| 0 0 0 1 1 1 1 n n n n 2 0 7 n 16                       | 1                                                                                                                                                                                                              | 1                                                     | -                                                                                     | Continuous description                      |  |  |
| (A) ← n<br>n = 0 to 15                                 |                                                                                                                                                                                                                | Arithmetic opera                                      |                                                                                       |                                             |  |  |
|                                                        | Description: Loads the value n in the immediate field to regis When the LA instructions are continuously code cuted, only the first LA instruction is executed an instructions coded continuously are skipped. |                                                       |                                                                                       |                                             |  |  |
|                                                        | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                          | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | nput Accumulator from port P3) $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Number of vords   Number of vords   Flag CY |  |  |

| <b>LXY x,y</b> (Load register X and Y with x and y)                                |                  |                                                     |                                                                            |                                                                                                                           |
|------------------------------------------------------------------------------------|------------------|-----------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Instruction D <sub>9</sub> D <sub>0</sub>                                          | Number of words  | Number of cycles                                    | Flag CY                                                                    | Skip condition                                                                                                            |
| code 1 1 x3 x2 x1 x0 y3 y2 y1 y0 2 3 x y 16                                        | 1                | 1                                                   | -                                                                          | Continuous<br>description                                                                                                 |
| Opera- $(X) \leftarrow x \times = 0$ to 15<br>tion: $(Y) \leftarrow y y = 0$ to 15 | Description: L   | he value y in th<br>XY instructions                 | e x in the imme<br>te immediate fic<br>s are continuou<br>Y instruction is | diate field to register X, and eld to register Y. When the isly coded and executed, executed and other LXY y are skipped. |
| LZ z (Load register Z with z)                                                      |                  |                                                     |                                                                            |                                                                                                                           |
| Instruc- tion D <sub>9</sub> D <sub>0</sub>                                        | Number of words  | Number of cycles                                    | Flag CY                                                                    | Skip condition                                                                                                            |
| code 0 0 0 1 0 0 1 0 21 Z0 2 0 4 8 +z 16                                           | 1                | 1                                                   | -                                                                          | -                                                                                                                         |
| Opera- $(Z) \leftarrow z z = 0 \text{ to } 3$ tion:                                | . •              | RAM addresses                                       |                                                                            | diate field to register Z.                                                                                                |
| NOP (No OPeration) Instruction D9 D0                                               | Number of words  | Number of cycles                                    | Flag CY                                                                    | Skip condition                                                                                                            |
| code 0 0 0 0 0 0 0 0 0 0 2 0 0 0 16                                                | 1                | 1                                                   | -                                                                          | -                                                                                                                         |
| Opera- $(PC) \leftarrow (PC) + 1$ tion:                                            | Description: N   | Other operation<br>No operation; A<br>emain unchanç | dds 1 to progra                                                            | m counter value, and others                                                                                               |
| OP0A (Output port P0 from Accumulator) Instruc-                                    | Number of        | Number of                                           |                                                                            |                                                                                                                           |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                              | words            | cycles                                              | Flag CY                                                                    | Skip condition                                                                                                            |
| Opera- (P0) $\leftarrow$ (A)                                                       | 1<br>Grouping: 1 | 1                                                   | -<br>eration                                                               | -                                                                                                                         |
| Opera- (P0) ← (A)<br>tion:                                                         |                  | nput/Output op<br>Outputs the con                   |                                                                            | er A to port P0.                                                                                                          |

| P1A (Output port P1 from Accumulator)                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                             |                                |                                      |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------|--------------------------------------|--|--|--|
|                                                                                                                                                                                                                            | Number of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Number of                                                   | Flag CY                        | Skip condition                       |  |  |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                      | words<br>5 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | cycles<br>1                                                 | -                              | -                                    |  |  |  |
| pera- (P1) ← (A)                                                                                                                                                                                                           | Grouping: I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | nput/Output op                                              | eration                        |                                      |  |  |  |
| on:                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Description: Outputs the contents of register A to port P1. |                                |                                      |  |  |  |
|                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                             |                                |                                      |  |  |  |
| P2A (Output port P2 from Accumulator)                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                             |                                |                                      |  |  |  |
| struc-                                                                                                                                                                                                                     | Number of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Number of                                                   | Flag CY                        | Skip condition                       |  |  |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                      | words<br>5 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | cycles<br>1                                                 | -                              | <u> </u>                             |  |  |  |
| pera- $(P2) \leftarrow (A)$                                                                                                                                                                                                | Grouping: I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | nput/Output op                                              | eration                        |                                      |  |  |  |
| on:                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                             |                                | gister A to port P2.                 |  |  |  |
| P3A (Output port P3 from Accumulator)                                                                                                                                                                                      | Number of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Number of                                                   |                                |                                      |  |  |  |
| D0 D0                                                                                                                                                                                                                      | words                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | cycles                                                      | Flag CY                        | Skip condition                       |  |  |  |
|                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                             |                                |                                      |  |  |  |
| 1 0 0 0 1 0 0 0 1 1 2 2 2 3 1                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                           | -                              | -                                    |  |  |  |
| pera- (P3) $\leftarrow$ (A)                                                                                                                                                                                                | Grouping: I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | nput/Output op                                              |                                | -<br>gister A to port P3.            |  |  |  |
| pera- (P3) ← (A) on:                                                                                                                                                                                                       | Grouping: I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | nput/Output op                                              |                                | -<br>gister A to port P3.            |  |  |  |
| pera- (P3) ← (A)  R (logical OR between accumulator and memory)                                                                                                                                                            | Grouping: I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | nput/Output op                                              | ntents of the reg              |                                      |  |  |  |
| pera- (P3) ← (A)  R (logical OR between accumulator and memory)  struc-  on D <sub>9</sub> D <sub>0</sub>                                                                                                                  | Grouping: I Description: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | nput/Output op<br>Dutputs the cor                           |                                | gister A to port P3.  Skip condition |  |  |  |
| pera- (P3) ← (A)  R (logical OR between accumulator and memory)  struc-                                                                                                                                                    | Grouping: I Description: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | nput/Output op Outputs the cor                              | ntents of the reg              |                                      |  |  |  |
| pera- (P3) $\leftarrow$ (A)  R (logical OR between accumulator and memory) structor D <sub>9</sub> D <sub>0</sub> | Company   Comp | Number of cycles  1 Arithmetic opera                        | Flag CY -                      | Skip condition                       |  |  |  |
| pera- (P3) $\leftarrow$ (A)  R (logical OR between accumulator and memory) structor D9 D0                                                                                              | Number of words  Grouping: A  Grouping: A  Grouping: A  Description: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Number of cycles  1 Arithmetic opera                        | Flag CY - ation peration betwe | Skip condition                       |  |  |  |

| kip condition                                                             |
|---------------------------------------------------------------------------|
|                                                                           |
| -                                                                         |
|                                                                           |
| e by executing the OF instruction.<br>ust before this<br>to the NOP instr |
|                                                                           |
| kip condition                                                             |
| -                                                                         |
|                                                                           |
| by executing the OF instruction.                                          |
| pefore executing lent to the NOP                                          |
| cip condition                                                             |
| -                                                                         |
| A including the co                                                        |
|                                                                           |
|                                                                           |
| kip condition                                                             |
| -                                                                         |
|                                                                           |
| ed by the value j                                                         |
| i                                                                         |

| RC (Re           | eset Carry flag)                                                                                                                                                                                                  |                 |                                    |                   |                              |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------|-------------------|------------------------------|
| Instruc-         |                                                                                                                                                                                                                   | Number of       | Number of                          | Flag CY           | Skip condition               |
| tion<br>code     | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                            | words<br>1      | cycles<br>1                        | 0                 | <u> </u>                     |
| Opera-           | (CY) ← 0                                                                                                                                                                                                          |                 |                                    |                   |                              |
| tion:            | (81)                                                                                                                                                                                                              |                 | Arithmetic opera                   |                   |                              |
|                  |                                                                                                                                                                                                                   | 2000mption: V   | 0,00,00                            | iry nag o i.      |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
| RCP (F           | Reset Port C)                                                                                                                                                                                                     |                 |                                    |                   |                              |
| Instruc-         | *                                                                                                                                                                                                                 | Number of       | Number of                          | Flog CV           | Chin condition               |
| tion             | D <sub>9</sub> D <sub>0</sub>                                                                                                                                                                                     | words           | cycles                             | Flag CY           | Skip condition               |
| code             | 1 0 1 0 0 0 1 1 0 0 <sub>2</sub> 2 8 C <sub>16</sub>                                                                                                                                                              | 1               | 1                                  | -                 | -                            |
| Opera-           | (C) ← 0                                                                                                                                                                                                           | Grouping: I     | nput/Output op                     | eration           |                              |
| tion:            |                                                                                                                                                                                                                   | Description: 0  | Clears (0) to po                   | rt C.             |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  | eset port D specified by register Y)                                                                                                                                                                              |                 |                                    |                   |                              |
| Instruc-<br>tion |                                                                                                                                                                                                                   | Number of words | Number of cycles                   | Flag CY           | Skip condition               |
| code             | D <sub>9</sub> D <sub>0</sub> D <sub>0</sub> D <sub>0</sub> D <sub>0</sub> D <sub>1</sub> D <sub>0</sub> | 1               |                                    |                   |                              |
| Onoro            | $(D(Y)) \leftarrow 0$                                                                                                                                                                                             |                 | 1                                  | -                 | -                            |
| Opera-<br>tion:  | $(D(7)) \leftarrow 0$ $(Y) = 0 \text{ to } 7$                                                                                                                                                                     |                 | nput/Output op                     |                   | ecified by register Y.       |
|                  | `,                                                                                                                                                                                                                |                 | Diears (0) to a r<br>(Y) = 0 to 7. | oit of port D spe | ecilied by register 4.       |
|                  |                                                                                                                                                                                                                   | l l             | Do not execute                     |                   | if values except above are   |
|                  |                                                                                                                                                                                                                   | 5               | set to register Y                  |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
| RT (Re           | eTurn from subroutine)                                                                                                                                                                                            |                 |                                    |                   |                              |
| Instruc-         | <u> </u>                                                                                                                                                                                                          | Number of       | Number of                          | Flag CY           | Skip condition               |
| tion             | D <sub>9</sub> D <sub>0</sub>                                                                                                                                                                                     | words           | cycles                             | riay C t          | экір сопашоп                 |
| code             | 0 0 0 1 0 0 1 0 0 1 0 0 1 6                                                                                                                                                                                       | 1               | 2                                  | -                 | -                            |
| Opera-           | $(PC) \leftarrow (SK(SP))$                                                                                                                                                                                        |                 | Return operatio                    |                   |                              |
| tion:            | (SP) ← (SP) −1                                                                                                                                                                                                    |                 |                                    | broutine to the   | e routine called the subrou- |
|                  |                                                                                                                                                                                                                   | t               | ine.                               |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |
|                  |                                                                                                                                                                                                                   |                 |                                    |                   |                              |

| RTI (R                                                 | eTurn from Interrupt)                                     | Number of             | Number of                        |                                                  |                                                                                                               |
|--------------------------------------------------------|-----------------------------------------------------------|-----------------------|----------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| on                                                     | D9 D0                                                     | words                 | cycles                           | Flag CY                                          | Skip condition                                                                                                |
| ode                                                    | 0 0 0 1 0 0 0 1 1 0 2 0 4 6 16                            | 1                     | 1                                | -                                                | -                                                                                                             |
| Opera-<br>ion:                                         | $(PC) \leftarrow (SK(SP))$ $(SP) \leftarrow (SP) - 1$     | Grouping: F           | Return operatio                  | n                                                |                                                                                                               |
|                                                        |                                                           | Re<br>sta<br>th       | eturns each val<br>atus, NOP mod | ue of data poil<br>de status by thruction, regis | routine to main routine.  nter (X, Y, Z), carry flag, s  ne continuous description  ter A and register B to t |
|                                                        | ReTurn from subroutine and Skip)                          |                       |                                  |                                                  |                                                                                                               |
| Instruc-<br>tion                                       | D <sub>9</sub> D <sub>0</sub>                             | Number of words       | Number of cycles                 | Flag CY                                          | Skip condition                                                                                                |
| code                                                   | 0 0 0 1 0 0 1 0 0 1 0 1 2 0 4 5                           | 1                     | 2                                | -                                                | Skip at uncondition                                                                                           |
| Opera-<br>tion:                                        | $ (PC) \leftarrow (SK(SP)) $ $ (SP) \leftarrow (SP) - 1 $ | Grouping: F           | Return operation                 | n                                                |                                                                                                               |
|                                                        |                                                           | t                     | ine, and skips t                 | he next instruc                                  | tion at uncondition.                                                                                          |
|                                                        | (Reset UPT flag)                                          |                       |                                  |                                                  |                                                                                                               |
| Instruc-<br>tion                                       | D <sub>9</sub> D <sub>0</sub>                             | Number of words       | Number of cycles                 | Flag CY                                          | Skip condition                                                                                                |
| code                                                   | 0 0 0 1 0 1 1 0 0 0 0 2 0 5 8 16                          | 1                     | 1                                | -                                                | -                                                                                                             |
| Opera-<br>tion:                                        | (UPTF) ←0                                                 |                       | Other operation                  |                                                  |                                                                                                               |
|                                                        |                                                           | Note: E               | Even when the                    | table reference<br>order 2 bits of               | reference enable flag UPTe instruction (TABP p) is exROM reference data is no                                 |
|                                                        |                                                           |                       |                                  |                                                  |                                                                                                               |
|                                                        | Set Bit)                                                  | Number of             | Number of                        | =: 0\/                                           | 011                                                                                                           |
| Instruc-<br>tion                                       | D9 D0                                                     | Number of words       | Number of cycles                 | Flag CY                                          | Skip condition                                                                                                |
| Instruc-<br>tion                                       | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$    |                       |                                  | Flag CY                                          | Skip condition                                                                                                |
| SB j (S<br>Instruc-<br>tion<br>code<br>Opera-<br>tion: | D9 D0                                                     | words  1  Grouping: E | cycles  1  Bit operation         | -                                                | Skip condition  -  it specified by the value j i                                                              |

|                  | et Carry flag)                                         |                 |                                    |                   |                                 |
|------------------|--------------------------------------------------------|-----------------|------------------------------------|-------------------|---------------------------------|
| Instruc-         |                                                        | Number of       | Number of                          | Flor CV           | Chin aanditiee                  |
| tion             | D <sub>9</sub> D <sub>0</sub>                          | words           | cycles                             | Flag CY           | Skip condition                  |
| code             | 0 0 0 0 0 0 0 1 1 1 2 0 0 7 16                         | 1               | 1                                  | 1                 | -                               |
| Opera-<br>tion:  | (CY) ← 1                                               |                 | Arithmetic opera                   |                   |                                 |
| uon.             |                                                        | Description: S  | Sets (1) to carry                  | / flag CY.        |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
| SCP (S           | Set Port C)                                            | Number of       | Number of                          |                   | T                               |
| tion             | D <sub>9</sub> D <sub>0</sub>                          | words           | cycles                             | Flag CY           | Skip condition                  |
| code             | 1 0 1 0 0 0 1 1 0 1 2 2 8 D 16                         | 1               | 1                                  | -                 | -                               |
| Opera-           | (C) ← 1                                                | Grouping: I     | nput/Output op                     | eration           | !                               |
| tion:            |                                                        | Description: S  | Sets (1) to port                   | C.                |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
| SD (Se           | et port D specified by register Y)                     |                 |                                    |                   |                                 |
| Instruc-         |                                                        | Number of       | Number of                          | Flag CY           | Skip condition                  |
| tion<br>code     | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | words           | cycles                             |                   | ·                               |
|                  |                                                        | 1               | 1                                  | -                 | -                               |
| Opera-<br>tion:  | $(D(Y)) \leftarrow 1$<br>(Y) = 0 to 7                  |                 | nput/Output op                     |                   |                                 |
| uon.             | (1) = 0  to  T                                         |                 | Sets (1) to a bit<br>(Y) = 0 to 7. | of port D spec    | cified by register Y.           |
|                  |                                                        |                 | ' '                                | this instruction  | if values except above are      |
|                  |                                                        |                 | set to register Y                  |                   | ·                               |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  | (Skip Equal, Accumulator with immediate data n)        |                 | Numberet                           |                   | T                               |
| Instruc-<br>tion | D <sub>9</sub> D <sub>0</sub>                          | Number of words | Number of cycles                   | Flag CY           | Skip condition                  |
| code             | 0 0 0 0 1 0 0 1 0 1 2 0 2 5 16                         | 2               | 2                                  | -                 | (A) = n                         |
|                  |                                                        |                 |                                    |                   | n = 0 to 15                     |
|                  | 0 0 0 1 1 1 1 n n n n 2 0 7 n 16                       |                 | Comparison op                      |                   | n the contents of register A is |
| Opera-           | (A) = n?                                               |                 | equal to the val                   | ue n in the imn   | nediate field.                  |
| tion:            | n = 0 to 15                                            | E               | Executes the ne                    | ext instruction v | when the contents of register   |
|                  |                                                        |                 | A is not equal to                  | o the value n ir  | the immediate field.            |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        |                 |                                    |                   |                                 |
|                  |                                                        | 1               |                                    |                   |                                 |

| nstruc-        | (Skip Equal, Accumulator with Memory)                                                                                                                                      | Number of             | Number of                                                  |                                                                      |                                                                                                                               |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| ion            | D9 D0                                                                                                                                                                      | words                 | cycles                                                     | Flag CY                                                              | Skip condition                                                                                                                |
| ode            | 0 0 0 0 1 0 0 1 1 0 2 0 2 6 16                                                                                                                                             | 1                     | 1                                                          | -                                                                    | (A) = (M(DP))                                                                                                                 |
| pera-<br>on:   | (A) = (M(DP))?                                                                                                                                                             | Grouping: (           | Comparison op                                              | eration                                                              |                                                                                                                               |
|                |                                                                                                                                                                            | E                     | equal to the cor                                           | ntents of M(DP<br>ext instruction v                                  | when the contents of registe                                                                                                  |
| NZ0 (          | Skip if Non Zero condition of external interrupt 0                                                                                                                         | request flag)         |                                                            |                                                                      |                                                                                                                               |
| nstruc-<br>on  | D9 D0                                                                                                                                                                      | Number of words       | Number of cycles                                           | Flag CY                                                              | Skip condition                                                                                                                |
| ode            | 0 0 0 0 1 1 1 0 0 0 2 0 3 8 16                                                                                                                                             | 1                     | 1                                                          | -                                                                    | V10 = 0 : (EXF0) = 1                                                                                                          |
| on:            | V10 = 0 : (EXF0) = 1 ?<br>(EXF0) ← 0                                                                                                                                       |                       | nterrupt operat                                            |                                                                      |                                                                                                                               |
|                | V10 = 1 : SNZ0 = NOP<br>(V10 : bit 0 of the interrupt control register V1)                                                                                                 | r<br>E<br>ii          | next instruction<br>EXF0 is "1". Wh<br>nstruction.         | when external<br>nen the EXF0 f                                      | he EXF0 flag and skips the<br>0 interrupt request flag<br>lag is "0", executes the nex<br>n is equivalent to the NOP          |
| NZIO           | (Skip if Non Zero condition of external Interrupt 0                                                                                                                        | input pin)  Number of | Number of                                                  | Flag CY                                                              | Skip condition                                                                                                                |
| ion<br>code    | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                     | words                 | cycles                                                     | riag C1                                                              | 112 = 0 : (INT0) = "L"                                                                                                        |
|                |                                                                                                                                                                            | 1                     | 1                                                          | =                                                                    | I12 = 1 : (INT0) = "H"                                                                                                        |
| Opera-<br>ion: | I12 = 0 : (INT) = "L" ? I12 = 1 : (INT) = "H" ? (I12 : bit 2 of the interrupt control register I1)                                                                         | Description: \        | NT pin is "L". E<br>of INT pin is "H'<br>When I12 = 1 : \$ | Skips the next executes the next.  Skips the next executes the next. | instruction when the level coext instruction when the level coext instruction when the level coext instruction when the level |
| SNZP           | (Skip if Non Zero condition of Power down flag)                                                                                                                            | Number of             | Number of                                                  |                                                                      |                                                                                                                               |
| ion<br>code    |                                                                                                                                                                            | words                 | cycles                                                     | Flag CY                                                              | Skip condition                                                                                                                |
|                | 0 0 0 0 0 0 0 0 1 1 2 0 0 3 16                                                                                                                                             | 1                     | 1                                                          | -                                                                    | (P) = 1                                                                                                                       |
| Opera-<br>ion: | ra- (P) = 1 ?  Grouping: Other operation  Description: Skips the next instruction when the F  After skipping, the P flag remains un  Executes the next instruction when ti |                       |                                                            |                                                                      |                                                                                                                               |

| SNZT1            | NE INSTRUCTIONS (INDEX BY ALPHABET) (co<br>Skip if Non Zero condition of Timer 1 interrupt re | ,                 |                                     |                                                 |                                                                                                                          |
|------------------|-----------------------------------------------------------------------------------------------|-------------------|-------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Instruc-<br>tion | D9 D0                                                                                         | Number of words   | Number of cycles                    | Flag CY                                         | Skip condition                                                                                                           |
| code             | 1 0 1 0 0 0 0 0 0 0 2 2 8 0 16                                                                | 1                 | 1                                   | -                                               | V12 = 0 : (T1F) = 1                                                                                                      |
| Opera-           | V12 = 0 : (T1F) = 1 ?                                                                         | Grouping:         | Timer operation                     |                                                 |                                                                                                                          |
| tion:            | (T1F) ← 0<br>V12 = 1 : SNZT1 = NOP<br>(V12 = bit 2 of interrupt control register V1)          | r                 | next instruction<br>'1". When the T | when timer 1 i                                  | he T1F flag and skips the<br>nterrupt request flag T1F is<br>executes the next instruction<br>n is equivalent to the NOP |
| SNZT2            | (Skip if Non Zero condition of Timer 2 interrupt re                                           | l<br>equest flag) |                                     |                                                 |                                                                                                                          |
| Instruc-<br>tion | D <sub>9</sub> D <sub>0</sub>                                                                 | Number of words   | Number of cycles                    | Flag CY                                         | Skip condition                                                                                                           |
| code             | 1 0 1 0 0 0 0 0 0 1 2 2 8 1 16                                                                | 1                 | 1                                   | -                                               | V13 = 0 : (T2F) = 1                                                                                                      |
| Opera-<br>tion:  | V13 = 0: $(T2F) = 1$ ?<br>$(T2F) \leftarrow 0$                                                |                   | Timer operation                     |                                                 |                                                                                                                          |
|                  | V13 = 1 : SNZT2 = NOP<br>(V13 = bit 3 of interrupt control register V1)                       | r                 | next instruction<br>'1". When the T | when timer 2 i<br>2F flag is "0", e             | he T2F flag and skips the nterrupt request flag T2F is executes the next instruction. In is equivalent to the NOP        |
|                  | (Skip if Non Zero condition of Timer 3 interrupt re                                           |                   |                                     |                                                 |                                                                                                                          |
| Instruc-<br>tion | D9 D0                                                                                         | Number of words   | Number of cycles                    | Flag CY                                         | Skip condition                                                                                                           |
| code<br>Opera-   | V20 = 0: (T3F) = 1?                                                                           | 1                 | 1                                   | -                                               | V20 = 0 : (T3F) = 1                                                                                                      |
| tion:            | $(T3F) \leftarrow 0$<br>V20 = 1 : SNZT3 = NOP                                                 | Description: \    | next instruction<br>'1". When the T | Clears (0) to to when timer 3 if flag is "0", e | he T3F flag and skips the<br>nterrupt request flag T3F is<br>executes the next instruction<br>n is equivalent to the NOP |
| SNZVD            | (Skip if Non Zero condition of Voltage Detector f                                             | flag)             |                                     |                                                 |                                                                                                                          |
| Instruc-<br>tion | D9 D0                                                                                         | Number of words   | Number of cycles                    | Flag CY                                         | Skip condition                                                                                                           |
| code             | 1 0 1 0 0 0 1 0 1 0 2 2 8 A 16                                                                | 1                 | 1                                   | -                                               | V23 = 0 : (VDF) = 1                                                                                                      |
| Opera-<br>tion:  | (VDF) = 1?                                                                                    |                   | Other operation                     |                                                 |                                                                                                                          |
| uori.            |                                                                                               |                   | cuit flag VDF is                    | "1". Execute in                                 | n voltage drop detection cir-<br>nstruction when VDF is "0".<br>VDF remains unchanged.                                   |
|                  |                                                                                               |                   |                                     |                                                 |                                                                                                                          |

|                                                 | (System ReSet)                                        |                                                                                                                                      |                      |                   |                                                           |  |
|-------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|-----------------------------------------------------------|--|
| Instruc-                                        |                                                       | Number of                                                                                                                            | Number of            | Flag CY           | Skip condition                                            |  |
| tion<br>code                                    | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | words<br>1                                                                                                                           | cycles<br>1          | -                 | <u> </u>                                                  |  |
| Opera-                                          | System reset                                          | Grouping: (                                                                                                                          | L<br>Other operation | l                 |                                                           |  |
| tion:                                           |                                                       |                                                                                                                                      | System reset or      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 | (Set UPT flag)                                        |                                                                                                                                      |                      |                   |                                                           |  |
| Instruc-<br>tion                                | De Do                                                 | Number of words                                                                                                                      | Number of cycles     | Flag CY           | Skip condition                                            |  |
| code                                            | 0 0 0 1 0 1 1 0 0 1 2 0 5 9 16                        | 1                                                                                                                                    | 1                    | -                 | -                                                         |  |
| Opera-                                          | (UPTF) ←1                                             | Grouping: (                                                                                                                          | Other operation      |                   |                                                           |  |
| tion:                                           |                                                       | Description: S                                                                                                                       | Sets (1) to the h    | nigh-order bit re | eference enable flag UPTF.                                |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   | uction (TABP p) is executed, eference data is transferred |  |
|                                                 |                                                       |                                                                                                                                      | o the low-order      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 | (Set Voltage Detector Enable flag)                    |                                                                                                                                      |                      |                   |                                                           |  |
| Instruc-<br>tion                                | De Do                                                 | Number of words                                                                                                                      | Number of cycles     | Flag CY           | Skip condition                                            |  |
| code                                            | 1 0 1 0 0 1 0 0 1 1 2 2 9 3 16                        | 1                                                                                                                                    | 1                    | -                 | -                                                         |  |
| Opera-                                          | Voltage drop detection circuit valid at powerdown     | Grouping: (                                                                                                                          | Ther operation       |                   |                                                           |  |
| tion:                                           | mode.                                                 |                                                                                                                                      |                      |                   | is valid at powerdown mode                                |  |
|                                                 |                                                       |                                                                                                                                      | clock operating      |                   | pack-up mode)<br>only for H version.                      |  |
|                                                 |                                                       | Note.                                                                                                                                | THIS ITISTI GOTTOTT  | can be asea o     | Thy for 11 version.                                       |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 | (Skip if Zero, Bit)                                   | I Missaul C                                                                                                                          | Ni                   |                   |                                                           |  |
| Instruc-<br>tion                                | D <sub>9</sub> D <sub>0</sub>                         | Number of words                                                                                                                      | Number of cycles     | Flag CY           | Skip condition                                            |  |
| code                                            | 0 0 0 0 1 0 0 0 j j 2 0 2 j 16                        | 1                                                                                                                                    | 1                    | -                 | (Mj(DP)) = 0 $j = 0  to  3$                               |  |
| Opera-                                          | (Mj(DP)) = 0 ?                                        | Grouping: E                                                                                                                          | Bit operation        |                   | ,                                                         |  |
| tion:                                           | j = 0 to 3                                            | Description: Skips the next instruction when the contents of bit j (bit specified by the value j in the immediate field) of M(DP) is |                      |                   |                                                           |  |
| "0".  Executes the next instruction when the co |                                                       |                                                                                                                                      |                      |                   | when the contents of bit j of                             |  |
|                                                 |                                                       | "                                                                                                                                    | M(DP) is "1".        |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |
|                                                 |                                                       |                                                                                                                                      |                      |                   |                                                           |  |

| D <sub>9</sub> D <sub>0</sub>                           | Number of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Number of                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                         | words                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | cycles                                                                              | Flag CY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Skip condition                                                                                                                                                                                         |  |  |
| 0 0 0 0 1 0 1 1 1 1 1 2 0 2 F 16                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (CY) = 0                                                                                                                                                                                               |  |  |
| (CY) = 0 ?                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Arithmetic opera                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
|                                                         | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CY is "0".<br>After skipping, t<br>Executes the ne                                  | he CY flag rem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nains unchanged.                                                                                                                                                                                       |  |  |
| kip if Zero, port D specified by register Y)            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
| D <sub>9</sub> D <sub>0</sub>                           | Number of words                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Number of cycles                                                                    | Flag CY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Skip condition                                                                                                                                                                                         |  |  |
| 0 0 0 0 1 0 0 1 0 0 1 0 0 2 0 2 4 16                    | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (D(Y)) = 0                                                                                                                                                                                             |  |  |
| 0 0 0 0 1 0 1 0 1 1 2 0 2 B 16                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
| (D(Y)) = 0 ?<br>(Y) = 0 to 5                            | i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | register Y is "0".<br>is "1".                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
|                                                         | į i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | te: (Y) = 0 to 5.  Do not execute this instruction if values execute to register Y. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
| Transfer data to timer 1 and register R1 from Acc       | cumulator and<br>Number of<br>words                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | d register B)  Number of cycles                                                     | Flag CY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Skip condition                                                                                                                                                                                         |  |  |
| 1 0 0 0 1 1 0 0 0 0 2 2 3 0 16                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                                                                                                                                                                                                      |  |  |
|                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <u> </u>                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
| $(T13-T10) \leftarrow (A)$ $(R13-R10) \leftarrow (A)$   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | of timer 1 and ti<br>contents of regi                                               | mer 1 reload roster A to the lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | egister R1. Transfers the                                                                                                                                                                              |  |  |
| Fransfer data to timer 2 and register R2L from Ac       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
| D <sub>9</sub> D <sub>0</sub>                           | Number of words                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Number of cycles                                                                    | Flag CY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Skip condition                                                                                                                                                                                         |  |  |
|                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                                                                                                                                                                                      |  |  |
| , , , ,                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <u> </u>                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
| $(T23-T20) \leftarrow (A)$ $(R2L3-R2L0) \leftarrow (A)$ | Description: Transfers the contents of register B to the high-order 4 bits (T27–T24) of timer 2 and the high-order 4 bits (R2L7–R2L4 of timer 2 reload register R2L. Transfers the contents of register A to the low-order 4 bits (T23–T20) of timer 2 and the low-order 4 bits (R2L3–R2L0) of timer 2 reload registe R2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                        |  |  |
|                                                         | $S_{1}$ (xip if Zero, port D specified by register Y) $S_{2}$ (xip if Zero, port D specified by register Y) $S_{3}$ (xip if Zero, port D specified by register Y) $S_{4}$ (xip if Zero, port D specified by register Y) $S_{4}$ (xip if Zero, port D specified by register Y) $S_{4}$ (xip if Zero, port D specified by register Y) $S_{4}$ (xip if Zero, port D specified by register Y) $S_{4}$ (xip if Zero, port D specified by register Y) $S_{4}$ (xip if Zero, port D specified by register R1 from Accordance Accord | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                             | Description: Skips the next in CY is "0". After skipping, it Executes the next in CY is "0". After skipping, it Executes the next in CY is "0". After skipping, it Executes the next in Executes and in Executes the next in Executes and in Exec | Description: Skips the next instruction where CY is "0".  After skipping, the CY flag ren Executes the next instruction will flag is "1".    Number of Executes the next instruction will flag is "1". |  |  |

| <b>T2HAB</b> (Transfer data to register R2H from Accumulation                                                                              | tor and registe | r B)                                                                                                                                                                             |                                 |                                                                                               |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| nstruc-<br>ion D <sub>9</sub> D <sub>0</sub>                                                                                               | Number of words | Number of cycles                                                                                                                                                                 | Flag CY                         | Skip condition                                                                                |  |  |
| oode 1 0 1 0 0 1 0 1 0 0 2 2 9 4 1                                                                                                         |                 | 1                                                                                                                                                                                | -                               | -                                                                                             |  |  |
| Dpera- (R2H7–R2H4) ← (B)                                                                                                                   | Grouping:       | Timer operation                                                                                                                                                                  |                                 |                                                                                               |  |  |
| ion: (R2H3–R2H0) ← (A)                                                                                                                     |                 | of timer 2 and ti                                                                                                                                                                | mer 2 reload rester A to the lo | ter B to the high-order 4 bits<br>egister R2H. Transfers the<br>w-order 4 bits of timer 2 and |  |  |
| T2R2L (Transfer data to timer 2 from register R2L)                                                                                         |                 |                                                                                                                                                                                  |                                 |                                                                                               |  |  |
| nstruc-<br>ion D <sub>9</sub> D <sub>0</sub>                                                                                               | Number of words | Number of cycles                                                                                                                                                                 | Flag CY                         | Skip condition                                                                                |  |  |
| ode 1 0 1 0 0 1 0 1 0 1 2 2 9 5 1                                                                                                          |                 | 1                                                                                                                                                                                | -                               | -                                                                                             |  |  |
| Opera- (T27-T20) ← (R2L7-R2L0)<br>ion:                                                                                                     |                 | Timer operation                                                                                                                                                                  |                                 | nd register R2L to timer 2.                                                                   |  |  |
| TAD (Transfer data to Accumulator from register D)                                                                                         |                 |                                                                                                                                                                                  |                                 |                                                                                               |  |  |
| AB (Transfer data to Accumulator from register B)                                                                                          | Number of       | Number of                                                                                                                                                                        | EL 01/                          | 01: ""                                                                                        |  |  |
| ion D <sub>9</sub> D <sub>0</sub> | words           | cycles                                                                                                                                                                           | Flag CY                         | Skip condition                                                                                |  |  |
|                                                                                                                                            |                 | 1                                                                                                                                                                                | =                               | -                                                                                             |  |  |
|                                                                                                                                            |                 | Grouping: Register to register transfer  Description: Transfers the contents of register B to register A.                                                                        |                                 |                                                                                               |  |  |
| 「AB1 (Transfer data to Accumulator and register B fro                                                                                      | om timer 1)     |                                                                                                                                                                                  |                                 |                                                                                               |  |  |
| nstruc-                                                                                                                                    | Number of       | Number of                                                                                                                                                                        | Flag CY                         | Skip condition                                                                                |  |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                      | words<br>6 1    | cycles<br>1                                                                                                                                                                      | -                               |                                                                                               |  |  |
|                                                                                                                                            |                 |                                                                                                                                                                                  |                                 | -                                                                                             |  |  |
| Opera- (B) $\leftarrow$ (T17–T14)<br>on: (A) $\leftarrow$ (T13–T10)                                                                        | Description:    | Grouping: Timer operation  Description: Transfers the high-order 4 bits (T17–T14) of timer 1 to reg ister B.  Transfers the low-order 4 bits (T13–T10) of timer 1 to register A. |                                 |                                                                                               |  |  |
|                                                                                                                                            |                 |                                                                                                                                                                                  |                                 |                                                                                               |  |  |

|                          | (Transfer data to Accumulator and                                                                                                                                                                                   | d register B from                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                            | 1                                    | T                |                                                                                               |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------|------------------|-----------------------------------------------------------------------------------------------|
| nstruc-<br>on            | - D <sub>9</sub> D <sub>0</sub>                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Number of words                                            | Number of cycles                     | Flag CY          | Skip condition                                                                                |
| ode                      | 1 0 0 1 1 1 0 0 0 1                                                                                                                                                                                                 | 2 2 7 1 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                          | 1                                    | -                | -                                                                                             |
| pera-                    | , , , ,                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Grouping: T                                                | Timer operation                      | 1                |                                                                                               |
| on:                      | $(A) \leftarrow (T23-T20)$                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description: 7                                             | Transfers the hi                     | igh-order 4 bits | (T27-T24) of timer 2 to re                                                                    |
|                          |                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ٦                                                          | ster B.<br>Fransfers the lo<br>er A. | ow-order 4 bits  | (T23–T20) of timer 2 to reg                                                                   |
| ABE                      | (Transfer data to Accumulator an                                                                                                                                                                                    | d register B from                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | register E)                                                |                                      |                  |                                                                                               |
| nstruc-                  |                                                                                                                                                                                                                     | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Number of words                                            | Number of cycles                     | Flag CY          | Skip condition                                                                                |
| code                     | 0 0 0 0 1 0 1 0 1 0                                                                                                                                                                                                 | 2 0 2 A 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                          | 1                                    | -                | -                                                                                             |
| Opera-                   | ` , ` ,                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Grouping: F                                                | Register to regi                     | ster transfer    |                                                                                               |
| ion:                     | (A) ← (E3–E0)                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                            |                                      |                  | s (E7–E4) of register E to re<br>f register E to register A.                                  |
|                          | <b>p</b> (Transfer data to Accumulator a                                                                                                                                                                            | and register B fro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                            |                                      | ge p)            |                                                                                               |
| Instruc-<br>tion<br>code | D9 D0                                                                                                                                                                                                               | 1 [ ]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Number of words                                            | Number of cycles                     | Flag CY          | Skip condition                                                                                |
|                          | 0 0 1 0 p5 p4 p3 p2 p1 p0                                                                                                                                                                                           | ]_ [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                          | 3                                    | -                | -                                                                                             |
| Opera-<br>tion:          | (SP) ← (SP) + 1<br>(SK(SP)) ← (PC)                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nmetic operatio                                            |                                      |                  |                                                                                               |
|                          | $(PCH) \leftarrow P$<br>$(PCL) \leftarrow (DR2-DR0, A3-A0)$<br>$(B) \leftarrow (ROM(PC))7-4$<br>$(A) \leftarrow (ROM(PC))3-0$<br>$(UPTF) \leftarrow 1$                                                              | Description: Transfers bits 7 to 4 to register B and bits 3 to 0 to register A. These be 0 are the ROM pattern in address (DR2 DR1 DR0 A3 A2 A1 A0)2 specing registers A and D in page p. When UPTF is 1, Transfers bits 9, 8 to the order 2 bits (DR1, DR0) of register D, and "0" is stored to the least sign bit (DR2) of register D.  When this instruction is executed, 1 stage of stack register (SK) is us Note:  p = 0 to 47  When this instruction is executed, be careful not to over the stack bed stage of stack register is used. |                                                            |                                      |                  | o A3 Å2 A1 A0)2 specified b<br>ransfers bits 9, 8 to the low<br>stored to the least significa |
|                          | $(DR_1, DR_0) \leftarrow (ROM(PC))_9, 8$<br>$(DR_2) \leftarrow 0$<br>$(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                                                       | Whe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | en this instruction                                        |                                      | be careful not   | to over the stack because                                                                     |
| TABP:                    | $(DR_1, DR_0) \leftarrow (ROM(PC))$ 9, 8<br>$(DR_2) \leftarrow 0$<br>$(PC) \leftarrow (SK(SP))$                                                                                                                     | Whe<br>stag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | en this instruction<br>e of stack regis                    | ster is used.                        | be careful not   | to over the stack because                                                                     |
| nstruc-                  | $\begin{array}{c} (DR1,DR0) \leftarrow (ROM(PC)) ^9,  8 \\ (DR2) \leftarrow 0 \\ (PC) \leftarrow (SK(SP)) \\ (SP) \leftarrow (SP) - 1 \\ \\ \textbf{S} \; (Transfer \; data \; to \; Accumulator \; a) \end{array}$ | Whe<br>stag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | en this instruction<br>e of stack regis                    | ster is used.                        | be careful not   | to over the stack because                                                                     |
| TABP: Instruction code   | $(DR1, DR0) \leftarrow (ROM(PC))$ 9, 8<br>$(DR2) \leftarrow 0$<br>$(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$<br>S (Transfer data to Accumulator a                                                     | Whe<br>stag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | en this instruction of stack regis om Pre-Scaler Number of | oter is used.  Output                |                  |                                                                                               |

| TAD (T                | ransfer data to Accumulator from register D)   |                                  |                                                          |                  |                              |  |
|-----------------------|------------------------------------------------|----------------------------------|----------------------------------------------------------|------------------|------------------------------|--|
| nstruc-               | D9 Do                                          | Number of words                  | Number of cycles                                         | Flag CY          | Skip condition               |  |
| ode                   | 0 0 0 1 0 1 0 0 0 1 2 0 5 1 16                 | 1                                | 1                                                        | -                | -                            |  |
| Opera-                | $(A2-A0) \leftarrow (DR2-DR0)$                 | Grouping:                        | Register to regis                                        | ster transfer    |                              |  |
| on:                   | (A <sub>3</sub> ) ← 0                          |                                  | (A2-A0) of regis                                         |                  | er D to the low-order 3 bit  |  |
|                       | ransfer data to Accumulator from register I1)  |                                  |                                                          |                  |                              |  |
| nstruc-<br>on         | D9 D0                                          | Number of words                  | Number of cycles                                         | Flag CY          | Skip condition               |  |
| ode                   | 1 0 0 1 0 1 0 1 1 2 2 5 3 16                   | 1                                | 1                                                        | -                | -                            |  |
| Opera-<br>ion:        | (A) ← (I1)                                     |                                  | nterrupt operati                                         |                  | pt control register I1 to re |  |
|                       |                                                |                                  |                                                          |                  |                              |  |
|                       | Transfer data to Accumulator from register K0) |                                  |                                                          |                  |                              |  |
| nstruc-<br>ion<br>ode | D9 D0                                          | Number of words                  | Number of cycles                                         | Flag CY          | Skip condition               |  |
|                       | 1 0 0 1 0 1 0 1 0 2 2 5 6 16                   | 1                                | 1                                                        | =                | -                            |  |
| Opera-<br>ion:        | (A) ← (K0)                                     | Description:                     | Input/Output ope<br>Transfers the co<br>K0 to register A | ntents of key-or | n wakeup control register    |  |
|                       | Transfer data to Accumulator from register K1) |                                  |                                                          |                  |                              |  |
| nstruc-<br>on         | D <sub>9</sub> D <sub>0</sub>                  | Number of words                  | Number of cycles                                         | Flag CY          | Skip condition               |  |
| ode                   | 1 0 0 1 0 1 1 0 0 1 2 2 5 9 16                 | 1                                | 1                                                        | -                | -                            |  |
| on:                   | $(A) \leftarrow (K1)$                          | Grouping: Input/Output operation |                                                          |                  |                              |  |
|                       |                                                |                                  | Transfers the co                                         |                  | n wakeup control register    |  |

| Γ <b>ΑΚ2</b> (       | Transfer data to Accumulator from register K2)              |                                                                                                                                                                                                           |                                           |                |                              |  |
|----------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------|------------------------------|--|
| nstruc-<br>ion       | D. D.                                                       | Number of words                                                                                                                                                                                           | Number of cycles                          | Flag CY        | Skip condition               |  |
| ode                  | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$       | 1                                                                                                                                                                                                         | 1                                         | -              | -                            |  |
| Opera-               | (A) ← (K2)                                                  | Grouping: I                                                                                                                                                                                               | nput/Output op                            | eration        |                              |  |
| on:                  |                                                             |                                                                                                                                                                                                           | Fransfers the cα<br>Κ2 to register Α      |                | on wakeup control register   |  |
| -                    | Transfer data to Accumulator from register K3)              |                                                                                                                                                                                                           |                                           |                |                              |  |
| nstruc-<br>on        | D9 D0                                                       | Number of words                                                                                                                                                                                           | Number of cycles                          | Flag CY        | Skip condition               |  |
| ode                  | 1 0 0 1 0 1 1 0 1 1 2 2 5 B 16                              | 1                                                                                                                                                                                                         | 1                                         | -              | -                            |  |
| Opera-<br>tion:      | (A) ← (K3)                                                  |                                                                                                                                                                                                           | nput/Output op                            |                |                              |  |
| on.                  |                                                             |                                                                                                                                                                                                           | Fransfers the co                          |                | on wakeup control register   |  |
|                      | Fransfer data to Accumulator from register L1)              |                                                                                                                                                                                                           |                                           |                |                              |  |
| nstruc-<br>on<br>ode | D9 D0                                                       | Number of words                                                                                                                                                                                           | Number of cycles                          | Flag CY        | Skip condition               |  |
|                      | 1 0 0 1 0 0 1 0 1 0 1 0 2 2 4 A 16                          | 1                                                                                                                                                                                                         | 1                                         | -              | -                            |  |
| Opera-<br>ion:       | (A) ← (L1)                                                  | Description:                                                                                                                                                                                              | CD operation<br>Fransfers the co<br>er A. | ontents of LCD | control register L1 to regis |  |
| -A.B.J. : //         | Transfer data to Accumulator from Mamon)                    |                                                                                                                                                                                                           |                                           |                |                              |  |
| AW J (<br>nstruc-    | Transfer data to Accumulator from Memory)                   | Number of                                                                                                                                                                                                 | Number of                                 | Flor CV        | Chin con dition              |  |
| on<br>ode            | D9 D0                                                       | words                                                                                                                                                                                                     | cycles                                    | Flag CY        | Skip condition               |  |
|                      | 1 0 1 1 0 0 j j j j 2 2 C j 16                              | 1                                                                                                                                                                                                         | 1                                         | -              | -                            |  |
| pera-<br>on:         | $(A) \leftarrow (M(DP))$<br>$(X) \leftarrow (X) \in XDR(i)$ | Grouping: RAM to register transfer                                                                                                                                                                        |                                           |                |                              |  |
| OII.                 | $(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15                | Description: After transferring the contents of M(DP) to register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the resu in register X. |                                           |                |                              |  |
|                      |                                                             |                                                                                                                                                                                                           |                                           |                |                              |  |

| TAMR (T       | Transfer data to Accumulator from register MR)                            | Jillinaea)      |                                                  |                  |                               |
|---------------|---------------------------------------------------------------------------|-----------------|--------------------------------------------------|------------------|-------------------------------|
| Instruc-      | Tarioto, data to ricoaniatori i oni rogioto: imity                        | Number of       | Number of                                        | Flag CY          | Skip condition                |
|               | D <sub>9</sub> D <sub>0</sub> D <sub>0</sub> 1 0 1 0 1 0 0 1 0 2 2 5 2 16 | words<br>1      | cycles<br>1                                      |                  | -                             |
| L             | (A) ← (MR)                                                                |                 |                                                  |                  | •                             |
| tion:         | $(r) \leftarrow (w(r))$                                                   |                 | Clock operation                                  |                  | c control register MR to reg- |
|               |                                                                           |                 | ransiers the co                                  | ontents of clock | Control register MR to reg-   |
| TAPU0 (       | Transfer data to Accumulator from register PU0                            | <u> </u><br>)   |                                                  |                  |                               |
|               | D9 D0                                                                     | Number of words | Number of cycles                                 | Flag CY          | Skip condition                |
|               | 1 0 0 1 0 1 0 1 1 1 1 2 2 5 7 16                                          | 1               | 1                                                | -                | -                             |
|               | (A) ← (PU0)                                                               |                 | nput/Output op                                   |                  |                               |
| tion:         |                                                                           |                 | Transfers the co                                 | ontents of pull- | up control register PU0 to    |
|               | Transfer data to Accumulator from register PU1                            |                 |                                                  |                  |                               |
| _             | D9 D0                                                                     | Number of words | Number of cycles                                 | Flag CY          | Skip condition                |
|               | 1 0 0 1 0 1 1 1 1 0 2 2 5 5 6 16                                          | 1               | 1                                                | -                | -                             |
| Opera- (      | (A) ← (PU1)                                                               |                 | nput/Output op                                   |                  | up control register PU1 to    |
| TABLE 2 (     | Transfer data to Accumulator from register PU2                            | r               | egister A.                                       |                  | ·                             |
| Instruc-      | Transier data to Accumulator from register PO2                            | Number of       | Number of                                        | Flar CV          | Chin ann dition               |
|               | D <sub>9</sub> D <sub>0</sub>                                             | words           | cycles                                           | Flag CY          | Skip condition                |
| L             | 1 0 0 1 0 1 1 1 1 1 2 2 5 F 16                                            | 1               | 1                                                | -                | -                             |
| Opera- (tion: | (A) ← (PU2)                                                               | Description: T  | nput/Output op<br>Fransfers the co<br>egister A. |                  | up control register PU2 to    |

| TAPU3            | (Transfer data to Accumulator from register PU3         | )               |                                                            |                               |                             |
|------------------|---------------------------------------------------------|-----------------|------------------------------------------------------------|-------------------------------|-----------------------------|
| Instruc-<br>tion | D9 D0                                                   | Number of words | Number of cycles                                           | Flag CY                       | Skip condition              |
| code             | 1 0 0 1 0 1 1 1 0 1 2 2 5 D 16                          | 1               | 1                                                          | -                             | -                           |
| Opera-           | (A) ← (PU3)                                             | Grouping: I     | l<br>nput/Output op                                        | eration                       |                             |
| tion:            |                                                         | Description: 1  |                                                            |                               | up control register PU3 to  |
|                  | Transfer data to Accumulator from Stack Pointer)        | Number of       | Number of                                                  |                               |                             |
| Instruc-<br>tion | D9 D0                                                   | words           | Number of cycles                                           | Flag CY                       | Skip condition              |
| code             | 0 0 0 1 0 1 0 0 0 0 2 0 5 0 16                          | 1               | 1                                                          | ı                             | -                           |
| Opera-<br>tion:  | $(A_2-A_0) \leftarrow (SP_2-SP_0)$ $(A_3) \leftarrow 0$ |                 | Register to regi                                           |                               |                             |
| tion:            | (A3) ← U                                                | c               | Transfers the co<br>order 3 bits (A2-<br>0" is stored to t | -A <sub>0</sub> ) of register |                             |
| <b>ΤΔV1</b> (    | Transfer data to Accumulator from register V1)          |                 |                                                            |                               |                             |
| Instruc-         | Transfer data to Accumulator from register v i)         | Number of       | Number of                                                  | Flag CY                       | Skip condition              |
| tion<br>code     | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$  | words<br>1      | cycles<br>1                                                |                               | Skip condition              |
| Opera-           | (A) ← (V1)                                              |                 | nterrupt operat                                            | ion                           |                             |
| tion:            |                                                         | Description: T  |                                                            |                               | rupt control register V1 to |
|                  | Transfer data to Accumulator from register V2)          |                 |                                                            |                               |                             |
| Instruc-<br>tion | D <sub>9</sub> D <sub>0</sub>                           | Number of words | Number of cycles                                           | Flag CY                       | Skip condition              |
| code             | 0 0 0 1 0 1 0 1 0 1 2 0 5 5 16                          | 1               | 1                                                          | -                             | -                           |
| Operation:       | (A) ← (V2)                                              | Description: T  | nterrupt operat<br>Fransfers the co<br>egister A.          |                               | rupt control register V2 to |

| TAW1           | (Transfer data to Accumulator from register W1)              | •               |                                  |                 |                                |
|----------------|--------------------------------------------------------------|-----------------|----------------------------------|-----------------|--------------------------------|
| Instruc-       |                                                              | Number of       | Number of                        | Flag CY         | Skip condition                 |
| tion<br>code   | D <sub>9</sub> D <sub>0</sub> 1 0 0 1 0 0 1 0 1 1 2 2 4 B 16 | words<br>1      | cycles<br>1                      | -               | -                              |
| Opera-         | (A) ← (W1)                                                   | Grouping:       | Timer operation                  |                 |                                |
| ion:           |                                                              | Description:    |                                  |                 | r control register W1 to regis |
| ΓAW2           | (Transfer data to Accumulator from register W2)              |                 |                                  |                 |                                |
| nstruc-        |                                                              | Number of       | Number of                        | Flag CY         | Skip condition                 |
| ion<br>code    | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$        | words<br>1      | cycles<br>1                      | -               | -                              |
| Opera-         | (A) ← (W2)                                                   | Grouping:       | Timer operation                  |                 |                                |
| tion:          |                                                              |                 | Fransfers the co                 | ontents of time | r control register W2 to regis |
| ΓΔW3           | (Transfer data to Accumulator from register W3)              |                 |                                  |                 |                                |
| nstruc-        | D <sub>9</sub> D <sub>0</sub>                                | Number of words | Number of cycles                 | Flag CY         | Skip condition                 |
| ode<br>Opera-  | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$       | 1               | 1                                | -               | -                              |
| ion:           |                                                              | Description:    | Fimer operation Fransfers the co |                 | r control register W3 to regis |
| ΓAW4           | (Transfer data to Accumulator from register W4)              |                 |                                  |                 |                                |
| nstruc-<br>ion | D9 D0                                                        | Number of words | Number of cycles                 | Flag CY         | Skip condition                 |
| ode            | 1 0 0 1 0 0 1 1 1 0 2 2 4 E 16                               | 1               | 1                                | =               | -                              |
| Opera-         | (A) ← (W4)                                                   | Grouping:       | Timer operation                  |                 |                                |
| tion:          |                                                              |                 | Fransfers the co                 | ontents of time | r control register W4 to regis |

| TAX (T         | ransfer data to Accumulator from register X)           |                                                                                                           |                       |                    |                                                              |  |
|----------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|--------------------|--------------------------------------------------------------|--|
| nstruc-<br>ion | D9 D0                                                  | Number of words                                                                                           | Number of cycles      | Flag CY            | Skip condition                                               |  |
| ode            | 0 0 0 1 0 1 0 0 1 0 2 0 5 2 16                         | 1                                                                                                         | 1                     | -                  | -                                                            |  |
| pera-          | (A) ← (X)                                              | Grouping: F                                                                                               | L<br>Register to regi | ster transfer      |                                                              |  |
| on:            |                                                        |                                                                                                           |                       |                    | ter X to register A.                                         |  |
|                |                                                        |                                                                                                           |                       |                    |                                                              |  |
| <b>AY</b> (Tı  | ransfer data to Accumulator from register Y)           |                                                                                                           |                       |                    |                                                              |  |
| nstruc-        |                                                        | Number of                                                                                                 | Number of             | Flag CY            | Skip condition                                               |  |
| on<br>ode      | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | words<br>1                                                                                                | cycles<br>1           | -                  | -                                                            |  |
| )n o ro        |                                                        |                                                                                                           | Register to regi      |                    |                                                              |  |
| Opera-<br>ion: | $(A) \leftarrow (Y)$                                   |                                                                                                           | ter Y to register A.  |                    |                                                              |  |
|                |                                                        | Besonption:                                                                                               | tor i to register 7t. |                    |                                                              |  |
| nstruc-        | ransfer data to Accumulator from register Z)           | Number of words                                                                                           | Number of             | Flag CY            | Skip condition                                               |  |
| ion<br>ode     | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  | 1                                                                                                         | cycles<br>1           | -                  | -                                                            |  |
| Opera-         | $(A1, A0) \leftarrow (Z1, Z0)$                         | Grouping: F                                                                                               | L<br>Register to regi | ster transfer      |                                                              |  |
| ion:           | (A <sub>3</sub> , A <sub>2</sub> ) ← 0                 | (                                                                                                         |                       | ster A. "0" is sto | ter Z to the low-order 2 bit<br>red to the high-order 2 bits |  |
|                | ransfer data to register B from Accumulator)           |                                                                                                           |                       |                    |                                                              |  |
| nstruc-<br>on  | D9 D0                                                  | Number of words                                                                                           | Number of cycles      | Flag CY            | Skip condition                                               |  |
| ode            | 0 0 0 0 0 0 1 1 1 0 2 0 0 E 16                         | 1                                                                                                         | 1                     | -                  | -                                                            |  |
| Opera-<br>on:  | $(B) \leftarrow (A)$                                   | Grouping: Register to register transfer  Description: Transfers the contents of register A to register B. |                       |                    |                                                              |  |
|                |                                                        | Description:                                                                                              |                       | Silicino di Toglo  | io Ato logisto D.                                            |  |

| TC1A (          | Transfer data to register C1 from Accumulator) |                 |                                                |                  |                               |
|-----------------|------------------------------------------------|-----------------|------------------------------------------------|------------------|-------------------------------|
| nstruc-<br>ion  | De Do                                          | Number of words | Number of cycles                               | Flag CY          | Skip condition                |
| ode             | 1 0 1 0 1 0 1 0 0 0 2 2 A 8 16                 | 1               | 1                                              | -                | -                             |
| pera-           | $(C1) \leftarrow (A)$                          | Grouping: I     | _CD control ope                                | eration          |                               |
| tion:           |                                                |                 | Fransfers the co                               | ontents of regis | ster A to the LCD control re  |
|                 | Transfer data to register C2 from Accumulator) |                 |                                                |                  |                               |
| nstruc-<br>on   | D9 D0                                          | Number of words | Number of cycles                               | Flag CY          | Skip condition                |
| ode             | 1 0 1 0 1 0 1 0 1 0 1 2 2 A 9 16               | 1               | 1                                              | -                | -                             |
| on:             | (C2) ← (A)                                     | Grouping: L     | CD control ope                                 | eration          |                               |
|                 |                                                |                 | ster C2.                                       | Ü                | ster A to the LCD control re  |
| C3A (           | Transfer data to register C3 from Accumulator) | 1               |                                                |                  |                               |
| nstruc-<br>on   | D <sub>9</sub> D <sub>0</sub>                  | Number of words | Number of cycles                               | Flag CY          | Skip condition                |
| ode             | 1 0 0 0 1 0 0 1 0 0 1 6 16                     | 1               | 1                                              | -                | -                             |
| Opera-<br>ion:  | (C3) ← (A)                                     | Description:    | CD control ope<br>Fransfers the co<br>ster C3. |                  | ster A to the LCD control req |
| •               | ransfer data to register D from Accumulator)   | •               |                                                |                  |                               |
| nstruc-<br>on   | D <sub>9</sub> D <sub>0</sub>                  | Number of words | Number of cycles                               | Flag CY          | Skip condition                |
| ode             | 0 0 0 0 1 0 1 0 1 2 0 2 9 16                   | 1               | 1                                              | -                | -                             |
| •               | $(DR2-DR0) \leftarrow (A2-A0)$                 |                 | Register to regis                              |                  |                               |
| Opera-<br>tion: |                                                |                 | Fransfers the co<br>register A to reg          |                  | ow-order 3 bits (A2–A0) of    |

| TEAB (           | Transfer data to register E from Accumulator and | register B)     |                                              |                                    |                                                                       |
|------------------|--------------------------------------------------|-----------------|----------------------------------------------|------------------------------------|-----------------------------------------------------------------------|
| Instruc-<br>tion | Do Do                                            | Number of words | Number of cycles                             | Flag CY                            | Skip condition                                                        |
| code             | 0 0 0 0 0 1 1 0 1 0 2 0 1 A 16                   | 1               | 1                                            | -                                  |                                                                       |
| Opera-           | (E7–E4) ← (B)                                    | Grouping: F     | Register to regis                            | ster transfer                      |                                                                       |
| tion:            | (E3–E0) ← (A)                                    | Description: 7  | ransfers the co                              | entents of regis<br>ter E, and the | ter B to the high-order 4 bits contents of register A to the ister E. |
|                  | (Transfer data to register FR0 from Accumulator  |                 |                                              |                                    |                                                                       |
| Instruc-<br>tion | D <sub>9</sub> D <sub>0</sub>                    | Number of words | Number of cycles                             | Flag CY                            | Skip condition                                                        |
| code             | 1 0 0 0 1 0 1 0 0 0 2 2 8 16                     | 1               | 1                                            | -                                  | -                                                                     |
| Opera-           | $(FR0) \leftarrow (A)$                           |                 | nput/Output op                               |                                    |                                                                       |
| tion:            |                                                  |                 | ransfers the co<br>control register          |                                    | ter A to port output structure                                        |
| TFR1A            | (Transfer data to register FR1 from Accumulator  | )               |                                              |                                    |                                                                       |
| Instruc-<br>tion | D9 D0                                            | Number of words | Number of cycles                             | Flag CY                            | Skip condition                                                        |
| code             | 1 0 0 0 1 0 1 0 1 2 2 2 9 16                     | 1               | 1                                            | -                                  | -                                                                     |
| Operation:       | (FR1) ← (A)                                      | Description: T  | nput/Output operansfers the control register | ntents of regis                    | ter A to port output structure                                        |
| TFR2A            | (Transfer data to register FR2 from Accumulator  | )               |                                              |                                    |                                                                       |
| Instruc-<br>tion | D9 D0                                            | Number of words | Number of cycles                             | Flag CY                            | Skip condition                                                        |
| code             | 1 0 0 0 1 0 1 0 1 0 2 2 A 16                     | 1               | 1                                            | -                                  | -                                                                     |
| Opera-<br>tion:  | $(FR2) \leftarrow (A)$                           |                 | nput/Output op                               |                                    |                                                                       |
| uOH.             |                                                  |                 | ransfers the co                              |                                    | ter A to port output structure                                        |

| TFR3A                 | (Transfer data to register FR3 from Accumulator       | ontinued)<br>·)                  |                                                        |                  |                              |  |
|-----------------------|-------------------------------------------------------|----------------------------------|--------------------------------------------------------|------------------|------------------------------|--|
| nstruc-               | · · · · · · · · · · · · · · · · · · ·                 | Number of                        | Number of                                              | Flag CY          | Skip condition               |  |
| on<br>ode             | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | words<br>1                       | cycles<br>1                                            | -                | -                            |  |
| Opera-                | (FR3) ← (A)                                           | Grouping: I                      | nput/Output op                                         | eration          |                              |  |
| on:                   |                                                       |                                  | Transfers the co<br>control register                   |                  | er A to port output structur |  |
|                       | ransfer data to register I1 from Accumulator)         |                                  |                                                        |                  |                              |  |
| nstruc-<br>ion<br>ode | D9 D0                                                 | Number of words                  | Number of cycles                                       | Flag CY          | Skip condition               |  |
| oue                   | 1 0 0 0 0 1 0 1 1 1 1 2 2 1 7 16                      | 1                                | 1                                                      | -                | -                            |  |
| Opera-<br>ion:        | $(I1) \leftarrow (A)$                                 |                                  | nterrupt operati                                       |                  | er A to interrupt control re |  |
|                       |                                                       |                                  |                                                        |                  |                              |  |
|                       | Transfer data to register K0 from Accumulator)        |                                  |                                                        |                  |                              |  |
| nstruc-<br>on<br>ode  | D9 D0                                                 | Number of words                  | Number of cycles                                       | Flag CY          | Skip condition               |  |
|                       | 1 0 0 0 0 1 1 0 1 1 2 2 1 B 16                        | 1                                | 1                                                      | =                | -                            |  |
| Opera-<br>ion:        | (K0) ← (A)                                            | Description:                     | nput/Output op<br>Fransfers the co<br>rol register K0. |                  | er A to key-on wakeup cor    |  |
|                       | Transfer data to register K1 from Accumulator)        | I Nimeles as of                  | I Niverbanat I                                         | T                |                              |  |
| nstruc-<br>on         | D <sub>9</sub> D <sub>0</sub>                         | Number of words                  | Number of cycles                                       | Flag CY          | Skip condition               |  |
| ode                   | 1 0 0 0 0 1 0 1 0 0 2 2 1 4 16                        | 1                                | 1                                                      | -                | -                            |  |
| pera-                 | $(K1) \leftarrow (A)$                                 | Grouping: Input/Output operation |                                                        |                  |                              |  |
| tion:                 |                                                       |                                  | ransters the corrol register K1.                       | oments of regist | er A to key-on wakeup cor    |  |

| TK2A (                 | Transfer data to register K2 from Accumulator) |                                                                                                           |                                  |                  |                               |  |
|------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------|------------------|-------------------------------|--|
| nstruc-<br>ion         | D9 D0                                          | Number of words                                                                                           | Number of cycles                 | Flag CY          | Skip condition                |  |
| ode                    | 1 0 0 0 0 1 0 1 0 1 2 2 1 5 16                 | 1                                                                                                         | 1                                | -                | -                             |  |
| Opera-<br>ion:         | (K2) ← (A)                                     | Grouping: I                                                                                               | nput/Output op                   | eration          |                               |  |
| on.                    |                                                |                                                                                                           | Fransfers the corol register K2. | ontents of regis | ster A to key-on wakeup cor   |  |
| ГК3А (                 | Transfer data to register K3 from Accumulator) |                                                                                                           |                                  |                  |                               |  |
| nstruc-<br>ion         | D9 D0                                          | Number of words                                                                                           | Number of cycles                 | Flag CY          | Skip condition                |  |
| ode                    | 1 0 0 0 1 0 1 1 0 0 2 2 2 C 16                 | 1                                                                                                         | 1                                | -                | -                             |  |
| Opera-                 | (K3) ← (A)                                     | Grouping: I                                                                                               | nput/Output op                   | eration          |                               |  |
| tion:                  |                                                |                                                                                                           | Fransfers the corol register K3. | ontents of regis | ster A to key-on wakeup cor   |  |
| <b>L1A</b> (           | Transfer data to register L1 from Accumulator) |                                                                                                           |                                  |                  |                               |  |
| nstruc-<br>ion<br>code | D9 D0                                          | Number of words                                                                                           | Number of cycles                 | Flag CY          | Skip condition                |  |
| oue                    | 1 0 0 0 0 0 1 0 1 0 2 2 0 A 16                 | 1                                                                                                         | 1                                | -                | -                             |  |
| Opera-<br>ion:         | (L1) ← (A)                                     | Description:                                                                                              | CD control ope                   |                  | ster A to the LCD control reg |  |
|                        | Transfer data to register L2 from Accumulator) | Number of                                                                                                 | Number of                        |                  |                               |  |
| nstruc-<br>ion         | D <sub>9</sub> D <sub>0</sub>                  | Number of words                                                                                           | cycles                           | Flag CY          | Skip condition                |  |
| ode                    | 1 0 0 0 0 0 1 0 1 1 2 2 0 B 16                 | 1                                                                                                         | 1                                | -                | -                             |  |
| Opera-                 | $(L2) \leftarrow (A)$                          | Grouping: LCD control operation  Description: Transfers the contents of register A to the LCD control reg |                                  |                  |                               |  |
| tion:                  |                                                |                                                                                                           | ster L2.                         | 5115 gic         |                               |  |

| TL3A (               | Fransfer data to register L3 from Accumulator)                              | <u></u>                  |                                            |                                    |                                                                                    |
|----------------------|-----------------------------------------------------------------------------|--------------------------|--------------------------------------------|------------------------------------|------------------------------------------------------------------------------------|
| nstruc-<br>ion       | De Do                                                                       | Number of words          | Number of cycles                           | Flag CY                            | Skip condition                                                                     |
| ode                  | 1 0 0 0 0 0 1 1 0 0 2 2 0 C 16                                              | 1                        | 1                                          | -                                  | -                                                                                  |
| pera-                | $(L3) \leftarrow (A)$                                                       | Grouping: L              | CD control ope                             | eration                            |                                                                                    |
| ion:                 | -                                                                           | Fransfers the coster L3. | ontents of regis                           | ster A to the LCD control re       |                                                                                    |
| LCA (                | Transfer data to timer LC and register RLC from                             | Accumulator              | )                                          |                                    |                                                                                    |
| nstruc-<br>on        | De Do                                                                       | Number of words          | Number of cycles                           | Flag CY                            | Skip condition                                                                     |
| ode                  | 1 0 0 0 0 0 1 1 0 1 2 2 0 D 16                                              | 1                        | 1                                          | -                                  | -                                                                                  |
| pera-<br>on:         | $(LC) \leftarrow (A)$<br>$(RLC) \leftarrow (A)$                             | Grouping:                | Timer control op                           | peration                           |                                                                                    |
|                      |                                                                             |                          | egister RLC.                               | interns of regis                   | ster A to timer LC and reloa                                                       |
|                      | Transfer data to Memory from Accumulator)                                   |                          |                                            |                                    |                                                                                    |
| nstruc-<br>on<br>ode | D9 D0                                                                       | Number of words          | Number of cycles                           | Flag CY                            | Skip condition                                                                     |
| oue                  | 1 0 1 0 1 1 j j j j 2 2 B j 16                                              | 1                        | 1                                          | -                                  | -                                                                                  |
| Opera-<br>ion:       | $(M(DP)) \leftarrow (A)$ $(X) \leftarrow (X)EXOR(j)$ $j = 0 \text{ to } 15$ | Description: A           | exclusive OR of                            | g the contents<br>peration is perf | of register A to M(DP), an formed between register X te field, and stores the resu |
| MRA (                | Transfer data to register MR from Accumulator)                              | Number of                | Number of                                  |                                    |                                                                                    |
| on<br>ode            | D <sub>9</sub> D <sub>0</sub>                                               | words                    | cycles                                     | Flag CY                            | Skip condition                                                                     |
|                      | 1 0 0 0 0 1 0 1 1 0 2 2 1 6 16                                              | 1                        | 1                                          | -                                  | -                                                                                  |
| Opera-<br>on:        | $(MR) \leftarrow (A)$                                                       | Description:             | Clock operation<br>Fransfers the co<br>MR. |                                    | ter A to clock control registe                                                     |
|                      |                                                                             |                          |                                            |                                    |                                                                                    |

|                      | Transfer data to register PA from Accumulator)                                               |                 |                                               |                                   |                                                                                                            |
|----------------------|----------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------|
| nstruc-<br>ion       | D9 D0                                                                                        | Number of words | Number of cycles                              | Flag CY                           | Skip condition                                                                                             |
| ode                  | 1 0 1 0 1 0 1 0 1 0 2 2 A A 16                                                               | 1               | 1                                             | -                                 | -                                                                                                          |
| )pera-<br>on:        | $(PA_0) \leftarrow (A_0)$                                                                    |                 | Timer operation                               |                                   |                                                                                                            |
| TDCAD                |                                                                                              |                 | ransiers the le<br>control register           |                                   | bit of register A (A <sub>0</sub> ) to time                                                                |
| PSAB                 | (Transfer data to Pre-Scaler and register RPS fi                                             | om Accumul      | ator and regis                                | ter B)                            |                                                                                                            |
| nstruc-<br>ion       | D <sub>9</sub> D <sub>0</sub>                                                                | Number of words | Number of cycles                              | Flag CY                           | Skip condition                                                                                             |
| ode                  | 1 0 0 0 1 1 0 1 0 1 2 2 3 5 16                                                               | 1               | 1                                             | -                                 | -                                                                                                          |
| Opera-               | $(RPS7 - RPS4) \leftarrow (B)$                                                               | Grouping:       | Timer operation                               |                                   |                                                                                                            |
| ion:                 | $(TPS7-TPS4) \leftarrow (B)$<br>$(RPS3-RPS0) \leftarrow (A)$<br>$(TPS3-TPS0) \leftarrow (A)$ | t               | of prescaler and                              | l prescaler reloregister A to the | ster B to the high-order 4 bit<br>bad register RPS. Transfers<br>te low-order 4 bits of<br>d register RPS. |
|                      | (Transfer data to register PU0 from Accumulator                                              |                 |                                               |                                   |                                                                                                            |
| nstruc-<br>on<br>ode | D9 D0                                                                                        | Number of words | Number of cycles                              | Flag CY                           | Skip condition                                                                                             |
| oue                  | 1 0 0 0 1 0 1 1 2 2 D 16                                                                     | 1               | 1                                             | -                                 | -                                                                                                          |
| Opera-<br>ion:       | (PU0) ← (A)                                                                                  | Description:    | nput/Output op<br>Fransfers the co<br>er PU0. |                                   | ster A to pull-up control regi                                                                             |
|                      | (Transfer data to register PU1 from Accumulator                                              | •               |                                               |                                   |                                                                                                            |
| nstruc-<br>on        | D <sub>9</sub> D <sub>0</sub>                                                                | Number of words | Number of cycles                              | Flag CY                           | Skip condition                                                                                             |
| ode                  | 1 0 0 0 1 0 1 1 1 1 0 2 2 2 E 16                                                             | 1               | 1                                             | -                                 | -                                                                                                          |
| Opera-               | $(PU1) \leftarrow (A)$                                                                       |                 | nput/Output op                                |                                   |                                                                                                            |
| Opera-<br>tion:      |                                                                                              |                 | ransters the co                               | nuerus or regis                   | ster A to pull-up control regis                                                                            |

| TPU2A         | (Transfer data to register PU2 from Accumulator          | r)                  |                  |                                                        |                                                                                           |
|---------------|----------------------------------------------------------|---------------------|------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------|
| nstruc-       |                                                          | Number of           | Number of        | Flag CY                                                | Skip condition                                                                            |
| on<br>ode     | D <sub>9</sub> D <sub>0</sub> 1 0 1 1 1 1 2 2 2 F 16     | words<br>1          | cycles<br>1      | -                                                      | <u> </u>                                                                                  |
| pera-         | (PU2) ← (A)                                              | Grouping: I         | nput/Output op   | eration                                                |                                                                                           |
| ion:          |                                                          | Transfers the co    | ontents of regis | ter A to pull-up control regi                          |                                                                                           |
|               | (Transfer data to register PU3 from Accumulator          |                     |                  |                                                        |                                                                                           |
| nstruc-<br>on | D9 D0                                                    | Number of words     | Number of cycles | Flag CY                                                | Skip condition                                                                            |
| ode           | 1 0 0 0 0 0 1 0 0 2 2 0 8 16                             | 1                   | 1                | -                                                      | -                                                                                         |
| pera-<br>on:  | (PU3) ← (A)                                              | Grouping: I         | nput/Output op   | eration                                                |                                                                                           |
|               |                                                          | t                   | er PU3.          |                                                        |                                                                                           |
| R1AB          | (Transfer data to register R1 from Accumulator           | I<br>and register E | 3)               |                                                        |                                                                                           |
| nstruc-<br>on | D9 D0                                                    | Number of words     | Number of cycles | Flag CY                                                | Skip condition                                                                            |
| ode           | 1 0 0 0 1 1 1 1 1 1 2 2 3 F 16                           | 1                   | 1                | -                                                      | -                                                                                         |
| Opera-<br>on: | $(R17-R14) \leftarrow (B)$<br>$(R13-R10) \leftarrow (A)$ | Description: (      | (R17-R14) of tin | ontents of regis<br>ner 1 reload re<br>the low-order 4 | ter B to the high-order 4 bit<br>gister R1, and the contents<br>bits (R13–R10) of timer 1 |
|               | (Transfer data to register RG from Accumulator)          |                     |                  |                                                        |                                                                                           |
| nstruc-<br>on | D <sub>9</sub> D <sub>0</sub>                            | Number of words     | Number of cycles | Flag CY                                                | Skip condition                                                                            |
| ode           | 1 0 0 0 0 1 0 0 1 2 2 0 9 16                             | 1                   | 1                | -                                                      | -                                                                                         |
| pera-         | $(RG_2 - RG_0) \leftarrow (A_2 - A_0)$                   |                     | Clock control op |                                                        |                                                                                           |
| tion:         |                                                          | Description:        | Transfers the co | ontents of regis                                       | ter A to register RG.                                                                     |

| TV1A (           | Transfer data to register V1 from Accumulator)        |                                                                                    |                         |                 |                                  |  |  |
|------------------|-------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------|-----------------|----------------------------------|--|--|
| Instruc-         |                                                       | Number of                                                                          | Number of               | Flag CY         | Skip condition                   |  |  |
| tion<br>code     | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | words<br>1                                                                         | cycles<br>1             | -               | <u> </u>                         |  |  |
| Opera-           | $(V1) \leftarrow (A)$                                 | Grouping: I                                                                        | l<br>nterrupt operati   | ion             |                                  |  |  |
| tion:            |                                                       |                                                                                    |                         |                 | ster A to interrupt control reg- |  |  |
|                  |                                                       | į:                                                                                 | ster V1.                |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
| T\/2.4 /         | Transfer data to register \/O from Accuration         |                                                                                    |                         |                 |                                  |  |  |
| Instruc-         | Transfer data to register V2 from Accumulator)        | Number of                                                                          | Number of               | El 0)/          | 01.                              |  |  |
| tion             | D <sub>9</sub>                                        | words                                                                              | cycles                  | Flag CY         | Skip condition                   |  |  |
| code             | 0 0 0 0 1 1 1 1 1 0 2 0 3 E 16                        | 1                                                                                  | 1                       | -               | -                                |  |  |
| Opera-<br>tion:  | (V2) ← (A)                                            |                                                                                    | nterrupt operati        |                 |                                  |  |  |
|                  |                                                       | Description: Transfers the contents of register A to interrupt control r ister V2. |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  | (Transfer data to register W1 from Accumulator)       |                                                                                    |                         |                 | _                                |  |  |
| Instruc-<br>tion | D9 D0                                                 | Number of words                                                                    | Number of cycles        | Flag CY         | Skip condition                   |  |  |
| code             | 1 0 0 0 0 0 1 1 1 0 2 2 0 E 16                        | 1                                                                                  | 1                       | -               | -                                |  |  |
| Opera-<br>tion:  | (W1) ← (A)                                            |                                                                                    | Timer operation         |                 |                                  |  |  |
| uon.             |                                                       |                                                                                    | Fransfers the co<br>W1. | ntents of regis | ter A to timer control register  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  | (Transfer data to register W2 from Accumulator)       |                                                                                    |                         |                 |                                  |  |  |
| Instruc-<br>tion | D9 D0                                                 | Number of words                                                                    | Number of cycles        | Flag CY         | Skip condition                   |  |  |
| code             | 1 0 0 0 0 0 1 1 1 1 2 2 0 F 16                        | 1                                                                                  | 1                       | -               | -                                |  |  |
| Opera-           | $(W2) \leftarrow (A)$                                 | Grouping: 7                                                                        | Timer operation         |                 |                                  |  |  |
| tion:            |                                                       |                                                                                    | Transfers the co        | ntents of regis | ter A to timer control register  |  |  |
|                  |                                                       |                                                                                    | v∠.                     |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |
|                  |                                                       |                                                                                    |                         |                 |                                  |  |  |

| TW3A (          | NE INSTRUCTIONS (INDEX BY ALPHABET) (co<br>(Transfer data to register W3 from Accumulator) |                                                                                                                                                                                                                                                        |                      |         |                                                                         |
|-----------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|-------------------------------------------------------------------------|
| nstruc-         | (                                                                                          | Number of                                                                                                                                                                                                                                              | Number of            | Flag CY | Skip condition                                                          |
| on<br>ode       | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                      | words<br>1                                                                                                                                                                                                                                             | cycles<br>1          | -       | -                                                                       |
| pera-           | (W3) ← (A)                                                                                 |                                                                                                                                                                                                                                                        |                      |         |                                                                         |
| on:             | (₩3) ← (A)                                                                                 |                                                                                                                                                                                                                                                        | Timer operation      |         | ter A to timer control registe                                          |
|                 | ٧                                                                                          | N3.                                                                                                                                                                                                                                                    |                      |         |                                                                         |
| Γ <b>W4A</b> (  | (Transfer data to register W4 from Accumulator)                                            |                                                                                                                                                                                                                                                        |                      |         |                                                                         |
| nstruc-<br>ion  | D9 D0                                                                                      | Number of words                                                                                                                                                                                                                                        | Number of cycles     | Flag CY | Skip condition                                                          |
| ode             | 1 0 0 0 0 1 0 0 1 1 1 1 1 16                                                               | 1                                                                                                                                                                                                                                                      | 1                    | -       | -                                                                       |
| Opera-<br>tion: | (W4) ← (A)                                                                                 |                                                                                                                                                                                                                                                        | Timer operation      |         | ter A to timer control registe                                          |
|                 |                                                                                            |                                                                                                                                                                                                                                                        | N4.                  |         |                                                                         |
| YA (Tr          | ransfer data to register Y from Accumulator)                                               | Number of                                                                                                                                                                                                                                              | Number of            |         |                                                                         |
| on              | D <sub>9</sub> D <sub>0</sub>                                                              | words                                                                                                                                                                                                                                                  | Number of cycles     | Flag CY | Skip condition                                                          |
| ode             | 0 0 0 0 0 0 1 1 0 0 2 0 0 6 16                                                             | 1                                                                                                                                                                                                                                                      | 1                    | -       | -                                                                       |
| on:             | $(Y) \leftarrow (A)$                                                                       |                                                                                                                                                                                                                                                        | Register to regi     |         | ster A to register Y.                                                   |
| VRST            | (Watchdog timer ReSeT)                                                                     |                                                                                                                                                                                                                                                        |                      |         | <u> </u>                                                                |
| nstruc-         |                                                                                            | Number of                                                                                                                                                                                                                                              | Number of            | Flag CY | Skip condition                                                          |
| on<br>ode       | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                      | words<br>1                                                                                                                                                                                                                                             | cycles<br>1          | -       | (WDF1) = 1                                                              |
| pera-           | (WDF1) = 1 ?                                                                               | Grouping: 0                                                                                                                                                                                                                                            | L<br>Other operation |         |                                                                         |
| ion:            | (WDF1) ← 0                                                                                 | Grouping: Other operation  Description: Clears (0) to the WDF1 flag and skips the when watchdog timer flag WDF1 is "1". V flag is "0", executes the next instruction. watchdog timer function when executing instruction immediately after the DWDT is |                      |         | F1 is "1". When the WDF1 nstruction. Also, stops the executing the WRST |

| XAM j            | (eXchange Accumulator and Memory data)                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                             |                                                                                                                                                                                         |  |
|------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Instruc-<br>tion | D9 D0                                                                    | Number of words                                                                                                                                                                                                                                                                                                                                                                                                                                             | Number of cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Flag CY                                                                                     | Skip condition                                                                                                                                                                          |  |
| code             | 1 0 1 1 0 1 j j j 2 2 D j 16                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                                                                                           | -                                                                                                                                                                                       |  |
| Opera-           | $(A) \leftarrow \rightarrow (M(DP))$                                     | Grouping: F                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RAM to register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | r transfer                                                                                  |                                                                                                                                                                                         |  |
| tion:            | $(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15                             | Description: After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                             |                                                                                                                                                                                         |  |
| XAMD             | j (eXchange Accumulator and Memory data and                              | Decrement re                                                                                                                                                                                                                                                                                                                                                                                                                                                | egister Y and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | skip)                                                                                       |                                                                                                                                                                                         |  |
| Instruc-<br>tion | D9 D0                                                                    | Number of words                                                                                                                                                                                                                                                                                                                                                                                                                                             | Number of cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Flag CY                                                                                     | Skip condition                                                                                                                                                                          |  |
| code             | 1 0 1 1 1 1 j j j j 2 2 F j 16                                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                                                                                           | (Y) = 15                                                                                                                                                                                |  |
| Opera-           | $(A) \leftarrow \rightarrow (M(DP))$<br>(X) \leftarrow (X)EXOR(j)        | Grouping: RAM to register transfer                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                             |                                                                                                                                                                                         |  |
|                  | $j = 0 \text{ to } 15$ $(Y) \leftarrow (Y) -1$                           | Description: After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.  Subtracts 1 from the contents of register Y.  As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                             |                                                                                                                                                                                         |  |
| XAMI j           | (eXchange Accumulator and Memory data and I                              | ncrement reg                                                                                                                                                                                                                                                                                                                                                                                                                                                | ister Y and sl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | kip)                                                                                        |                                                                                                                                                                                         |  |
| Instruc-<br>tion | D9 D0                                                                    | Number of words                                                                                                                                                                                                                                                                                                                                                                                                                                             | Number of cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Flag CY                                                                                     | Skip condition                                                                                                                                                                          |  |
| code             | 1 0 1 1 1 0 j j j j 2 2 E j 16                                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                                                                                           | (Y) = 0                                                                                                                                                                                 |  |
| Opera-           | $(A) \leftarrow \rightarrow (M(DP))$                                     | Grouping: F                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RAM to register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | transfer                                                                                    |                                                                                                                                                                                         |  |
| tion:            | $(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15<br>$(Y) \leftarrow (Y) + 1$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                             | of register A, are petween register and stores the RAdds 1 to the content of the | n exclusive OR<br>er X and the varesult in registe<br>ontents of register<br>the contents o | of M(DP) with the contents operation is performed lue j in the immediate field, er X.  Ster Y. As a result of addition, Y is 0, the next instruction is f register Y is not 0, the next |  |

## **MACHINE INSTRUCTIONS (INDEX BY TYPES)**

| Para                          |          |    |    |            |            | lr         | nstru      | ction | cod            | le         |                |   |               |         | Jo                 | of                 |                                                                                                                                                 |
|-------------------------------|----------|----|----|------------|------------|------------|------------|-------|----------------|------------|----------------|---|---------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions          | Mnemonic | D9 | D8 | D7         | D6         | D5         | D4         | D3    | D <sub>2</sub> | D1         | D <sub>0</sub> |   | kade<br>notat |         | Number of<br>words | Number c<br>cycles | Function                                                                                                                                        |
|                               | TAB      | 0  | 0  | 0          | 0          | 0          | 1          | 1     | 1              | 1          | 0              | 0 | 1             | Е       | 1                  | 1                  | (A) ← (B)                                                                                                                                       |
|                               | ТВА      | 0  | 0  | 0          | 0          | 0          | 0          | 1     | 1              | 1          | 0              | 0 | 0             | Ε       | 1                  | 1                  | (B) ← (A)                                                                                                                                       |
|                               | TAY      | 0  | 0  | 0          | 0          | 0          | 1          | 1     | 1              | 1          | 1              | 0 | 1             | F       | 1                  | 1                  | $(A) \leftarrow (Y)$                                                                                                                            |
|                               | TYA      | 0  | 0  | 0          | 0          | 0          | 0          | 1     | 1              | 0          | 0              | 0 | 0             | С       | 1                  | 1                  | $(Y) \leftarrow (A)$                                                                                                                            |
| ısfer                         | TEAB     | 0  | 0  | 0          | 0          | 0          | 1          | 1     | 0              | 1          | 0              | 0 | 1             | Α       | 1                  | 1                  | (E7–E4) ← (B)<br>(E3–E0) ← (A)                                                                                                                  |
| Register to register transfer | TABE     | 0  | 0  | 0          | 0          | 1          | 0          | 1     | 0              | 1          | 0              | 0 | 2             | Α       | 1                  | 1                  | (B) ← (E7–E4)<br>(A) ← (E3–E0)                                                                                                                  |
| to reç                        | TDA      | 0  | 0  | 0          | 0          | 1          | 0          | 1     | 0              | 0          | 1              | 0 | 2             | 9       | 1                  | 1                  | $(DR2-DR0) \leftarrow (A2-A0)$                                                                                                                  |
| Register                      | TAD      | 0  | 0  | 0          | 1          | 0          | 1          | 0     | 0              | 0          | 1              | 0 | 5             | 1       | 1                  | 1                  | $(A_2-A_0) \leftarrow (DR_2-DR_0)$<br>$(A_3) \leftarrow 0$                                                                                      |
|                               | TAZ      | 0  | 0  | 0          | 1          | 0          | 1          | 0     | 0              | 1          | 1              | 0 | 5             | 3       | 1                  | 1                  | $(A_1, A_0) \leftarrow (Z_1, Z_0)$<br>$(A_3, A_2) \leftarrow 0$                                                                                 |
|                               | TAX      | 0  | 0  | 0          | 1          | 0          | 1          | 0     | 0              | 1          | 0              | 0 | 5             | 2       | 1                  | 1                  | $(A) \leftarrow (X)$                                                                                                                            |
|                               | TASP     | 0  | 0  | 0          | 1          | 0          | 1          | 0     | 0              | 0          | 0              | 0 | 5             | 0       | 1                  | 1                  | $ \begin{array}{l} (A2\text{-}A0) \leftarrow (SP2\text{-}SP0) \\ (A3) \leftarrow 0 \end{array} $                                                |
|                               | LXY x, y | 1  | 1  | <b>X</b> 3 | <b>X</b> 2 | <b>X</b> 1 | <b>X</b> 0 | у3    | <b>y</b> 2     | <b>y</b> 1 | <b>y</b> 0     | 3 | Х             | у       | 1                  | 1                  | $(X) \leftarrow x \ x = 0 \text{ to } 15$<br>$(Y) \leftarrow y \ y = 0 \text{ to } 15$                                                          |
| RAM addresses                 | LZ z     | 0  | 0  | 0          | 1          | 0          | 0          | 1     | 0              | <b>Z</b> 1 | <b>Z</b> 0     | 0 | 4             | 8<br>+z | 1                  | 1                  | $(Z) \leftarrow z z = 0 \text{ to } 3$                                                                                                          |
| RAM ad                        | INY      | 0  | 0  | 0          | 0          | 0          | 1          | 0     | 0              | 1          | 1              | 0 | 1             | 3       | 1                  | 1                  | $(Y) \leftarrow (Y) + 1$                                                                                                                        |
|                               | DEY      | 0  | 0  | 0          | 0          | 0          | 1          | 0     | 1              | 1          | 1              | 0 | 1             | 7       | 1                  | 1                  | $(Y) \leftarrow (Y) - 1$                                                                                                                        |
|                               | TAM j    | 1  | 0  | 1          | 1          | 0          | 0          | j     | j              | j          | j              | 2 | С             | j       | 1                  | 1                  | $ \begin{aligned} &(A) \leftarrow (M(DP)) \\ &(X) \leftarrow (X)EXOR(j) \\ &j = 0 \text{ to } 15 \end{aligned} $                                |
| sfer                          | XAM j    | 1  | 0  | 1          | 1          | 0          | 1          | j     | j              | j          | j              | 2 | D             | j       | 1                  | 1                  | $ \begin{array}{l} (A) \longleftrightarrow (M(DP)) \\ (X) \longleftrightarrow (X) EXOR(j) \\ j = 0 \text{ to } 15 \end{array} $                 |
| RAM to register transfer      | XAMD j   | 1  | 0  | 1          | 1          | 1          | 1          | j     | j              | j          | j              | 2 | F             | j       | 1                  | 1                  | $ \begin{array}{l} (A) \longleftrightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) - 1 \end{array} $ |
| RAM to                        | XAMI j   | 1  | 0  | 1          | 1          | 1          | 0          | j     | j              | j          | j              | 2 | Е             | j       | 1                  | 1                  | $ \begin{array}{l} (A) \longleftrightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) + 1 \end{array} $ |
|                               | TMA j    | 1  | 0  | 1          | 0          | 1          | 1          | j     | j              | j          | j              | 2 | В             | j       | 1                  | 1                  | $(M(DP)) \leftarrow (A)$<br>$(X) \leftarrow (X)EXOR(j)$<br>j = 0 to 15                                                                          |

|                        |               | T                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Skip condition         | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                                                                                                                                                                         |
| _                      | _             | Transfers the contents of register B to register A.                                                                                                                                                                                                                                                                                                                                                                                          |
| -                      | _             | Transfers the contents of register A to register B.                                                                                                                                                                                                                                                                                                                                                                                          |
| -                      | _             | Transfers the contents of register Y to register A.                                                                                                                                                                                                                                                                                                                                                                                          |
| -                      | _             | Transfers the contents of register A to register Y.                                                                                                                                                                                                                                                                                                                                                                                          |
| -                      | -             | Transfers the contents of register B to the high-order 4 bits (E <sub>3</sub> –E <sub>0</sub> ) of register E, and the contents of register A to the low-order 4 bits (E <sub>3</sub> –E <sub>0</sub> ) of register E.                                                                                                                                                                                                                       |
| _                      | _             | Transfers the high-order 4 bits (E7–E4) of register E to register B, and low-order 4 bits of register E to register A.                                                                                                                                                                                                                                                                                                                       |
| -                      | _             | Transfers the contents of the low-order 3 bits (A2–A0) of register A to register D.                                                                                                                                                                                                                                                                                                                                                          |
| _                      | _             | Transfers the contents of register D to the low-order 3 bits (A <sub>2</sub> –A <sub>0</sub> ) of register A. "0" is stored to the bit 3 (A <sub>3</sub> ) of register A.                                                                                                                                                                                                                                                                    |
| -                      | -             | Transfers the contents of register Z to the low-order 2 bits (A <sub>1</sub> , A <sub>0</sub> ) of register A. "0" is stored to the high-order 2 bits (A <sub>3</sub> , A <sub>2</sub> ) of register A.                                                                                                                                                                                                                                      |
| -                      | _             | Transfers the contents of register X to register A.                                                                                                                                                                                                                                                                                                                                                                                          |
| _                      | _             | Transfers the contents of stack pointer (SP) to the low-order 3 bits (A2–A0) of register A. "0" is stored to the bit 3 (A3) of register A.                                                                                                                                                                                                                                                                                                   |
| Continuous description | -             | Loads the value x in the immediate field to register X, and the value y in the immediate field to register Y. When the LXY instructions are continuously coded and executed, only the first LXY instruction is executed and other LXY instructions coded continuously are skipped.                                                                                                                                                           |
| _                      | _             | Loads the value z in the immediate field to register Z.                                                                                                                                                                                                                                                                                                                                                                                      |
| (Y) = 0                | _             | Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped. When the contents of register Y is not 0, the next instruction is executed.                                                                                                                                                                                                                            |
| (Y) = 15               | _             | Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed.                                                                                                                                                                                                                |
| -                      | -             | After transferring the contents of M(DP) to register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                               |
| -                      | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                               |
| (Y) = 15               | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed. |
| (Y) = 0                | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped. when the contents of register Y is not 0, the next instruction is executed.             |
| -                      | _             | After transferring the contents of register A to M(DP), an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                               |
|                        |               | ı                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Para                 |          |    | Instruction code |    |    |            |    |    |    |    |                |   |               |         | of<br>o         | of<br>o             |                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------|----------|----|------------------|----|----|------------|----|----|----|----|----------------|---|---------------|---------|-----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8               | D7 | D6 | D5         | D4 | Dз | D2 | D1 | D <sub>0</sub> |   | kade<br>notat |         | Number of words | Number of<br>cycles | Function                                                                                                                                                                                                                                                                                                                                                                  |
| 0110                 | LA n     | 0  | 0                | 0  | 1  | 1          | 1  | n  | n  | n  | n              | 0 | 7             | n       | 1               | 1                   | (A) ← n                                                                                                                                                                                                                                                                                                                                                                   |
|                      |          |    |                  |    |    |            |    |    |    |    |                |   |               |         |                 |                     | n = 0 to 15                                                                                                                                                                                                                                                                                                                                                               |
|                      | TABP p   | 0  | 0                | 1  | 0  | <b>p</b> 5 | p4 | рз | p2 | p1 | ро             | 0 | 8<br>+p       | p       | 1               | 3                   | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p \text{ (Note 1)}$<br>$(PCL) \leftarrow (DR_2 - DR_0, A_3 - A_0)$<br>$(B) \leftarrow (ROM(PC))_{7-4}$<br>$(A) \leftarrow (ROM(PC))_{3-0}$<br>(UPTF) = 1<br>$(DR_1, DR_0) \leftarrow (ROM(PC))_{9}, 8$<br>$(DR_2) \leftarrow 0$<br>$(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$ |
|                      | AM       | 0  | 0                | 0  | 0  | 0          | 0  | 1  | 0  | 1  | 0              | 0 | 0             | Α       | 1               | 1                   | $(A) \leftarrow (A) + (M(DP))$                                                                                                                                                                                                                                                                                                                                            |
| peration             | AMC      | 0  | 0                | 0  | 0  | 0          | 0  | 1  | 0  | 1  | 1              | 0 | 0             | В       | 1               | 1                   | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$                                                                                                                                                                                                                                                                                                          |
| Arithmetic operation | An       | 0  | 0                | 0  | 1  | 1          | 0  | n  | n  | n  | n              | 0 | 6             | n       | 1               | 1                   | $ (A) \leftarrow (A) + n $ $ n = 0 \text{ to } 15 $                                                                                                                                                                                                                                                                                                                       |
|                      | AND      | 0  | 0                | 0  | 0  | 0          | 1  | 1  | 0  | 0  | 0              | 0 | 1             | 8       | 1               | 1                   | $(A) \leftarrow (A) \text{ AND } (M(DP))$                                                                                                                                                                                                                                                                                                                                 |
|                      | OR       | 0  | 0                | 0  | 0  | 0          | 1  | 1  | 0  | 0  | 1              | 0 | 1             | 9       | 1               | 1                   | $(A) \leftarrow (A) OR (M(DP))$                                                                                                                                                                                                                                                                                                                                           |
|                      | sc       | 0  | 0                | 0  | 0  | 0          | 0  | 0  | 1  | 1  | 1              | 0 | 0             | 7       | 1               | 1                   | (CY) ← 1                                                                                                                                                                                                                                                                                                                                                                  |
|                      | RC       | 0  | 0                | 0  | 0  | 0          | 0  | 0  | 1  | 1  | 0              | 0 | 0             | 6       | 1               | 1                   | (CY) ← 0                                                                                                                                                                                                                                                                                                                                                                  |
|                      | SZC      | 0  | 0                | 0  | 0  | 1          | 0  | 1  | 1  | 1  | 1              | 0 | 2             | F       | 1               | 1                   | (CY) = 0 ?                                                                                                                                                                                                                                                                                                                                                                |
|                      | СМА      | 0  | 0                | 0  | 0  | 0          | 1  | 1  | 1  | 0  | 0              | 0 | 1             | С       | 1               | 1                   | $(A) \leftarrow \overline{(A)}$                                                                                                                                                                                                                                                                                                                                           |
|                      | RAR      | 0  | 0                | 0  | 0  | 0          | 1  | 1  | 1  | 0  | 1              | 0 | 1             | D       | 1               | 1                   | CY A3A2A1A0                                                                                                                                                                                                                                                                                                                                                               |
|                      | SB j     | 0  | 0                | 0  | 1  | 0          | 1  | 1  | 1  | j  | j              | 0 | 5             | C<br>+j | 1               | 1                   | $  (Mj(DP)) \leftarrow 1 $ $  j = 0 \text{ to } 3 $                                                                                                                                                                                                                                                                                                                       |
| Bit operation        | RB j     | 0  | 0                | 0  | 1  | 0          | 0  | 1  | 1  | j  | j              | 0 | 4             | C<br>+j | 1               | 1                   | $(Mj(DP)) \leftarrow 0$<br>j = 0  to  3                                                                                                                                                                                                                                                                                                                                   |
| Bit op               | SZB j    | 0  | 0                | 0  | 0  | 1          | 0  | 0  | 0  | j  | j              | 0 | 2             | j       | 1               | 1                   | (Mj(DP)) = 0 ?<br>j = 0 to 3                                                                                                                                                                                                                                                                                                                                              |

Note 1.M34571G4: p=0 to 31, M34571G6: p=0 to 47 and M34571GD: p=0 to 127.

| Skip condition             | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Continuous description     | -             | Loads the value n in the immediate field to register A. When the LA instructions are continuously coded and executed, only the first LA instruction is executed and other LA instructions coded continuously are skipped.                                                                                                                                                                                                      |
| _                          | _             | Transfers bits 7 to 4 to register B and bits 3 to 0 to register A. These bits 7 to 0 are the ROM pattern in address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers A and D in page p. When UPTF is 1, Transfers bits 9, 8 to the low-order 2 bits (DR1, DR0) of register D, and "0" is stored to the least significant bit (DR2) of register D.  When this instruction is executed, 1 stage of stack register (SK) is used. |
| _                          | _             | Adds the contents of M(DP) to register A. Stores the result in register A. The contents of carry flag CY remains unchanged.                                                                                                                                                                                                                                                                                                    |
| -                          | 0/1           | Adds the contents of M(DP) and carry flag CY to register A. Stores the result in register A and carry flag CY.                                                                                                                                                                                                                                                                                                                 |
| Overflow = 0               | -             | Adds the value n in the immediate field to register A, and stores a result in register A. The contents of carry flag CY remains unchanged.  Skips the next instruction when there is no overflow as the result of operation.  Executes the next instruction when there is overflow as the result of operation.                                                                                                                 |
| -                          | _             | Takes the AND operation between the contents of register A and the contents of M(DP), and stores the result in register A.                                                                                                                                                                                                                                                                                                     |
| -                          | _             | Takes the OR operation between the contents of register A and the contents of M(DP), and stores the result in register A.                                                                                                                                                                                                                                                                                                      |
| -                          | 1             | Sets (1) to carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                     |
| _                          | 0             | Clears (0) to carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                   |
| (CY) = 0                   | _             | Skips the next instruction when the contents of carry flag CY is "0". Executes the next instruction when the contents of carry flag CY is "1".  The contents of carry flag CY remains unchanged.                                                                                                                                                                                                                               |
| _                          | _             | Stores the one's complement for register A's contents in register A.                                                                                                                                                                                                                                                                                                                                                           |
| _                          | 0/1           | Rotates 1 bit of the contents of register A including the contents of carry flag CY to the right.                                                                                                                                                                                                                                                                                                                              |
| _                          | _             | Sets (1) the contents of bit j (bit specified by the value j in the immediate field) of M(DP).                                                                                                                                                                                                                                                                                                                                 |
| -                          | _             | Clears (0) the contents of bit j (bit specified by the value j in the immediate field) of M(DP).                                                                                                                                                                                                                                                                                                                               |
| (Mj(DP)) = 0<br>j = 0 to 3 | _             | Skips the next instruction when the contents of bit j (bit specified by the value j in the immediate field) of M(DP) is "0".                                                                                                                                                                                                                                                                                                   |
|                            |               | Executes the next instruction when the contents of bit j of M(DP) is "1".                                                                                                                                                                                                                                                                                                                                                      |

| Para                        |           |    |    |            |            | lr             | nstru      | ction      | cod                 | le         |                |    |         |        | of              | of                 |                                                                                                                                                |
|-----------------------------|-----------|----|----|------------|------------|----------------|------------|------------|---------------------|------------|----------------|----|---------|--------|-----------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| meter                       | Mnemonic  |    |    |            |            |                |            |            |                     |            |                | He | kade    | cim    | umber o         | ber c              | Function                                                                                                                                       |
| Type of<br>instructi<br>ons |           | D9 | D8 | D7         | D6         | D <sub>5</sub> | D4         | Dз         | D2                  | D1         | D <sub>0</sub> |    | notat   |        | Number<br>words | Number c<br>cycles |                                                                                                                                                |
|                             | SEAM      | 0  | 0  | 0          | 0          | 1              | 0          | 0          | 1                   | 1          | 0              | 0  | 2       | 6      | 1               | 1                  | (A) = (M(DP)) ?                                                                                                                                |
| Comparison operation        | SEA n     | 0  | 0  | 0          | 0          | 1              | 0          | 0          | 1                   | 0          | 1              | 0  | 2       | 5      | 2               | 2                  | (A) = n?<br>n = 0 to 15                                                                                                                        |
|                             |           | 0  | 0  | 0          | 1          | 1              | 1          | n          | n                   | n          | n              | 0  | 7       | n      |                 |                    |                                                                                                                                                |
|                             | Ва        | 0  | 1  | 1          | <b>a</b> 6 | <b>a</b> 5     | <b>a</b> 4 | <b>a</b> 3 | <b>a</b> 2          | а1         | <b>a</b> 0     | 1  | 8<br>+a | а      | 1               | 1                  | (PCL) ← a6–a0                                                                                                                                  |
| Branch operation            | BL p, a   | 0  | 0  | 1          | 1          | 1              | p4         | рз         | p <sub>2</sub>      | р1         | p <sub>0</sub> | 0  | E<br>+p | р      | 2               | 2                  | (PCH) ←p (Note 1)<br>(PCL) ← a6–a0                                                                                                             |
| h ope                       |           | 1  | 0  | <b>p</b> 5 | <b>a</b> 6 | <b>a</b> 5     | <b>a</b> 4 | <b>a</b> 3 | <b>a</b> 2          | а1         | <b>a</b> 0     | 2  | а       | а      |                 |                    |                                                                                                                                                |
| Branc                       | BLA p     | 0  | 0  | 0          | 0          | 0              | 1          | 0          | 0                   | 0          | 0              | 0  | 1       | 0      | 2               | 2                  | (PCH) ← p (Note 1)<br>$(PCL)$ ← $(DR_2-DR_0, A_3-A_0)$                                                                                         |
|                             |           | 1  | 0  | <b>p</b> 5 | <b>p</b> 4 | 0              | 0          | рз         | p2                  | <b>p</b> 1 | p <sub>0</sub> | 2  | р       | р      |                 |                    |                                                                                                                                                |
| uc                          | ВМ а      | 0  | 1  | 0          | <b>a</b> 6 | <b>a</b> 5     | a4         | <b>a</b> 3 | a2                  | <b>a</b> 1 | <b>a</b> 0     | 1  | а       | а      | 1               | 1                  | $ \begin{aligned} & (SP) \leftarrow (SP) + 1 \\ & (SK(SP)) \leftarrow (PC) \\ & (PCH) \leftarrow 2 \\ & (PCL) \leftarrow a6-a0 \end{aligned} $ |
| Subroutine operation        | BML p, a  | 0  | 0  | 1          | 1          | 0              | p4         | рз         |                     | <b>p</b> 1 | p <sub>0</sub> | 0  | C<br>+p | р      | 2               | 2                  | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p (Note 1)$                                                      |
| brout                       |           | 1  | 0  | <b>p</b> 5 | <b>a</b> 6 | <b>a</b> 5     | <b>a</b> 4 | <b>a</b> 3 | <b>a</b> 2          | a1         | <b>a</b> 0     | 2  | а       | а      |                 |                    | (PCL) ← a6-a0                                                                                                                                  |
| nS                          | BMLA p    | 0  | 0  | 0<br>p5    | 0<br>p4    | 0              | 0          | 0<br>p3    | 0<br>p <sub>2</sub> | 0<br>p1    | 0<br>po        | 2  | 3<br>p  | 0<br>p | 2               | 2                  | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p \text{ (Note 1)}$<br>$(PCL) \leftarrow (DR2-DR0, A3-A0)$       |
|                             | RTI       | 0  | 0  | 0          | 1          | 0              | 0          | 0          | 1                   | 1          | 0              | 0  | 4       | 6      | 1               | 1                  | (PC) ← (SK(SP))                                                                                                                                |
| ration                      |           | ,  | ,  | ,          | ٠          | ,              | ,          | ,          | •                   | •          | ,              |    | •       | ,      | •               | •                  | $(SP) \leftarrow (SP) - 1$                                                                                                                     |
| Return operation            | RT        | 0  | 0  | 0          | 1          | 0              | 0          | 0          | 1                   | 0          | 0              | 0  | 4       | 4      | 1               | 2                  | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                                                       |
| Retu                        | RTS       | 0  | 0  | 0          | 1          | 0              | 0          | 0          | 1                   | 0          | 1              | 0  | 4       | 5      | 1               | 2                  | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                                                       |
|                             | 1 M24571C |    |    |            |            |                |            |            |                     |            |                |    |         |        |                 | <del></del>        | <del> </del>                                                                                                                                   |

Note 1.M34571G4: p=0 to 31, M34571G6: p=0 to 47 and M34571GD: p=0 to 127.

| Skip condition         | Carry flag CY | Detailed description                                                                                                                                                                                                                                                   |
|------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (A) = (M(DP))          | -             | Skips the next instruction when the contents of register A is equal to the contents of M(DP). Executes the next instruction when the contents of register A is not equal to the contents of M(DP).                                                                     |
| (A) = n<br>n = 0 to 15 | -             | Skips the next instruction when the contents of register A is equal to the value n in the immediate field. Executes the next instruction when the contents of register A is not equal to the value n in the immediate field.                                           |
| -                      | -             | Branch within a page : Branches to address a in the identical page.                                                                                                                                                                                                    |
| -                      | _             | Branch out of a page : Branches to address a in page p.                                                                                                                                                                                                                |
| -                      | -             | Branch out of a page: Branches to address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D and A in page p.                                                                                                                                                         |
| -                      | -             | Call the subroutine in page 2 : Calls the subroutine at address a in page 2.                                                                                                                                                                                           |
| -                      | -             | Call the subroutine : Calls the subroutine at address a in page p.                                                                                                                                                                                                     |
| -                      | -             | Call the subroutine: Calls the subroutine at address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D and A in page p.                                                                                                                                              |
| -                      | _             | Returns from interrupt service routine to main routine. Returns each value of data pointer (X, Y, Z), carry flag, skip status, NOP mode status by the continuous description of the LA/LXY instruction, register A and register B to the states just before interrupt. |
| _                      | -             | Returns from subroutine to the routine called the subroutine.                                                                                                                                                                                                          |
| Skip at uncondition    | -             | Returns from subroutine to the routine called the subroutine, and skips the next instruction at uncondition.                                                                                                                                                           |

| Para                |          |    |    |    |    | Ir | nstru | ction | coc            | le |                |   |               |   | o               | Jo .             |                                               |
|---------------------|----------|----|----|----|----|----|-------|-------|----------------|----|----------------|---|---------------|---|-----------------|------------------|-----------------------------------------------|
| Type of instructi   | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4    | Dз    | D <sub>2</sub> | D1 | D <sub>0</sub> |   | kade<br>notat |   | Number<br>words | Number of cycles | Function                                      |
| ons                 | DI       | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 1              | 0  | 0              | 0 | 0             | 4 | 1               | 1                | (INTE) ← 0                                    |
|                     | EI       | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 1              | 0  | 1              | 0 | 0             | 5 | 1               | 1                | (INTE) ← 1                                    |
|                     | SNZ0     | 0  | 0  | 0  | 0  | 1  | 1     | 1     | 0              | 0  | 0              | 0 | 3             | 8 | 1               | 1                | V10 = 0 : (EXF0) = 1 ?                        |
|                     | SINZU    | U  | U  | U  | U  | ı  | ı     | ı     | U              | U  | U              | 0 | 3             | 0 | '               | '                | $(EXF0) \leftarrow 0$<br>V10 = 1 : SNZ0 = NOP |
| ion                 | SNZI0    | 0  | 0  | 0  | 0  | 1  | 1     | 1     | 0              | 1  | 0              | 0 | 3             | Α | 1               | 1                | I12 = 0 : (INT) = "L"?                        |
| Interrupt operation |          |    |    |    |    |    |       |       |                |    |                |   |               |   |                 |                  | I12 = 1 : (INT) = "H"?                        |
| ırrupt              | TAV1     | 0  | 0  | 0  | 1  | 0  | 1     | 0     | 1              | 0  | 0              | 0 | 5             | 4 | 1               | 1                | (A) ← (V1)                                    |
| Inte                | TV1A     | 0  | 0  | 0  | 0  | 1  | 1     | 1     | 1              | 1  | 1              | 0 | 3             | F | 1               | 1                | (V1) ← (A)                                    |
|                     | TAV2     | 0  | 0  | 0  | 1  | 0  | 1     | 0     | 1              | 0  | 1              | 0 | 5             | 5 | 1               | 1                | (A) ← (V2)                                    |
|                     | TV2A     | 0  | 0  | 0  | 0  | 1  | 1     | 1     | 1              | 1  | 0              | 0 | 3             | E | 1               | 1                | (V2) ← (A)                                    |
|                     | TAI1     | 1  | 0  | 0  | 1  | 0  | 1     | 0     | 0              | 1  | 1              | 2 | 5             | 3 | 1               | 1                | (A) ← (I1)                                    |
|                     | TI1A     | 1  | 0  | 0  | 0  | 0  | 1     | 0     | 1              | 1  | 1              | 2 | 1             | 7 | 1               | 1                | (I1) ← (A)                                    |
|                     | TPAA     | 1  | 0  | 1  | 0  | 1  | 0     | 1     | 0              | 1  | 0              | 2 | Α             | Α | 1               | 1                | (PA) ← (A)                                    |
|                     | TAW1     | 1  | 0  | 0  | 1  | 0  | 0     | 1     | 0              | 1  | 1              | 2 | 4             | В | 1               | 1                | (A) ← (W1)                                    |
|                     | TW1A     | 1  | 0  | 0  | 0  | 0  | 0     | 1     | 1              | 1  | 0              | 2 | 0             | Е | 1               | 1                | (W1) ← (A)                                    |
| tion                | TAW2     | 1  | 0  | 0  | 1  | 0  | 0     | 1     | 1              | 0  | 0              | 2 | 4             | С | 1               | 1                | (A) ← (W2)                                    |
| opera               | TW2A     | 1  | 0  | 0  | 0  | 0  | 0     | 1     | 1              | 1  | 1              | 2 | 0             | F | 1               | 1                | (W2) ← (A)                                    |
| Timer operation     | TAW3     | 1  | 0  | 0  | 1  | 0  | 0     | 1     | 1              | 0  | 1              | 2 | 4             | D | 1               | 1                | (A) ← (W3)                                    |
|                     | TW3A     | 1  | 0  | 0  | 0  | 0  | 1     | 0     | 0              | 0  | 0              | 2 | 1             | 0 | 1               | 1                | (W3) ← (A)                                    |
|                     | TAW4     | 1  | 0  | 0  | 1  | 0  | 0     | 1     | 1              | 1  | 0              | 2 | 4             | Е | 1               | 1                | (A) ← (W4)                                    |
|                     | TW4A     | 1  | 0  | 0  | 0  | 0  | 1     | 0     | 0              | 0  | 1              | 2 | 1             | 1 | 1               | 1                | (W4) ← (A)                                    |

| Skip condition                  | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                                            |
|---------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _                               | _             | Clears (0) to interrupt enable flag INTE, and disables the interrupt.                                                                                                                                                                                                                                           |
| -                               | _             | Sets (1) to interrupt enable flag INTE, and enables the interrupt.                                                                                                                                                                                                                                              |
| V10 = 0 : (EXF0) = 1            | _             | When $V10 = 0$ : Clears (0) to the EXF0 flag and skips the next instruction when external 0 interrupt request flag EXF0 is "1". When the EXF0 flag is "0", executes the next instruction. When $V10 = 1$ : This instruction is equivalent to the NOP instruction. (V10: bit 0 of interrupt control register V1) |
| (INT) = "L"<br>However, I12 = 0 | _             | When I12 = 0: Skips the next instruction when the level of INT pin is "L". Executes the next instruction when the level of INT0 pin is "H".                                                                                                                                                                     |
| (INT) = "H"<br>However, I12 = 1 |               | When I12 = 1: Skips the next instruction when the level of INT pin is "H". Executes the next instruction when the level of INT0 pin is "L". (I12: bit 2 of interrupt control register I1)                                                                                                                       |
| -                               | _             | Transfers the contents of interrupt control register V1 to register A.                                                                                                                                                                                                                                          |
| -                               | _             | Transfers the contents of register A to interrupt control register V1.                                                                                                                                                                                                                                          |
| -                               | _             | Transfers the contents of interrupt control register V2 to register A.                                                                                                                                                                                                                                          |
| -                               | _             | Transfers the contents of register A to interrupt control register V2.                                                                                                                                                                                                                                          |
| -                               | _             | Transfers the contents of interrupt control register I1 to register A.                                                                                                                                                                                                                                          |
| -                               | _             | Transfers the contents of register A to interrupt control register I1.                                                                                                                                                                                                                                          |
| _                               | _             | Transfers the contents of register A (A <sub>0</sub> ) to timer control register PA.                                                                                                                                                                                                                            |
| -                               | _             | Transfers the contents of timer control register W1 to register A.                                                                                                                                                                                                                                              |
| _                               | -             | Transfers the contents of register A to timer control register W1.                                                                                                                                                                                                                                              |
| _                               | -             | Transfers the contents of timer control register W2 to register A.                                                                                                                                                                                                                                              |
| -                               | _             | Transfers the contents of register A to timer control register W2.                                                                                                                                                                                                                                              |
| -                               | _             | Transfers the contents of timer control register W3 to register A.                                                                                                                                                                                                                                              |
| -                               | _             | Transfers the contents of register A to timer control register W3.                                                                                                                                                                                                                                              |
| -                               | _             | Transfers the contents of timer control register W4 to register A.                                                                                                                                                                                                                                              |
| _                               | _             | Transfers the contents of register A to timer control register W4.                                                                                                                                                                                                                                              |

| Para                 |          |    |    |    |    | Ir | nstru | ction | coc | le |                |   |               |   | of              | JC               |                                                                                                                                                                                        |
|----------------------|----------|----|----|----|----|----|-------|-------|-----|----|----------------|---|---------------|---|-----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4    | Dз    | D2  | D1 | D <sub>0</sub> |   | kade<br>notat |   | Number of words | Number of cycles | Function                                                                                                                                                                               |
| 00                   | TABPS    | 1  | 0  | 0  | 1  | 1  | 1     | 0     | 1   | 0  | 1              | 2 | 7             | 5 | 1               | 1                | (B) ← (TPS7–TPS4)<br>(A) ← (TPS3–TPS0)                                                                                                                                                 |
|                      | TPSAB    | 1  | 0  | 0  | 0  | 1  | 1     | 0     | 1   | 0  | 1              | 2 | 3             | 5 | 1               | 1                | $ \begin{aligned} &(RPS7\text{-}RPS4) \leftarrow (B) \\ &(TPS7\text{-}TPS4) \leftarrow (B) \\ &(RPS3\text{-}RPS0) \leftarrow (A) \\ &(TPS3\text{-}TPS0) \leftarrow (A) \end{aligned} $ |
|                      | TAB1     | 1  | 0  | 0  | 1  | 1  | 1     | 0     | 0   | 0  | 0              | 2 | 7             | 0 | 1               | 1                | (B) ← (T17–T14)<br>(A) ← (T13–T10)                                                                                                                                                     |
|                      | T1AB     | 1  | 0  | 0  | 0  | 1  | 1     | 0     | 0   | 0  | 0              | 2 | 3             | 0 | 1               | 1                | $(R17-R14) \leftarrow (B)$<br>$(T17-T14) \leftarrow (B)$<br>$(R13-R10) \leftarrow (A)$<br>$(T13-T10) \leftarrow (A)$                                                                   |
|                      | TR1AB    | 1  | 0  | 0  | 0  | 1  | 1     | 1     | 1   | 1  | 1              | 2 | 3             | F | 1               | 1                | $(R17-R14) \leftarrow (B)$<br>$(R13-R10) \leftarrow (A)$                                                                                                                               |
| د                    | TAB2     | 1  | 0  | 0  | 1  | 1  | 1     | 0     | 0   | 0  | 1              | 2 | 7             | 1 | 1               | 1                | (B) ← (T27–T24)<br>(A) ← (T23–T20)                                                                                                                                                     |
| Timer operation      | T2AB     | 1  | 0  | 0  | 0  | 1  | 1     | 0     | 0   | 0  | 1              | 2 | 3             | 1 | 1               | 1                | $(R2L7-R2L4) \leftarrow (B)$<br>$(T27-T24) \leftarrow (B)$<br>$(R2L3-R2L0) \leftarrow (A)$<br>$(T23-T20) \leftarrow (A)$                                                               |
|                      | Т2НАВ    | 1  | 0  | 1  | 0  | 0  | 1     | 0     | 1   | 0  | 0              | 2 | 9             | 4 | 1               | 1                | (R2H7–R2H4) ← (B)<br>(R2H3–R2H0) ← (A)                                                                                                                                                 |
|                      | T2R2L    | 1  | 0  | 1  | 0  | 0  | 1     | 0     | 1   | 0  | 1              | 2 | 9             | 5 | 1               | 1                | (T27) ← (R2L)                                                                                                                                                                          |
|                      | TLCA     | 1  | 0  | 0  | 0  | 0  | 0     | 1     | 1   | 0  | 1              | 2 | 0             | D | 1               | 1                | $(RLC) \leftarrow (A)$<br>$(TLC) \leftarrow (A)$                                                                                                                                       |
|                      | SNZT1    | 1  | 0  | 1  | 0  | 0  | 0     | 0     | 0   | 0  | 0              | 2 | 8             | 0 | 1               | 1                | V12 = 0 : (T1F) = 1 ?<br>After skipping, (T1F) $\leftarrow$ 0<br>V12 = 1 : SNZT1=NOP                                                                                                   |
|                      | SNZT2    | 1  | 0  | 1  | 0  | 0  | 0     | 0     | 0   | 0  | 1              | 2 | 8             | 1 | 1               | 1                | V13 = 0 : (T2F) = 1 ?<br>After skipping, (T2F) ← 0<br>V13 = 1 : SNZT2=NOP                                                                                                              |
|                      | SNZT3    | 1  | 0  | 1  | 0  | 0  | 0     | 0     | 0   | 1  | 0              | 2 | 8             | 2 | 1               | 1                | V20 = 0: (T3F) = 1 ?<br>After skipping, (T3F) $\leftarrow$ 0<br>V20 = 1: SNZT3=NOP                                                                                                     |

|                     |               | ,                                                                                                                                                                                                                                                                                                       |
|---------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Skip condition      | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                                    |
| -                   | _             | Transfers the high-order 4 bits of prescaler to register B. Transfers the low-order 4 bits of prescaler to register A.                                                                                                                                                                                  |
| -                   | -             | Transfers the contents of register B to the high-order 4 bits of prescaler and prescaler reload register RPS.  Transfers the contents of register A to the low-order 4 bits of prescaler and prescaler reload register RPS.                                                                             |
| -                   | _             | Transfers the high-order 4 bits (T17–T14) of timer 1 to register B.  Transfers the low-order 4 bits (T13–T10) of timer 1 to register A.                                                                                                                                                                 |
| -                   | _             | Transfers the contents of register B to the high-order 4 bits of timer 1 and timer 1 reload register R1L.  Transfers the contents of register A to the low-order 4 bits of timer 1 and timer 1 reload register R1L.                                                                                     |
| -                   | _             | Transfers the contents of register B to the high-order 4 bits (R17–R14) of reload register R1, and the contents of register A to the low-order 4 bits (R13–R10) of reload register R1.                                                                                                                  |
| -                   | _             | Transfers the high-order 4 bits (T27–T24) of timer 2 to register B. Transfers the low-order 4 bits (T23–T20) of timer 2 to register A.                                                                                                                                                                  |
| -                   | -             | Transfers the contents of register B to the high-order 4 bits (R2L7–R2L4) of timer 2 and timer 2 reload register R2L. Transfers the contents of register A to the low-order 4 bits (R2L3–R2L0) of timer 2 and timer 2 reload register R2L.                                                              |
| -                   | _             | Transfers the contents of register B to the high-order 4 bits (R2H7–R2H4) of timer 2 and timer 2 reload register R2H. Transfers the contents of register A to the low-order 4 bits (R2H3–R2Ho) of timer 2 and timer 2 reload register R2H.                                                              |
| -                   | _             | Transfers the contents of timer 2 reload register R2L to timer 2.                                                                                                                                                                                                                                       |
| -                   | _             | Transfers the contents of register A to timer LC and reload register RLC.                                                                                                                                                                                                                               |
| V12 = 0 : (T1F) = 1 | _             | When V12 = 0 : Clears (0) to the T1F flag and skips the next instruction when timer 1 interrupt request flag T1F is "1". When the T1F flag is "0", executes the next instruction.  When V12 = 1 : This instruction is equivalent to the NOP instruction.  (V12: bit 2 of interrupt control register V1) |
| V13 = 0 : (T2F) = 1 | _             | When V13 = 0 : Clears (0) to the T2F flag and skips the next instruction when timer 2 interrupt request flag T2F is "1". When the T2F flag is "0", executes the next instruction.  When V13 = 1 : This instruction is equivalent to the NOP instruction.  (V13: bit 3 of interrupt control register V1) |
| V20 = 0 : (T3F) = 1 | _             | When V20 = 0 : Clears (0) to the T3F flag and skips the next instruction when timer 3 interrupt request flag T3F is "1". When the T3F flag is "0", executes the next instruction.  When V20 = 1 : This instruction is equivalent to the NOP instruction.  (V20: bit 0 of interrupt control register V2) |

| Para                   |          |    |    |    |    | lr | nstru | ction | coc | le |                |   |               |   | of              | of               |                                                                               |
|------------------------|----------|----|----|----|----|----|-------|-------|-----|----|----------------|---|---------------|---|-----------------|------------------|-------------------------------------------------------------------------------|
| Type of instructions   | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4    | Dз    | D2  | D1 | D <sub>0</sub> |   | kade<br>notat |   | Number of words | Number of cycles | Function                                                                      |
|                        | IAP0     | 1  | 0  | 0  | 1  | 1  | 0     | 0     | 0   | 0  | 0              | 2 | 6             | 0 | 1               | 1                | (A) ← (P0)                                                                    |
|                        | OP0A     | 1  | 0  | 0  | 0  | 1  | 0     | 0     | 0   | 0  | 0              | 2 | 2             | 0 | 1               | 1                | (P0) ← (A)                                                                    |
|                        | IAP1     | 1  | 0  | 0  | 1  | 1  | 0     | 0     | 0   | 0  | 1              | 2 | 6             | 1 | 1               | 1                | (A) ← (P1)                                                                    |
|                        | OP1A     | 1  | 0  | 0  | 0  | 1  | 0     | 0     | 0   | 0  | 1              | 2 | 2             | 1 | 1               | 1                | (P1) ← (A)                                                                    |
|                        | IAP2     | 1  | 0  | 0  | 1  | 1  | 0     | 0     | 0   | 1  | 0              | 2 | 6             | 2 | 1               | 1                | (A) ← (P2)                                                                    |
|                        | OP2A     | 1  | 0  | 0  | 0  | 1  | 0     | 0     | 0   | 1  | 0              | 2 | 2             | 2 | 1               | 1                | (P2) ← (A)                                                                    |
|                        | IAP3     | 1  | 0  | 0  | 1  | 1  | 0     | 0     | 0   | 1  | 1              | 2 | 6             | 3 | 1               | 1                | (A) ← (P3)                                                                    |
|                        | ОРЗА     | 1  | 0  | 0  | 0  | 1  | 0     | 0     | 0   | 1  | 1              | 2 | 2             | 3 | 1               | 1                | (P3) ← (A)                                                                    |
|                        | CLD      | 0  | 0  | 0  | 0  | 0  | 1     | 0     | 0   | 0  | 1              | 0 | 1             | 1 | 1               | 1                | (D) ← 1                                                                       |
|                        | RD       | 0  | 0  | 0  | 0  | 0  | 1     | 0     | 1   | 0  | 0              | 0 | 1             | 4 | 1               | 1                | $ \begin{array}{l} (D(Y)) \leftarrow 0 \\ (Y) = 0 \text{ to } 7 \end{array} $ |
|                        | SD       | 0  | 0  | 0  | 0  | 0  | 1     | 0     | 1   | 0  | 1              | 0 | 1             | 5 | 1               | 1                | $ (D(Y)) \leftarrow 1 $ $ (Y) = 0 \text{ to } 7 $                             |
| tion                   | SZD      | 0  | 0  | 0  | 0  | 1  | 0     | 0     | 1   | 0  | 0              | 0 | 2             | 4 | 2               | 2                | (D(Y)) = 0 ?<br>(Y) = 0 to 5                                                  |
| pera                   |          | 0  | 0  | 0  | 0  | 1  | 0     | 1     | 0   | 1  | 1              | 0 | 2             | В |                 |                  |                                                                               |
| tput o                 | RCP      | 1  | 0  | 1  | 0  | 0  | 0     | 1     | 1   | 0  | 0              | 2 | 8             | С | 1               | 1                | (C) ← 0                                                                       |
| Input/Output operation | SCP      | 1  | 0  | 1  | 0  | 0  | 0     | 1     | 1   | 0  | 1              | 2 | 8             | D | 1               | 1                | (C) ← 1                                                                       |
| d <u>u</u>             | TFR0A    | 1  | 0  | 0  | 0  | 1  | 0     | 1     | 0   | 0  | 0              | 2 | 2             | 8 | 1               | 1                | (FR0) ← (A)                                                                   |
|                        | TFR1A    | 1  | 0  | 0  | 0  | 1  | 0     | 1     | 0   | 0  | 1              | 2 | 2             | 9 | 1               | 1                | (FR1) ← (A)                                                                   |
|                        | TFR2A    | 1  | 0  | 0  | 0  | 1  | 0     | 1     | 0   | 1  | 0              | 2 | 2             | Α | 1               | 1                | $(FR2) \leftarrow (A)$                                                        |
|                        | TFR3A    | 1  | 0  | 0  | 0  | 1  | 0     | 1     | 0   | 1  | 1              | 2 | 2             | В | 1               | 1                | (FR3) ← (A)                                                                   |
|                        | TAPU0    | 1  | 0  | 0  | 1  | 0  | 1     | 0     | 1   | 1  | 1              | 2 | 5             | 7 | 1               | 1                | (A) ← (PU0)                                                                   |
|                        | TPU0A    | 1  | 0  | 0  | 0  | 1  | 0     | 1     | 1   | 0  | 1              | 2 | 2             | D | 1               | 1                | (PU0) ← (A)                                                                   |
|                        | TAPU1    | 1  | 0  | 0  | 1  | 0  | 1     | 1     | 1   | 1  | 0              | 2 | 5             | Ε | 1               | 1                | (A) ← (PU1)                                                                   |
|                        | TPU1A    | 1  | 0  | 0  | 0  | 1  | 0     | 1     | 1   | 1  | 0              | 2 | 2             | Ε | 1               | 1                | (PU1) ← (A)                                                                   |
|                        | TAPU2    | 1  | 0  | 0  | 1  | 0  | 1     | 1     | 1   | 1  | 1              | 2 | 5             | F | 1               | 1                | (A) ← (PU2)                                                                   |
|                        | TPU2A    | 1  | 0  | 0  | 0  | 1  | 0     | 1     | 1   | 1  | 1              | 2 | 2             | F | 1               | 1                | (PU2) ← (A)                                                                   |
|                        | TAPU3    | 1  | 0  | 0  | 1  | 0  | 1     | 1     | 1   | 0  | 1              | 2 | 5             | D | 1               | 1                | (A) ← (PU3)                                                                   |
|                        | TPU3A    | 1  | 0  | 0  | 0  | 0  | 0     | 1     | 0   | 0  | 0              | 2 | 0             | 8 | 1               | 1                | (PU3) ← (A)                                                                   |

| Skip condition           | Carry flag CY | Detailed description                                                                                                                                               |
|--------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                        | _             | Transfers the input of port P0 to register A.                                                                                                                      |
| -                        | _             | Outputs the contents of register A to port P0.                                                                                                                     |
| -                        | _             | Transfers the input of port P1 to register A.                                                                                                                      |
| -                        | _             | Outputs the contents of register A to port P1.                                                                                                                     |
| -                        | _             | Transfers the input of port P2 to the register A.                                                                                                                  |
| -                        | _             | Outputs the contents of the register A to port P2.                                                                                                                 |
| -                        | _             | Transfers the input of port P3 to the register A.                                                                                                                  |
| -                        | _             | Outputs the contents of the register A to port P3.                                                                                                                 |
| -                        | _             | Sets (1) to port D.                                                                                                                                                |
| -                        | _             | Clears (0) to a bit of port D specified by register Y.                                                                                                             |
| -                        | _             | Sets (1) to a bit of port D specified by register Y.                                                                                                               |
| (D(Y)) = 0<br>Y = 0 to 4 | -             | Skips the next instruction when a bit of port D specified by register Y is "0". Executes the next instruction when a bit of port D specified by register Y is "1". |
| -                        | _             | Clears (0) to port C.                                                                                                                                              |
| -                        | _             | Sets (1) to port C.                                                                                                                                                |
| -                        | _             | Transfers the contents of register A to port output structure control register FR0.                                                                                |
| -                        | _             | Transfers the contents of register A to port output structure control register FR1.                                                                                |
| -                        | _             | Transfers the contents of register A to port output structure control register FR2.                                                                                |
| -                        | _             | Transfers the contents of register A to port output structure control register FR3.                                                                                |
| -                        | _             | Transfers the contents of pull-up control register PU0 to register A.                                                                                              |
| -                        | _             | Transfers the contents of register A to pull-up control register PU0.                                                                                              |
| -                        | _             | Transfers the contents of pull-up control register PU1 to register A.                                                                                              |
| -                        | _             | Transfers the contents of register A to pull-up control register PU1.                                                                                              |
| -                        | _             | Transfers the contents of pull-up control register PU2 to register A.                                                                                              |
| -                        | _             | Transfers the contents of register A to pull-up control register PU2.                                                                                              |
| -                        | _             | Transfers the contents of pull-up control register PU3 to register A.                                                                                              |
| _                        | _             | Transfers the contents of register A to pull-up control register PU3.                                                                                              |

| Para<br>meter          |          |    |    |    |    | Ir             | nstru | ction | coc | le |                |   |               |   | r of<br>s          | r of<br>s        |                                    |
|------------------------|----------|----|----|----|----|----------------|-------|-------|-----|----|----------------|---|---------------|---|--------------------|------------------|------------------------------------|
| Type of instructions   | Mnemonic | D9 | D8 | D7 | D6 | D <sub>5</sub> | D4    | Дз    | D2  | D1 | D <sub>0</sub> | l | xade<br>notat |   | Number of<br>words | Number of cycles | Function                           |
|                        | TAK0     | 1  | 0  | 0  | 1  | 0              | 1     | 0     | 1   | 1  | 0              | 2 | 5             | 6 | 1                  | 1                | (A) ← (K0)                         |
|                        | TK0A     | 1  | 0  | 0  | 0  | 0              | 1     | 1     | 0   | 1  | 1              | 2 | 1             | В | 1                  | 1                | $(K0) \leftarrow (A)$              |
| tion                   | TAK1     | 1  | 0  | 0  | 1  | 0              | 1     | 1     | 0   | 0  | 1              | 2 | 5             | 9 | 1                  | 1                | (A) ← (K1)                         |
| opera                  | TK1A     | 1  | 0  | 0  | 0  | 0              | 1     | 0     | 1   | 0  | 0              | 2 | 1             | 4 | 1                  | 1                | (K1) ← (A)                         |
| utput                  | TAK2     | 1  | 0  | 0  | 1  | 0              | 1     | 1     | 0   | 1  | 0              | 2 | 5             | Α | 1                  | 1                | $(A) \leftarrow (K2)$              |
| Input/Output operation | TK2A     | 1  | 0  | 0  | 0  | 0              | 1     | 0     | 1   | 0  | 1              | 2 | 1             | 5 | 1                  | 1                | (K2) ← (A)                         |
| 드                      | TAK3     | 1  | 0  | 0  | 1  | 0              | 1     | 1     | 0   | 1  | 1              | 2 | 5             | В | 1                  | 1                | (A) ← (K3)                         |
|                        | TK3A     | 1  | 0  | 0  | 0  | 1              | 0     | 1     | 1   | 0  | 0              | 2 | 2             | С | 1                  | 1                | (K3) ← (A)                         |
|                        | TAL1     | 1  | 0  | 0  | 1  | 0              | 0     | 1     | 0   | 1  | 0              | 2 | 4             | Α | 1                  | 1                | (A) ← (L1)                         |
|                        | TL1A     | 1  | 0  | 0  | 0  | 0              | 0     | 1     | 0   | 1  | 0              | 2 | 0             | Α | 1                  | 1                | (L1) ← (A)                         |
| ion                    | TL2A     | 1  | 0  | 0  | 0  | 0              | 0     | 1     | 0   | 1  | 1              | 2 | 0             | В | 1                  | 1                | (L2) ← (A)                         |
| LCD operation          | TL3A     | 1  | 0  | 0  | 0  | 0              | 0     | 1     | 1   | 0  | 0              | 2 | 0             | С | 1                  | 1                | (L3) ← (A)                         |
| ° CD                   | TC1A     | 1  | 0  | 1  | 0  | 1              | 0     | 1     | 0   | 0  | 0              | 2 | Α             | 8 | 1                  | 1                | (C1) ← (A)                         |
| _                      | TC2A     | 1  | 0  | 1  | 0  | 1              | 0     | 1     | 0   | 0  | 1              | 2 | Α             | 9 | 1                  | 1                | $(C2) \leftarrow (A)$              |
|                        | ТСЗА     | 1  | 0  | 0  | 0  | 1              | 0     | 0     | 1   | 1  | 0              | 2 | 2             | 6 | 1                  | 1                | (C3) ← (A)                         |
|                        | CRCK     | 1  | 0  | 1  | 0  | 0              | 1     | 1     | 0   | 1  | 1              | 2 | 9             | В | 1                  | 1                | RC oscillator selected             |
| Clock operation        | TAMR     | 1  | 0  | 0  | 1  | 0              | 1     | 0     | 0   | 1  | 0              | 2 | 5             | 2 | 1                  | 1                | $(A) \leftarrow (MR)$              |
| yk op€                 | TMRA     | 1  | 0  | 0  | 0  | 0              | 1     | 0     | 1   | 1  | 0              | 2 | 1             | 6 | 1                  | 1                | $(MR) \leftarrow (A)$              |
| Clox                   | TRGA     | 1  | 0  | 0  | 0  | 0              | 0     | 1     | 0   | 0  | 1              | 2 | 0             | 9 | 1                  | 1                | $(RG_2-RG_0) \leftarrow (A_2-A_0)$ |

| Skip condition | Carry flag CY | Detailed description                                                                                   |
|----------------|---------------|--------------------------------------------------------------------------------------------------------|
| -              | -             | Transfers the contents of key-on wakeup control register K0 to register A.                             |
| -              | _             | Transfers the contents of register A to key-on wakeup control register K0.                             |
| -              | _             | Transfers the contents of key-on wakeup control register K1 to register A.                             |
| -              | _             | Transfers the contents of register A to key-on wakeup control register K1.                             |
| -              | _             | Transfers the contents of key-on wakeup control register K2 to register A.                             |
| -              | _             | Transfers the contents of register A to key-on wakeup control register K2.                             |
| -              | _             | Transfers the contents of key-on wakeup control register K3 to register A.                             |
| -              | _             | Transfers the contents of register A to key-on wakeup control register K3.                             |
| -              | _             | Transfers the contents of the LCD control register L1 to register A.                                   |
| -              | _             | Transfers the contents of register A to the LCD control register L1.                                   |
| -              | _             | Transfers the contents of register A to the LCD control register L2.                                   |
| -              | _             | Transfers the contents of register A to the LCD control register L3.                                   |
| -              | _             | Transfers the contents of register A to the LCD control register C1.                                   |
| -              | _             | Transfers the contents of register A to the LCD control register C2.                                   |
| _              | _             | Transfers the contents of register A to the LCD control register C3.                                   |
| -              | _             | Selects the RC oscillation circuit for main clock, stops the on-chip oscillator (internal oscillator). |
| -              | _             | Transfers the contents of clock control regiser MR to register A.                                      |
| -              | _             | Transfers the contents of register A to clock control register MR.                                     |
| -              | _             | Transfers the contents of register A to clock control register RG.                                     |

| Para                 |          |    |    |    |    | lr | nstru | ction | cod            | le |                |   |               |   | r of               | r of<br>s        |                                                          |  |
|----------------------|----------|----|----|----|----|----|-------|-------|----------------|----|----------------|---|---------------|---|--------------------|------------------|----------------------------------------------------------|--|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4    | Дз    | D <sub>2</sub> | D1 | D <sub>0</sub> |   | kade<br>notat |   | Number of<br>words | Number of cycles | Function                                                 |  |
|                      | NOP      | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0              | 0  | 0              | 0 | 0             | 0 | 1                  | 1                | (PC) ← (PC) + 1                                          |  |
|                      | POF      | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0              | 1  | 0              | 0 | 0             | 2 | 1                  | 1                | Transition to clock operating mode                       |  |
|                      | POF2     | 0  | 0  | 0  | 0  | 0  | 0     | 1     | 0              | 0  | 0              | 0 | 0             | 8 | 1                  | 1                | Transition to RAM back-up mode                           |  |
|                      | EPOF     | 0  | 0  | 0  | 1  | 0  | 1     | 1     | 0              | 1  | 1              | 0 | 5             | В | 1                  | 1                | POF or POF2 instruction valid                            |  |
|                      | SNZP     | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0              | 1  | 1              | 0 | 0             | 3 | 1                  | 1                | (P) = 1 ?                                                |  |
| Other operation      | WRST     | 1  | 0  | 1  | 0  | 1  | 0     | 0     | 0              | 0  | 0              | 2 | Α             | 0 | 1                  | 1                | (WDF1) = 1 ?<br>(WDF1) ← 0                               |  |
|                      | DWDT     | 1  | 0  | 1  | 0  | 0  | 1     | 1     | 1              | 0  | 0              | 2 | 9             | С | 1                  | 1                | Stop of watchdog timer function enabled                  |  |
|                      | SRST     | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0              | 0  | 1              | 0 | 0             | 1 | 1                  | 1                | System reset                                             |  |
|                      | RUPT     | 0  | 0  | 0  | 1  | 0  | 1     | 1     | 0              | 0  | 0              | 0 | 5             | 8 | 1                  | 1                | (UPTF) ← 0                                               |  |
|                      | SUPT     | 0  | 0  | 0  | 1  | 0  | 1     | 1     | 0              | 0  | 1              | 0 | 5             | 9 | 1                  | 1                | (UPTF) ← 1                                               |  |
|                      | SVDE     | 1  | 0  | 1  | 0  | 0  | 1     | 0     | 0              | 1  | 1              | 2 | 9             | 3 | 1                  | 1                | At power down mode, voltage drop detection circuit valid |  |
|                      | SNZVD    | 1  | 0  | 1  | 0  | 0  | 0     | 1     | 0              | 1  | 0              | 2 | 8             | Α | 1                  | 1                | (VDF) = 1?                                               |  |

| Skip condition | Carry flag CY | Detailed description                                                                                                                                                                                                                                                           |
|----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -              | _             | No operation; Adds 1 to program counter value, and others remain unchanged.                                                                                                                                                                                                    |
| -              | _             | Puts the system in clock operating mode by executing the POF instruction after executing the EPOF instruction.                                                                                                                                                                 |
| -              | _             | Puts the system in RAM back-up state by executing the POF2 instruction after executing the EPOF instruction.                                                                                                                                                                   |
| -              | _             | Makes the immediate after POF or POF2 instruction valid by executing the EPOF instruction.                                                                                                                                                                                     |
| (P) = 1        | _             | Skips the next instruction when the P flag is "1". After skipping, the P flag remains unchanged. Executes the next instruction when the P flag is "0".                                                                                                                         |
| (WDF1) = 1     |               | Clears (0) to the WDF1 flag and skips the next instruction when watchdog timer flag WDF1 is "1". When the WDF1 flag is "0", executes the next instruction. Also, stops the watchdog timer function when executing the WRST instruction immediately after the DWDT instruction. |
| -              | _             | Stops the watchdog timer function by the WRST instruction after executing the DWDT instruction.                                                                                                                                                                                |
| _              | _             | System reset occurs.                                                                                                                                                                                                                                                           |
| _              | _             | Clears (0) to the high-order bit reference enable flag UPTF.                                                                                                                                                                                                                   |
| -              | _             | Sets (1) to the high-order bit reference enable flag UPTF.                                                                                                                                                                                                                     |
| (VDF) = 1      | _             | Skips the next instruction when voltage drop detection circuit flag VDF is "1". Execute instruction when VPF is "0".  After skipping, the contents of VDF remains unchanged.                                                                                                   |
| _              | _             | Validates the voltage drop detection circuit at power down (clock operating mode and RAM back-up mode).                                                                                                                                                                        |

### **INSTRUCTION CODE TABLE**

|      | D9–<br>D4 | 000000 | 000001 | 000010   | 000011    | 000100  | 000101  | 000110  | 000111   | 001000     | 001001     | 001010     | 001011 | 001100 | 001101 | 001110 | 001111 | to    | 011000<br>to<br>011111 |
|------|-----------|--------|--------|----------|-----------|---------|---------|---------|----------|------------|------------|------------|--------|--------|--------|--------|--------|-------|------------------------|
|      | Hex,      | 00     | 01     | 02       | 03        | 04      | 05      | 06      | 07       | 08         | 09         | 0A         | 0B     | 0C     | 0D     | 0E     | 0F     | 10–17 | 18–F                   |
| 0000 | 0         | NOP    | BLA    | SZB<br>0 | BMLA      | -       | TASP    | A<br>0  | LA<br>0  | TABP<br>0  | TABP<br>16 | TABP<br>32 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 0001 | 1         | SRST   | CLD    | SZB<br>1 | _         | _       | TAD     | A<br>1  | LA<br>1  | TABP<br>1  | TABP<br>17 | TABP<br>33 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 0010 | 2         | POF    | _      | SZB<br>2 | _         | _       | TAX     | A<br>2  | LA<br>2  | TABP<br>2  | TABP<br>18 | TABP<br>34 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 0011 | 3         | SNZP   | INY    | SZB<br>3 | _         | _       | TAZ     | A<br>3  | LA<br>3  | TABP<br>3  | TABP<br>19 | TABP<br>35 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 0100 | 4         | DI     | RD     | SZD      | _         | RT      | TAV1    | A<br>4  | LA<br>4  | TABP<br>4  | TABP<br>20 | TABP<br>36 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 0101 | 5         | EI     | SD     | SEAn     | _         | RTS     | TAV2    | A<br>5  | LA<br>5  | TABP<br>5  | TABP<br>21 | TABP<br>37 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 0110 | 6         | RC     | _      | SEAM     | _         | RTI     | _       | A<br>6  | LA<br>6  | TABP<br>6  | TABP<br>22 | TABP<br>38 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 0111 | 7         | SC     | DEY    | _        | _         | _       | _       | A<br>7  | LA<br>7  | TABP<br>7  | TABP<br>23 | TABP<br>39 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 1000 | 8         | POF2   | AND    | _        | SNZ0      | LZ<br>0 | RUPT    | A<br>8  | LA<br>8  | TABP<br>8  | TABP<br>24 | TABP<br>40 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 1001 | 9         | -      | OR     | TDA      | _         | LZ<br>1 | SUPT    | A<br>9  | LA<br>9  | TABP<br>9  | TABP<br>25 | TABP<br>41 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 1010 | Α         | AM     | TEAB   | TABE     | SNZI<br>0 | LZ<br>2 | -       | A<br>10 | LA<br>10 | TABP<br>10 | TABP<br>26 | TABP<br>42 | -      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 1011 | В         | AMC    | _      | _        | _         | LZ<br>3 | EPOF    | A<br>11 | LA<br>11 | TABP<br>11 | TABP<br>27 | TABP<br>43 | _      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 1100 | С         | TYA    | СМА    | -        | _         | RB<br>0 | SB<br>0 | A<br>12 | LA<br>12 | TABP<br>12 | TABP<br>28 | TABP<br>44 | -      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 1101 | D         | _      | RAR    | -        | _         | RB<br>1 | SB<br>1 | A<br>13 | LA<br>13 | TABP<br>13 | TABP<br>29 | TABP<br>45 | -      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 1110 | Е         | TBA    | TAB    | -        | TV2A      | RB<br>2 | SB<br>2 | A<br>14 | LA<br>14 | TABP<br>14 | TABP<br>30 | TABP<br>46 | -      | BML    | BML    | BL     | BL     | ВМ    | В                      |
| 1111 | F         | _      | TAY    | SZC      | TV1A      | RB<br>3 | SB<br>3 | A<br>15 | LA<br>15 | TABP<br>15 | TABP<br>31 | TABP<br>47 | -      | BML    | BML    | BL     | BL     | ВМ    | В                      |
|      |           |        |        |          |           |         |         |         | •        |            |            |            |        |        |        |        |        |       |                        |

The above table shows the relationship between machine language codes and machine language instructions. D<sub>3</sub>-D<sub>0</sub> show the low-order 4 bits of the machine language code, and D<sub>9</sub>-D<sub>4</sub> show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "—."

The codes for the second word of a two-word instruction are described below.

|      | The second word |
|------|-----------------|
| BL   | 10 paaa aaaa    |
| BML  | 10 paaa aaaa    |
| BLA  | 10 pp00 pppp    |
| BMLA | 10 pp00 pppp    |
| SEA  | 00 0111 nnnn    |
| SZD  | 00 0010 1011    |

### **INSTRUCTION CODE TABLE**

|             | D9-<br>D4 | 100000 | 100001 | 100010 | 100011 | 100100 | 100101 | 100110 | 100111 | 101000    | 101001    | 101010 | 101011    | 101100    | 101101    | 101110     | 101111     | 110000<br>to<br>111111 |
|-------------|-----------|--------|--------|--------|--------|--------|--------|--------|--------|-----------|-----------|--------|-----------|-----------|-----------|------------|------------|------------------------|
| D3- \<br>D0 | Hex,      | 20     | 21     | 22     | 23     | 24     | 25     | 26     | 27     | 28        | 29        | 2A     | 2B        | 2C        | 2D        | 2E         | 2F         | 30–3F                  |
| 0000        | 0         | -      | TW3A   | OP0A   | T1AB   | -      | _      | IAP0   | TAB1   | SNZT<br>1 | _         | WRST   | TMA<br>0  | TAM<br>0  | XAM<br>0  | XAMI<br>0  | XAMD<br>0  | LXY                    |
| 0001        | 1         | _      | TW4A   | OP1A   | T2AB   | _      | _      | IAP1   | TAB2   | SNZT<br>2 | _         | _      | TMA<br>1  | TAM<br>1  | XAM<br>1  | XAMI<br>1  | XAMD<br>1  | LXY                    |
| 0010        | 2         | _      | _      | OP2A   | _      | -      | TAMR   | IAP2   | -      | SNZT<br>3 | -         | -      | TMA<br>2  | TAM<br>2  | XAM<br>2  | XAMI<br>2  | XAMD<br>2  | LXY                    |
| 0011        | 3         | _      | -      | ОР3А   | _      | -      | TAI1   | IAP3   | _      | _         | SVDE      | -      | TMA<br>3  | TAM<br>3  | XAM<br>3  | XAMI<br>3  | XAMD<br>3  | LXY                    |
| 0100        | 4         | _      | TK1A   | _      | _      | -      | -      | _      | _      | _         | T2HA<br>B | -      | TMA<br>4  | TAM<br>4  | XAM<br>4  | XAMI<br>4  | XAMD<br>4  | LXY                    |
| 0101        | 5         | _      | TK2A   | _      | TPSAB  | -      | -      | _      | TABPS  | _         | T2R2<br>L | -      | TMA<br>5  | TAM<br>5  | XAM<br>5  | XAMI<br>5  | XAMD<br>5  | LXY                    |
| 0110        | 6         | _      | TMRA   | ТСЗА   | _      | -      | TAK0   | _      | _      | _         | _         | -      | TMA<br>6  | TAM<br>6  | XAM<br>6  | XAMI<br>6  | XAMD<br>6  | LXY                    |
| 0111        | 7         | _      | TI1A   | _      | _      | -      | TAPU0  | _      | _      | _         | _         | -      | TMA<br>7  | TAM<br>7  | XAM<br>7  | XAMI<br>7  | XAMD<br>7  | LXY                    |
| 1000        | 8         | TPU3A  | -      | TFR0A  | _      | -      | -      | _      | _      | _         | _         | TC1A   | TMA<br>8  | TAM<br>8  | XAM<br>8  | XAMI<br>8  | XAMD<br>8  | LXY                    |
| 1001        | 9         | TRGA   | -      | TFR1A  | _      | -      | TAK1   | _      | _      | _         | _         | TC2A   | TMA<br>9  | TAM<br>9  | XAM<br>9  | XAMI<br>9  | XAMD<br>9  | LXY                    |
| 1010        | Α         | TL1A   | _      | TFR2A  | _      | TAL1   | TAK2   | -      | -      | SNZV<br>D | -         | TPAA   | TMA<br>10 | TAM<br>10 | XAM<br>10 | XAMI<br>10 | XAMD<br>10 | LXY                    |
| 1011        | В         | TL2A   | TK0A   | TFR3A  | _      | TAW1   | TAK3   | -      | -      | -         | CRCK      | _      | TMA<br>11 | TAM<br>11 | XAM<br>11 | XAMI<br>11 | XAMD<br>11 | LXY                    |
| 1100        | С         | TL3A   | _      | ТКЗА   | _      | TAW2   | _      | -      | -      | RCP       | DWDT      | _      | TMA<br>12 | TAM<br>12 | XAM<br>12 | XAMI<br>12 | XAMD<br>12 | LXY                    |
| 1101        | D         | TLCA   | -      | TPU0A  | -      | TAW3   | TAPU3  | -      | -      | SCP       | -         | -      | TMA<br>13 | TAM<br>13 | XAM<br>13 | XAMI<br>13 | XAMD<br>13 | LXY                    |
| 1110        | Е         | TW1A   | -      | TPU1A  | _      | TAW4   | TAPU1  | -      | -      | -         | _         | -      | TMA<br>14 | TAM<br>14 | XAM<br>14 | XAMI<br>14 | XAMD<br>14 | LXY                    |
| 1111        | F         | TW2A   | -      | TPU2A  | TR1AB  | -      | TAPU2  | -      | -      | -         | -         | -      | TMA<br>15 | TAM<br>15 | XAM<br>15 | XAMI<br>15 | XAMD<br>15 | LXY                    |

The above table shows the relationship between machine language codes and machine language instructions. D<sub>3</sub>–D<sub>0</sub> show the low-order 4 bits of the machine language code, and D<sub>9</sub>–D<sub>4</sub> show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "—."

The codes for the second word of a two-word instruction are described below.

|      | The second word |
|------|-----------------|
| BL   | 10 paaa aaaa    |
| BML  | 10 paaa aaaa    |
| BLA  | 10 pp00 pppp    |
| BMLA | 10 pp00 pppp    |
| SEA  | 00 0111 nnnn    |
| SZD  | 00 0010 1011    |

## **Electrical characteristics**

## Absolute maximum ratings

## Table 30 Absolute maximum ratings

| Symbol | Parameter                                                        | Conditions                          | Ratings         | Unit |
|--------|------------------------------------------------------------------|-------------------------------------|-----------------|------|
| VDD    | Supply voltage                                                   | -                                   | -0.3 to 6.5     | V    |
| Vı     | Input voltage P0, P1, P2, P3, D0-D5, RESET, XIN, XCIN, INT, CNTR | -                                   | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage P0, P1, P2, P3, D0-D7, RESET                      | Output transistors in cut-off state | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage C/CNTR, Xout, Xcout                               | -                                   | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage SEGo to SEG31, COMo to COM3                       | -                                   | -0.3 to VDD+0.3 | V    |
| Pd     | Power dissipation                                                | Ta = 25 °C                          | 300             | mW   |
| Topr   | Operating temperature range                                      | -                                   | -20 to 85       | °C   |
| Tstg   | Storage temperature range                                        | -                                   | -40 to 125      | °C   |

## **Recommended operating conditions**

Table 31 Recommended operating conditions 1 (Ta = -20 °C to 85 °C, VDD = 1.8 to 5.5 V, unless otherwise noted)

| Symbol             | Parameter                                                      | Conditions                    |          | Limits  |        | Uni     |          |
|--------------------|----------------------------------------------------------------|-------------------------------|----------|---------|--------|---------|----------|
|                    |                                                                |                               |          | Min.    | Тур.   | Max.    |          |
| Vdd                | Supply voltage                                                 | f(STCK) ≤ 6MHz                |          | 4       |        | 5.5     | V        |
|                    | (with a ceramic resonator)                                     | f(STCK) ≤ 4.4MHz              |          | 2.7     |        | 5.5     |          |
|                    |                                                                | f(STCK) ≤ 2.2MHz              |          | 2       |        | 5.5     |          |
|                    |                                                                | f(STCK) ≤ 1.1MHz              |          | 1.8     |        | 5.5     |          |
| Vdd                | Supply voltage                                                 | f(STCK) ≤ 4.8MHz              |          | 4       |        | 5.5     | V        |
|                    | (when an external clock is                                     | f(STCK) ≤ 3.2MHz              |          | 2.7     |        | 5.5     |          |
|                    | used)                                                          | f(STCK) ≤ 1.6MHz              |          | 2       |        | 5.5     |          |
|                    |                                                                | f(STCK) ≤ 0.8MHz              |          | 1.8     |        | 5.5     |          |
| VDD                | Supply voltage (when RC oscillation is used)                   | f(STCK) ≤ 4.4 MHz             |          | 2.7     |        | 5.5     | V        |
| Vdd                | Supply voltage<br>(when quartz-crystal oscillation<br>is used) | f(STCK) ≤ 50 kHz              |          | 1.8     |        | 5.5     | V        |
| VDD                | Supply voltage<br>(when on-chip oscillation is<br>used)        |                               |          | 1.8     |        | 5.5     | V        |
| VRAM               | RAM back-up voltage                                            | (at RAM back-up)              |          | 1.6     |        | 5.5     | V        |
| Vss                | Supply voltage                                                 |                               |          |         | 0      |         | V        |
| VLC3               | LCD power supply (Note 1)                                      |                               | 1.8      |         | Vdd    | V       |          |
| ViH                | "H" level input voltage                                        | P0, P1, P2, P3, D0-D5         | 0.8Vpp   |         | VDD    | V       |          |
|                    |                                                                | XIN, XCIN                     | 0.7Vdd   |         | VDD    |         |          |
|                    |                                                                | RESET                         |          | 0.85Vpd |        | Vdd     |          |
|                    |                                                                | INT                           |          | 0.85Vpd |        | VDD     |          |
|                    |                                                                | CNTR                          |          | 0.8Vpp  |        | VDD     |          |
| VIL                | "L" level input voltage                                        | P0, P1, P2, P3, D0–D5         |          | 0.0700  |        | 0.2VDD  | V        |
| VIL                | 2 level input voltage                                          | Xin, Xcin                     | 0        |         | 0.2VDD |         |          |
|                    |                                                                | RESET                         |          | 0       |        | 0.3VDD  |          |
|                    |                                                                |                               |          | 0       |        | 0.15Vpp | ł        |
|                    |                                                                | INT                           |          |         |        |         |          |
|                    | (1 m)                                                          | CNTR                          | T.,,     | 0       |        | 0.15VDD |          |
| lOH(peak)          | "H" level peak output current                                  | P0, P1, P2, P3, D0–D5         | VDD = 5V |         |        | -20     | m        |
|                    |                                                                | 0.001770                      | VDD = 3V |         |        | -10     | ļ        |
|                    |                                                                | C/CNTR                        | VDD = 5V |         |        | -30     | ļ        |
|                    | (1 m)                                                          | Do D. Do Do D                 | VDD = 3V |         |        | -15     | -        |
| OH(avg)            | "H" level average output current (Note 2)                      | P0, P1, P2, P3, D0–D5         | VDD = 5V |         |        | -10     | m.       |
|                    | (Note 2)                                                       |                               | VDD = 3V |         |        | -5      | ļ        |
|                    |                                                                | C/CNTR                        | VDD = 5V |         |        | -20     | ļ        |
|                    |                                                                |                               | VDD = 3V |         |        | -10     |          |
| OL(peak)           | "L" level peak output current                                  | P0, P1, P2, P3, D0-D7, C/CNTR | VDD = 5V |         |        | 24      | m        |
|                    |                                                                |                               | VDD = 3V |         |        | 12      | ļ        |
|                    |                                                                | RESET                         | VDD = 5V |         |        | 10      | ļ        |
|                    |                                                                |                               | VDD = 3V |         |        | 4       | ļ        |
| OL(avg)            | "L" level average output current                               | P0, P1, P2, P3, D0-D7, C/CNTR | VDD = 5V |         |        | 15      | m        |
|                    | (Note 2)                                                       |                               | VDD = 3V |         |        | 7       | 1        |
|                    |                                                                | RESET                         | VDD = 5V |         |        | 5       |          |
|                    |                                                                | VDD =                         |          |         |        | 2       | <u> </u> |
| Σ <b>I</b> OH(avg) | "H" level total average current                                |                               |          |         |        | -40     | m.       |
|                    |                                                                | P1, P2, P3, D0–D5             |          |         |        | -40     | <u> </u> |
| $\Sigma$ lOL(avg)  | "L" level total average current                                | P0, C/CNTR                    |          |         |        | 40      | m        |
|                    |                                                                | P1, P2, P3, D0-D7, RESET      |          |         | 40     | 1       |          |

Note 1. At 1/2 bias: VLC1 = VLC2 = (1/2)•VLC3
At 1/3 bias: VLC1 = (1/3)•VLC3, VLC2 = (2/3)•VLC3
Note 2. The average output current is the average value during 100ms.

Table 32 Recommended operating conditions 2 (Ta = -20 °C to 85 °C, VDD = 1.8 to 5.5 V, unless otherwise noted)

| Symbol   | Parameter                                                        | Conditio                     |                      |           | Limits |           | Unit |
|----------|------------------------------------------------------------------|------------------------------|----------------------|-----------|--------|-----------|------|
| Symbol   | Parameter                                                        | Conditio                     | ns                   | Min.      | Тур.   | Max.      | Unit |
| f(XIN)   | Oscillation frequency                                            | f(STCK) = f(XIN)             | VDD = 4.0 V to 5.5 V |           |        | 6         | MHz  |
|          | (with a ceramic resonator)                                       |                              | VDD = 2.7 V to 5.5 V |           |        | 4.4       |      |
|          |                                                                  |                              | VDD = 2 V to 5.5 V   |           |        | 2.2       |      |
|          |                                                                  |                              | VDD = 1.8 V to 5.5 V |           |        | 1.1       |      |
|          |                                                                  | f(STCK) = f(XIN)/2           | VDD = 2.7 V to 5.5 V |           |        | 6         |      |
|          |                                                                  |                              | VDD = 2 V to 5.5 V   |           |        | 4.4       |      |
|          |                                                                  |                              | VDD = 1.8 V to 5.5 V |           |        | 2.2       |      |
|          |                                                                  | f(STCK) = f(XIN)/4, f(XIN)/8 | VDD = 2 V to 5.5 V   |           |        | 6         |      |
|          |                                                                  |                              | VDD = 1.8 V to 5.5 V |           |        | 4.4       |      |
| f(XIN)   | Oscillation frequency                                            | f(STCK) = f(XIN)             | VDD = 4 V to 5.5 V   |           |        | 4.8       | MHz  |
|          | (with an external clock input)                                   |                              | VDD = 2.7 V to 5.5 V |           |        | 3.2       |      |
|          |                                                                  |                              | VDD = 2 V to 5.5 V   |           |        | 1.6       |      |
|          |                                                                  |                              | VDD = 1.8 V to 5.5 V |           |        | 0.8       |      |
|          |                                                                  | f(STCK) = f(XIN)/2           | VDD = 2.7 V to 5.5 V |           |        | 4.8       |      |
|          |                                                                  |                              | VDD = 2 V to 5.5 V   |           |        | 3.2       |      |
|          |                                                                  |                              | VDD = 1.8 V to 5.5 V |           |        | 1.6       |      |
|          |                                                                  | f(STCK) = f(XIN)/4, f(XIN)/8 | VDD = 2 V to 5.5 V   |           |        | 4.8       |      |
|          |                                                                  |                              | VDD = 1.8 V to 5.5 V |           |        | 3.2       |      |
| f(XIN)   | Oscillation frequency (at RC oscillation) (Note 1)               | VDD = 2.7 to 5.5 V           |                      |           |        | 4.4       | MHz  |
| f(Xcin)  | Oscillation frequency (at quarts-crystal oscillation)            | Quartz-crystal oscillator    |                      |           |        | 50        | kHz  |
| f(CNTR)  | Timer external input frequency                                   | CNTR                         |                      |           |        | f(STCK)/6 | Hz   |
| tw(CNTR) | Timer external input period ("H" and "L" pulse width)            | CNTR                         |                      | 3/f(STCK) |        |           | s    |
| TPON     | Power-on reset circuit valid supply voltage rising time (Note 2) | $VDD = 0 \rightarrow 1.8V$   |                      |           |        | 100       | μs   |

Note 1. The frequency is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.

Note 2. If the rising time exceeds the maximum rating value, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage.



Fig 82. System clock (STCK) operating condition map

### **Electrical characteristics**

Table 33 Electrical characteristics 1 (Ta = -20 °C to 85 °C, VDD = 1.8 to 5.5 V, unless otherwise noted)

| Cumala al | D                         |                                                        | Т-                                     | at any ditions                     | Limits |      |      | 1.1:4 |
|-----------|---------------------------|--------------------------------------------------------|----------------------------------------|------------------------------------|--------|------|------|-------|
| Symbol    | Pa                        | arameter                                               | 16                                     | est conditions                     | Min.   | Тур. | Max. | Unit  |
| Vон       | "H" level output voltage  | P0, P1, P2, P3, D0–D5                                  | VDD = 5V                               | IoH = -10mA                        | 3      |      |      | V     |
|           |                           |                                                        |                                        | IOH = -3mA                         | 4.1    |      |      |       |
|           |                           |                                                        | VDD = 3V                               | IoH = -5mA                         | 2.1    |      |      |       |
|           |                           |                                                        |                                        | IOH = −1mA                         | 2.4    |      |      |       |
| Vон       | "H" level output voltage  | C/CNTR                                                 | VDD = 5V                               | IOH = -20mA                        | 3      |      |      | V     |
|           |                           |                                                        |                                        | Iон = −6mA                         | 4.1    |      |      |       |
|           |                           |                                                        | VDD = 3V                               | Iон =-10mA                         | 2.1    |      |      |       |
|           |                           |                                                        |                                        | Iон = −3mA                         | 2.4    |      |      |       |
| Vol       | "L" level output voltage  | P0, P1, P2, P3, D0-D7                                  | VDD = 5V                               | IoL = 15mA                         |        |      | 2    | V     |
|           |                           | C/CNTR                                                 |                                        | IoL = 5mA                          |        |      | 0.9  |       |
|           |                           |                                                        | VDD = 3V                               | IoL = 9mA                          |        |      | 1.4  |       |
|           |                           |                                                        |                                        | IoL = 3mA                          |        |      | 0.9  |       |
| Vol       | "L" level output voltage  | RESET                                                  | VDD = 5V                               | IoL = 5mA                          |        |      | 2    | V     |
|           |                           | 112021                                                 |                                        | IoL = 1mA                          |        |      | 0.6  |       |
|           |                           |                                                        | VDD = 3V                               | IoL = 2mA                          |        |      | 0.9  |       |
| Іін       | "H" level input current   | P0, P1, P2, P3, D0-D5<br>RESET, XIN, XCIN, INT<br>CNTR | VI = VDD                               |                                    |        |      | 2    | μΑ    |
| IIL       | "L" level input current   | P0, P1, P2, P3, D0-D5<br>RESET, XIN, XCIN, INT<br>CNTR | VI = 0V<br>P0, P1, P2, P<br>No pull-up | 3                                  |        |      | -2   | μΑ    |
| Rpu       | Pull-up resistor value    | P0, P1, P2, P3                                         | Vi = 0V                                | VDD = 5V                           | 30     | 60   | 125  | kΩ    |
|           |                           | RESET                                                  |                                        | VDD = 3V                           | 50     | 120  | 250  |       |
| VT+-VT-   | Hysteresis                | RESET                                                  | VDD = 5V                               |                                    |        | 1    |      | V     |
|           | Tryotoroolo               | KLOLI                                                  | VDD = 3V                               |                                    | 0.4    |      |      |       |
| VT+-VT-   | Hysteresis                | INT                                                    | VDD = 5V                               |                                    |        | 0.6  |      | V     |
|           | ,010.00.0                 |                                                        | VDD = 3V                               |                                    |        | 0.3  |      |       |
| VT+-VT-   | Hysteresis                | CNTR                                                   | VDD = 5V                               |                                    |        | 0.2  |      | V     |
|           |                           |                                                        | VDD = 3V                               |                                    |        | 0.2  |      |       |
| f(RING)   | On-chip oscillator clock  | frequency                                              | VDD = 5V                               |                                    | 200    | 500  | 700  | kHz   |
| ,         | ·                         | , ,                                                    | VDD = 3V                               |                                    | 100    | 250  | 400  |       |
| Δf(XIN)   | Frequency error           | or of external RC not included)                        | VDD = 5V ± 10                          | %, Ta = center 25 °C               |        |      | ± 17 | %     |
|           | (Note 1)                  | ,                                                      | $VDD = 3V \pm 10$                      | %, Ta = center 25 °C               |        |      | ± 17 |       |
| Rсом      | COM output impedance      |                                                        | VDD = 5V                               |                                    |        | 1.5  | 7.5  | kΩ    |
|           | (Note 2)                  |                                                        | VDD = 3V                               |                                    |        | 2    | 10   |       |
| Rseg      | SEG output impedance      |                                                        | VDD = 5V                               |                                    |        | 1.5  | 7.5  | kΩ    |
|           | (Note 2)                  |                                                        | VDD = 3V                               |                                    |        | 2    | 10   |       |
| Rvlc      | Internal resistor for LCD | power supply                                           | When dividing resistor 2r × 3 selected |                                    |        | 600  | 1200 | kΩ    |
|           |                           |                                                        |                                        | resistor 2r × 2 selected           | 200    | 400  | 800  |       |
|           |                           |                                                        |                                        | resistor r × 3 selected            | 150    | 300  | 600  |       |
|           |                           |                                                        | When dividing                          | $g$ resistor $r \times 2$ selected | 100    | 200  | 400  |       |

Note 1. When RC oscillation is used, use the external 33 pF capacitor (C). Note 2. The impedance state is the resistor value of the output voltage. at VLc3 level output: Vo = 0.8 VLc3 at VLc2 level output: Vo = 0.8 VLc2 at VLc1 level output: Vo = 0.2 VLc2 + VLc1 at Vss level output: Vo = 0.2 VLc1

Table 34 Electrical characteristics 2 (Ta = -20 °C to 85 °C, VDD = 1.8 to 5.5 V, unless otherwise noted)

| Symbol | Parameter      |                                               | Test conditions                                                                                          |                     | Limits |      |      | Unit |
|--------|----------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------|--------|------|------|------|
| Symbol |                |                                               | lest                                                                                                     | lest conditions     |        | Тур. | Max. | Unit |
| IDD    | Supply current | at active mode                                | VDD = 5V $f(XIN) = 6MHz$ $f(RING) = stop$ $f(XCIN) = stop$                                               | f(STCK) = f(XIN)/8  |        | 1.2  | 2.4  | mA   |
|        |                | (with a ceramic oscillator)                   |                                                                                                          | f(STCK) = f(XIN)/4  |        | 1.3  | 2.6  |      |
|        |                | (1, 2)                                        |                                                                                                          | f(STCK) = f(XIN)/2  |        | 1.6  | 3.2  |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(XIN)    |        | 2.2  | 4.4  |      |
|        |                |                                               | $\begin{aligned} &\text{VDD} = 5V \\ &f(X N) = 4MHz \\ &f(RING) = stop \\ &f(Xc N) = stop \end{aligned}$ | f(STCK) = f(XIN)/8  |        | 0.9  | 1.8  | mA   |
|        |                |                                               |                                                                                                          | f(STCK) = f(XIN)/4  |        | 1    | 2    |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(XIN)/2  |        | 1.2  | 2.4  |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(XIN)    |        | 1.6  | 3.2  |      |
|        |                |                                               | VDD = 3V<br>f(XIN) = 4MHz<br>f(RING) = stop<br>f(XCIN) = stop                                            | f(STCK) = f(XIN)/8  |        | 0.3  | 0.6  | mA   |
|        |                |                                               |                                                                                                          | f(STCK) = f(XIN)/4  |        | 0.4  | 0.8  |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(XIN)/2  |        | 0.5  | 1    |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(XIN)    |        | 0.7  | 1.4  |      |
|        |                | at active mode                                | VDD = 5V $f(XIN) = stop$ $f(RING) = stop$ $f(XCIN) = 32  kHz$                                            | f(STCK) = f(Xcin)/8 |        | 7    | 14   | μΑ   |
|        |                | (with a quartz-crystal                        |                                                                                                          | f(STCK) = f(Xcin)/4 |        | 8    | 16   |      |
|        |                | oscillator)(1, 2)                             |                                                                                                          | f(STCK) = f(Xcin)/2 |        | 10   | 20   |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(XCIN)   |        | 14   | 28   |      |
|        |                |                                               | VDD = 3V<br>f(XIN) = stop<br>f(RING) = stop<br>f(XCIN) = 32  kHz                                         | f(STCK) = f(Xcin)/8 |        | 5    | 10   | μΑ   |
|        |                |                                               |                                                                                                          | f(STCK) = f(Xcin)/4 |        | 6    | 12   |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(Xcin)/2 |        | 7    | 14   |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(XCIN)   |        | 8    | 16   |      |
|        |                | at active mode                                | VDD = 5V<br>f(XIN) = stop<br>f(RING) = active<br>f(XCIN) = stop                                          | f(STCK) = f(RING)/8 |        | 50   | 100  | μΑ   |
|        |                | (with an on-chip oscillator)                  |                                                                                                          | f(STCK) = f(RING)/4 |        | 60   | 120  |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(RING)/2 |        | 80   | 160  |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(RING)   |        | 120  | 240  |      |
|        |                |                                               | VDD = 3V<br>f(XIN) = stop<br>f(RING) = active<br>f(XCIN) = stop                                          | f(STCK) = f(RING)/8 |        | 10   | 20   | μΑ   |
|        |                |                                               |                                                                                                          | f(STCK) = f(RING)/4 |        | 13   | 26   |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(RING)/2 |        | 19   | 38   |      |
|        |                |                                               |                                                                                                          | f(STCK) = f(RING)   |        | 31   | 62   |      |
|        |                | at clock operation mode                       | f(Xcin) = 32 kHz                                                                                         | VDD = 5V            |        | 6    | 12   | μΑ   |
|        |                | (POF instruction execution) <sup>(1, 2)</sup> |                                                                                                          | VDD = 3V            |        | 5    | 10   |      |
|        |                | at RAM back-up mode                           | Ta = 25°C                                                                                                |                     |        | 0.1  | 3    | μΑ   |
|        |                | (POF2 instruction                             | VDD = 5V                                                                                                 |                     |        |      | 10   |      |
|        |                | execution) <sup>(1)</sup>                     | VDD = 3V                                                                                                 |                     |        |      | 6    |      |

Note 1. The voltage drop detection circuit operation current (IRST) is added.

Note 2. When the internal dividing resistors for LCD power are used, the current values according to using resistor values are added.

### Voltage drop detection circuit characteristics

Table 35 Voltage drop detection circuit characteristics (Ta = -20 °C to 85 °C, unless otherwise noted)

| Cumbal       | Parameter                    | Took oon dikione |      | Limits |      |      |
|--------------|------------------------------|------------------|------|--------|------|------|
| Symbol       | Farameter                    | Test conditions  | Min. | Тур.   | Max. | Unit |
| VRST-        | Detection voltage            | Ta = 25°C        |      | 1.7    |      | V    |
|              | (reset occurs) (Note 1)      | –20°C≤ Ta < 0°C  | 1.6  |        | 2.2  |      |
|              |                              | 0°C≤ Ta < 50°C   | 1.3  |        | 2.1  |      |
|              |                              | 50°C≤ Ta ≤ 85°C  | 1.1  |        | 1.8  |      |
| VRST+        | Detection voltage            | Ta = 25°C        |      | 1.8    |      | V    |
|              | (reset release) (Note 2)     | –20°C≤ Ta < 0°C  | 1.7  |        | 2.3  |      |
|              |                              | 0°C≤ Ta < 50°C   | 1.4  |        | 2.2  |      |
|              |                              | 50°C≤ Ta ≤ 85°C  | 1.2  |        | 1.9  |      |
| VSKIP        | Detection voltage            | Ta = 25°C        |      | 2      |      | V    |
|              | (skip occurs) (Note 3)       | –20°C≤ Ta < 0°C  | 1.9  |        | 2.5  |      |
|              |                              | 0°C≤ Ta < 50°C   | 1.6  |        | 2.4  | 1    |
|              |                              | 50°C≤ Ta ≤ 85°C  | 1.4  |        | 2.1  |      |
| VRST+ -VRST- | Detection voltage hysteresis |                  |      | 0.1    |      | V    |
| IRST         | Operation current (Note 4)   | VDD = 5V         |      | 30     | 60   | μΑ   |
|              |                              | VDD = 3V         |      | 15     | 30   |      |
|              |                              | VDD = 1.8V       |      | 6      | 12   | 1    |
| Trst         | Detection time (Note 5)      | VDD → (VRST0.1V) |      | 0.2    | 1.2  | ms   |

- Note 1.
- The detection voltage (VRST-) is defined as the voltage when reset occurs when the supply voltage (VDD) is falling. The detection voltage (VRST+) is defined as the voltage when reset is released when the supply voltage (VDD) is rising from reset Note 2. occurs
- Note 3. When the supply voltage goes lower than the detection voltage (VSKIP), the voltage drop detection circuit interrupt request flag (VDF) is set to "1".

  Note 4. Voltage drop detection circuit operation current (IRST) is added to IDD (power current) when voltage drop detection circuit is used. Note 5. The detection time (TRST) is defined as the time until reset occurs when the supply voltage (VDD) is falling to [VRST- -0.1V].

### **Basic timing diagram**



### **PACKAGE OUTLINE**



# 4559 Group Datasheet

| Rev. | Date         |            | Description                                                                                                                                                                                                                |  |  |
|------|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|      |              | Page       | Summary                                                                                                                                                                                                                    |  |  |
| 1.00 | Jul 27, 2006 | -          | First edition issued                                                                                                                                                                                                       |  |  |
| 1.01 | Apr 27, 2007 | 58         | Fig56 stabilizing time b, d: (system clock division ratio $\times$ 15) times. $\rightarrow$ (system clock division ratio $\times$ 171) times.                                                                              |  |  |
| 1.02 | May 25, 2007 | All pages  | "PRELIMINARY" deleted                                                                                                                                                                                                      |  |  |
| 1.03 | May 30, 2007 | 32         | Fig33 ORCLK $\longrightarrow$ ORCLK $\boxed{1/2}$                                                                                                                                                                          |  |  |
|      |              | 33         | Fig34 W30 → W33                                                                                                                                                                                                            |  |  |
|      |              | 34,74      | W3₃ Timer 3 count source selection bit 1 : Prescaler output (ORCLK)/2 → Prescaler output (ORCLK)                                                                                                                           |  |  |
| 1.04 | Aug 23, 2007 | 4          | Timer 1, Timer 2 Explanation of function revised. Segment output "28"→ "32"                                                                                                                                                |  |  |
|      |              | 21         | Fig. 21 13FF16→ 17FF16                                                                                                                                                                                                     |  |  |
|      |              | 25         | (7)Interrupt sequence revised.                                                                                                                                                                                             |  |  |
|      |              | 34         | PA0 0 "Stop (state initialized)"→ "Stop (state retained)" W30, W31 "Timer 3 count source selection bits" → "Timer 3 count value selection bits" W30 0 "XIN input"→ "XCIN input"                                            |  |  |
|      |              | 55         | Table 23: Note 4 is revised.                                                                                                                                                                                               |  |  |
|      |              | 57         | Fig. 56 Note 7 added.                                                                                                                                                                                                      |  |  |
|      |              | 65, 66, 67 | QzROM Writing Mode added.                                                                                                                                                                                                  |  |  |
|      |              | 69         | <ul> <li>(2) Bit 3 of register I1 "(register L10="0")" → "(register K20="0")"</li> <li>(3) Bit 2 of register I1 "the external 1 interrupt request flag (EXF0)" → "the external 0 interrupt request flag (EXF0)"</li> </ul> |  |  |
|      |              | 71         | (27) Data Required for QzROM Writing Orders added.                                                                                                                                                                         |  |  |
|      |              | 72         | Fig. 76 Note added.                                                                                                                                                                                                        |  |  |
|      |              | 73         | Fig. 77 "Vcc"→"Vdd"                                                                                                                                                                                                        |  |  |
|      |              | 77         | PAo Prascaler control bit 0 "Stop (state initialized)"→ "Stop (state retained)" W3o, W31 "Timer 3 count source selection bits" → "Timer 3 count value selection bits"                                                      |  |  |
|      |              | 84, 85, 86 | Index pages added.                                                                                                                                                                                                         |  |  |
|      |              | 109        | TAW4 Operation: "(A) (W5)"→"(A) (W4)"                                                                                                                                                                                      |  |  |

All trademarks and registered trademarks are the property of their respective owners.

Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the responsibility of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations, and procedures required to change without any plan positions, and representations of the disclosed by Renesas such as that disclosed through our website, (http://www.renesas.com)

  3. Renesas has as used reasonable care in compling the information included in this document, but requires as suitable to the procedure of the procedure of



## **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

**Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510