

# KS57C2408/2416 4-Bit CMOS Microcontroller

#### **Data Sheet**

## **DESCRIPTION**

The KS57C2408/2416 single-chip 4-bit microcontroller is fabricated using an advanced CMOS process. With an up-to-12-digit LCD direct-drive capability, 8-bit x 6-channel A/D converter, and versatile 8-bit and 16-bit timer/counters, the KS57C2408/2416 offers an excellent design solution for a wide range of LCD related applications.

## **FEATURES**

#### Memory

- 512 × 4-bit RAM
- 8192 × 8-bit ROM (KS57C2408), 16,384 x 8-bit ROM (KS57C2416)

## **Oscillation Sources**

- · Crystal, ceramic, RC (main)
- Crystal for subsystem clock
- Main system clock frequency: 4.19 MHz (typical)
- Subsystem clock frequency: 32.768 kHz
- CPU clock divider (4, 8, 64)

## **Two Power-Down Modes**

- Idle (only CPU clock stops)
- Stop (system clock stops)

## Interrupts

- Five internal vectored interrupts
- Three external vectored interrupts
- Two quasi-interrupts

## 50 I/O Pins

- 10 input pins
- 12 output pins
- 20 configurable I/O pins
- Eight n-channel open-drain pins

#### 8-Bit Basic Timer

Four interval timer functions

#### 8-Bit Timer/Counter

- Programmable 8-bit timer
- External event counter
- Arbitrary clock output
- External clock signal divider
- Serial I/O clock generator

#### 16-Bit Timer/Counter

- Programmable 16-bit timer
- External event counter
- Arbitrary clock output
- External clock signal divider

#### **Watch Timer**

Four frequency outputs for buzzer sound

#### **LCD Controller/Driver**

- Maximum 12-digit LCD direct-drive capability
- Display modes: static, 1/2 duty (1/2 bias), 1/3 duty (1/2 or 1/3 bias), 1/4 duty (1/3 bias)

#### A/D Converter

- Six analog input channels
- 19.09-µs conversion speed at 4.19 MHz
- 8-bit conversion resolution

## 8-Bit Serial I/O Interface

- 8-bit transmit/receive mode
- 8-bit receive mode
- LSB-first or MSB-first transmission selectable
- Internal/external clock source

#### **Instruction Execution Times**

- 0.95 μs, 1.91 μs, 15.3 μs at 4.19 MHz (main)
- 122 μs at 32.768 kHz (subsystem)

## **Operating Temperature Range**

• -40 °C to 85 °C

#### **Operating Voltage Range**

2.7 V to 6.0 V

## **Package Type**

• 80-pin QFP

## **BLOCK DIAGRAM**



**NOTE**: The KS57C2416 has a 16-Kbyte program memory.



DATA SHEET KS57C2408/2416

## **PIN ASSIGNMENTS**





## **PIN DESCRIPTIONS**

| Pin Names                            | Pin<br>Type | Description                                                                                                                                                                                                                                                                  | Number<br>(80-QFP)   | Share Pin                    |
|--------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------|
| P0.0<br>P0.1<br>P0.2<br>P0.3         | I/O         | 4-bit I/O port. 1-bit and 4-bit read/write and test is supported. Individual pins are software configurable as input or output. 4-bit pull-up resistors are software assignable                                                                                              | 12<br>13<br>14<br>15 | SCK<br>SO<br>SI<br>BTCO      |
| P1.0<br>P1.1<br>P1.2<br>P1.3         | I           | 4-bit input port. 1-bit and 4-bit read and test is supported. 3-bit pull-up resistors are software assignable to pins P1.0, P1.1, and P1.2 only.                                                                                                                             | 16<br>17<br>18<br>19 | INT0<br>INT1<br>INT2<br>INT4 |
| P2.0<br>P2.1<br>P2.2<br>P2.3         | I/O         | Same as port 0.                                                                                                                                                                                                                                                              | 20<br>21<br>22<br>23 | TCL0<br>TCL1                 |
| P3.0<br>P3.1<br>P3.2<br>P3.3         | I/O         | Same as port 0.                                                                                                                                                                                                                                                              | 24<br>25<br>26<br>27 | TCLO0<br>TCLO1<br>CLO<br>BUZ |
| P4.0–P4.3<br>P5.0–P5.3               | I/O         | 4-bit I/O ports. Configurable as n-channel open-drain pins for up to 9-volt loads. 1-bit, 4-bit, and 8-bit read/write and test is supported. Ports 4 and 5 can be paired to support 8-bit data transfer. Pull-up resistors are assignable to individual pins by mask option. | 40–43<br>36–39       | -                            |
| P6.0–P6.3<br>P7.0–P7.3               | I/O         | 4-bit I/O ports. Port 6 pins are individually software configurable as input or output; 1-bit, 4-bit read/write and test is supported. 4-bit pull-up resistors are software assignable. Ports 6 and 7 can be paired to enable 8-bit data transfer.                           | 28–31<br>32–35       | KS0–KS3<br>KS4–KS7           |
| P8.0–P8.11                           | 0           | Output port for 1-bit data (as CMOS driver only)                                                                                                                                                                                                                             | 71–80, 1–2           | SEG12–<br>SEG23              |
| P9.0–P9.3<br>P10.0–P10.1             | I           | Input ports for 1-bit or 4-bit data. 1-bit and 4-bit read and test is supported.                                                                                                                                                                                             | 51–56                | AD0–AD3<br>AD4–AD5           |
| CLO                                  | I/O         | CPU clock output                                                                                                                                                                                                                                                             | 26                   | P3.2                         |
| BUZ                                  | I/O         | 2-, 4-, 8-, or 16-kHz frequency output for buzzer sound (4.19-MHz main clock or 32.768-kHz subsystem clock)                                                                                                                                                                  | 27                   | P3.3                         |
| X <sub>IN</sub> , X <sub>OUT</sub>   | _           | Crystal, ceramic, or RC oscillator signal for main system clock (For external clock input, use X <sub>IN</sub> and input X <sub>IN</sub> 's reverse phase to X <sub>OUT</sub> .)                                                                                             | 48, 47               | -                            |
| XT <sub>IN</sub> , XT <sub>OUT</sub> | _           | Crystal oscillator signal for subsystem clock (For external clock input, use XT <sub>IN</sub> and input XT <sub>IN</sub> 's reverse phase to XT <sub>OUT</sub> .)                                                                                                            | 49, 50               | _                            |



DATA SHEET KS57C2408/2416

## PIN DESCRIPTIONS (Continued)

| Pin Names                          | Pin<br>Type | Description                                                                                                                | Number<br>(80-QFP) | Share Pin                |
|------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|
| INTO, INT1                         | I           | External interrupts. The triggering edge for INT0 and INT1 is selectable. Only INT0 is synchronized with the system clock. | 16–17              | P1.0, P1.1               |
| INT2                               | I           | Quasi-interrupt with detection of rising signal edges                                                                      | 18                 | P1.2                     |
| INT4                               | I           | External interrupt with detection of rising or falling signal edges                                                        | 19                 | P1.3                     |
| KS0-KS7                            | I/O         | Quasi-interrupt input with falling edge detection                                                                          | 28–35              | P6.0-P7.3                |
| TCL0                               | I/O         | External clock input for timer/counter 0                                                                                   | 20                 | P2.0                     |
| TCL1                               | I/O         | External clock input for timer/counter 1                                                                                   | 21                 | P2.1                     |
| TCLO0                              | I/O         | Timer/counter 0 clock output                                                                                               | 24                 | P3.0                     |
| TCLO1                              | I/O         | Timer/counter 1 clock output                                                                                               | 25                 | P3.1                     |
| COM0-COM3                          | 0           | LCD common signal output                                                                                                   | 3–6                | _                        |
| SEG0-SEG11                         | 0           | LCD segment output                                                                                                         | 59–70              | _                        |
| SEG12-<br>SEG23                    | 0           | 1-bit LCD segment data output                                                                                              | 71–80, 1–2         | P8.0-P8.11               |
| BIAS                               | _           | LCD power control                                                                                                          | 7                  | _                        |
| V <sub>LC0</sub> -V <sub>LC2</sub> | _           | LCD power supply; voltage dividing resistors are assignable by mask option                                                 | 8–10               | _                        |
| AD0-AD5                            | I           | A/D converter analog input channels                                                                                        | 51–56              | P9.0–P9.3<br>P10.0–P10.1 |
| AV <sub>SS</sub>                   | _           | A/D converter ground                                                                                                       | 57                 | _                        |
| AV <sub>REF</sub>                  | _           | A/D converter analog reference voltage                                                                                     | 58                 | _                        |
| SCK                                | I/O         | Serial I/O interface clock signal                                                                                          | 12                 | P0.0                     |
| SO                                 | I/O         | Serial data output                                                                                                         | 13                 | P0.1                     |
| SI                                 | I/O         | Serial data input                                                                                                          | 14                 | P0.2                     |
| втсо                               | I/O         | Basic interval timer clock output                                                                                          | 15                 | P0.3                     |
| RESET                              | I           | RESET signal                                                                                                               | 44                 | _                        |
| $V_{DD}$                           | _           | Main power supply                                                                                                          | 46                 | _                        |
| V <sub>SS</sub>                    | _           | Ground                                                                                                                     | 11                 | _                        |
| TEST                               | _           | Test signal input (must be connected to V <sub>SS)</sub>                                                                   | 45                 | -                        |

**NOTE:** Pull-up resistors for ports 0, 2, 3, 6, and 7 are automatically disabled if they are configured to output mode.



#### **FUNCTION OVERVIEW**

#### **SAM4 CPU**

All KS57-series microcontrollers have the advanced SAM4 CPU core. The SAM4 CPU can directly address up to 32 K bytes of program memory.

The arithmetic logic unit (ALU) performs 4-bit addition, subtraction, logical, and shift-and-rotate operations in one instruction cycle. Most 8-bit arithmetic and logical operations execute in two cycles.

#### **CPU REGISTERS**

#### **Program Counter**

For the KS57C2408, a 13-bit program counter (PC) stores addresses for instruction fetch during program execution. The KS57C2416 has a 14-bit PC. Usually, the PC is incremented by the number of bytes of the instruction being fetched. An exception is the 1-byte instruction REF, which is used to reference instructions stored in a look-up table in the ROM.

#### **Stack Pointer**

An 8-bit stack pointer (SP) stores addresses for stack operations. The stack area is located in the general-purpose data memory bank 0. The SP is read or written by 8-bit instructions. SP.0 must always be logic zero.

#### **PROGRAM MEMORY**

In its standard configuration, the ROM is divided into four functional areas:

- 16-byte area for vector addresses
- 96-byte instruction reference area
- 16-byte and 8,064-byte areas for general-purpose program memory(KS57C2408)
- 16-byte and 16,256-byte areas for general– purpose program memory (KS57C2416)

The REF instruction references  $2\times1$ -byte and 2-byte instructions stored in locations 0020H–007FH. The REF instruction can also reference three-byte instructions such as JP or CALL.

So that a REF instrcution can reference these instructions, JP or CALL must be shortened to a

2-byte format. To do this, JP or CALL is written to the reference area with the format TJP or TCALL instead of the normal instruction name.

#### **DATA MEMORY**

#### Overview

Data memory is organized into five areas:

- 32 × 4-bit working register area
- 224 × 4-bit general-purpose area in bank 0
- 232 × 4-bit general-purpose area in bank 1.
- 24 × 4-bit area for LCD data.
- 128 × 4-bit area in bank 15 for memory-mapped I/O addresses

#### **Data Memory Addressing Modes**

The enable memory bank (EMB) flag controls the addressing mode for data memory banks 0, 1, or 15.

When the EMB flag is logic zero, restricted area can be accessed. When the EMB flag is set to logic one, any of the three data memory banks can be accessed according to the current SMB value.

LCD Data Register Area Bit values for LCD segment data are stored in data memory bank 1. Register locatins not used to store LCD data can be assigned to general—purpose use.

## **CONTROL REGISTERS**

## Select Bank (SB) Register

Two 4-bit registers store address values used to access specific memory and register banks: the select memory bank register, SMB, and the select register bank register, SRB.

The 'SMB n' instruction selects a data memory bank (0, 1, or 15) and stores the upper four bits of the 12-bit data memory address in the SMB register. To select register bank 0, 1, 2, or 3, and store the address data in the SRB, you use the instruction 'SRB n'.

The instructions "PUSH SB" and "POP SB" move SRB and SMB values to and from the stack for interrupts and subroutines.



DATA SHEET KS57C2408/2416

#### **INTERRUPTS**

Interrupt requests can be generated internally by onchip processes (INTB, INTT0, INTT1, INTAD, and INTS) or externally by peripheral devices (INT0, INT1, and INT4). There are two quasi-interrupts: INT2 and INTW. The following components support interrupt processing:

- Interrupt enable flags
- Interrupt request flags
- Interrupt priority registers
- Power-down release circuit

#### **POWER-DOWN**

To reduce power consumption, there are two power-down modes: Idle and Stop. The IDLE instruction initiates Idle mode; the STOP instruction initiates Stop mode.

In Idle mode, the CPU clock stops while peripherals continue to operate normally. In Stop mode, system clock oscillation stops, halting all operations except for a few basic peripheral functions. A power-down can be released by a RESET or by an interrupt.

### RESET

When RESET is input during normal operation or a power-down mode, a RESET operation starts and the CPU enters Idle mode. When the oscillation stabilization time interval (31.3 ms at 4.19 MHz) has elapsed, normal CPU operation resumes.

## LCD DRIVER/CONTROLLER

The KS57C2408/2416 can directly drive an up-to-12-digit (96-segment) LCD panel. The LCD function block has the following component:

- RAM area for storing display data
- 24 segment output pins (SEG0–SEG23)
- Four common output pins (COM0–COM3)

- Three operating power supply pins (V<sub>LC0</sub>–V<sub>LC2</sub>)
- BIAS pin for the driver and bias voltage

Frame frequency, LCD clock, duty and bias, and segment pins used for display output are controlled by bit settings in the 8-bit mode reigster, LMOD.

The 4-bit LCD control register, LCON, is used to turn the LCD display on and off, and to control current supplied to the dividing resistors.

#### TIMERS and TIMER/COUNTERS

The timer function block has four main components: an 8-bit basic timer, an 8-bit timer/counter, a 16-bit timer/counter, and a watch timer.

The 8-bit basic timer generates interrupt requests at precise intervals, based on the selected internal clock frequency.

The 8-bit and 16-bit timer/counters are used for counting events, modifying internal clock frequencies, and dividing external clock signals. The 8-bit timer/counter can generate a clock signal (SCK) for the serial I/O interface.

The watch timer consists of an 8-bit watch timer mode register, and a frequency divider circuit. Its functions include real-time and watch-time measurement, and clock generation for buzzer frequency output.

## **SERIAL I/O INTERFACE**

The serial I/O interface supports the transmission or reception of 8-bit serial data with an external device. The serial interface has the following functional components:

- 8-bit mode register
- Clock selector circuit
- 8-bit buffer register
- 3-bit serial clock counter



## D.C. ELECTRICAL CHARACTERISTICS

(T<sub>A</sub> =  $-40\,^{\circ}$ C to  $+85\,^{\circ}$ C, V<sub>DD</sub> = 2.7 V to 6.0 V)

| Parameter                        | Symbol            | Conditions                                                                                     | Min                   | Тур | Max                 | Units |
|----------------------------------|-------------------|------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| Input High<br>Voltage            | V <sub>IH1</sub>  | All input pins except as specified for VIH2-VIH4                                               | 0.7 V <sub>DD</sub>   | _   | V <sub>DD</sub>     | V     |
|                                  | V <sub>IH2</sub>  | Ports 0–2, 6, 7, 9, 10, and RESET                                                              | 0.8 V <sub>DD</sub>   |     | $V_{DD}$            |       |
|                                  | V <sub>IH3</sub>  | Ports 4 and 5 with pull-ups assigned                                                           | 0.7 V <sub>DD</sub>   |     | $V_{DD}$            |       |
|                                  |                   | Ports 4 and 5 open-drain                                                                       | 0.7 V <sub>DD</sub>   |     | 9                   |       |
|                                  | V <sub>IH4</sub>  | X <sub>IN</sub> , X <sub>OUT</sub> , and XT <sub>IN</sub>                                      | V <sub>DD</sub> – 0.5 |     | $V_{DD}$            |       |
| Input Low<br>Voltage             | V <sub>IL1</sub>  | Ports 3–5                                                                                      | _                     | -   | 0.3 V <sub>DD</sub> | V     |
|                                  | V <sub>IL2</sub>  | Ports 0–2, 6, 7, 9, 10, and RESET                                                              |                       |     | 0.2 V <sub>DD</sub> |       |
|                                  | V <sub>IL3</sub>  | X <sub>IN</sub> , X <sub>OUT</sub> , and XT <sub>IN</sub>                                      |                       |     | 0.4                 |       |
| Output High<br>Voltage           | V <sub>OH1</sub>  | $V_{DD} = 4.5 \text{ V}$ to 6.0 V<br>$I_{OH} = -1 \text{ mA}$<br>Ports 0, 2, 3, 6, 7, and BIAS | V <sub>DD</sub> – 1.0 | -   | _                   | V     |
|                                  |                   | I <sub>OH</sub> = -100 μA                                                                      | V <sub>DD</sub> – 0.5 |     |                     |       |
|                                  | V <sub>OH2</sub>  | $V_{DD} = 4.5 \text{ V}$ to 6.0 V<br>$I_{OH} = -100 \mu\text{A}$ ; port 8 only                 | V <sub>DD</sub> – 2.0 |     |                     |       |
|                                  |                   | I <sub>OH</sub> = -30 μA                                                                       | V <sub>DD</sub> – 1.0 |     |                     |       |
| Output Low<br>Voltage            | V <sub>OL1</sub>  | $V_{DD} = 4.5 \text{ V}$ to 6.0 V<br>$I_{OL} = 15 \text{ mA}$ , ports 4 and 5 only             | _                     | 0.4 | 2                   | V     |
|                                  |                   | I <sub>OL</sub> = 1.6 mA<br>Ports 0, 2, 3, 6, and 7 only                                       |                       | -   | 0.4                 |       |
|                                  |                   | I <sub>OL</sub> = 400 μA<br>Ports 0, 2, 3, 6, and 7 only                                       |                       |     | 0.2                 |       |
|                                  | V <sub>OL2</sub>  | $V_{DD} = 4.5 \text{ V}$ to 6.0 V<br>$I_{OL} = 100  \mu\text{A}$ ; port 8 only                 |                       |     | 1                   |       |
|                                  |                   | I <sub>OL</sub> = 50 μA                                                                        |                       |     | 1                   |       |
| Input High<br>Leakage<br>Current | ILIH1             | $V_{IN} = V_{DD}$<br>All input pins except ports 4 and 5, $X_{IN}$ , $X_{OUT}$ , and $XT_{IN}$ | -                     | -   | 3                   | μA    |
|                                  | I <sub>LIH2</sub> | $V_{IN} = V_{DD}$<br>$X_{IN}$ , $X_{OUT}$ , and $XT_{IN}$                                      |                       |     | 20                  |       |
|                                  | I <sub>LIH3</sub> | V <sub>IN</sub> = 9 V<br>Ports 4 and 5 are open-drain                                          |                       |     | 20                  |       |
| Input Low<br>Leakage<br>Current  | lLIL1             | $V_{IN} = 0 \text{ V}$ ; All input pins except $X_{IN}$ , $X_{OUT}$ , $XT_{IN}$ , and RESET    | _                     | _   | -3                  | μA    |



## **DATA SHEET**

|  | I <sub>LIL2</sub> | V <sub>IN</sub> = 0 V; X <sub>IN</sub> , X <sub>OUT</sub> , and XT <sub>IN</sub> |  | - 20 |  |
|--|-------------------|----------------------------------------------------------------------------------|--|------|--|



## D.C. ELECTRICAL CHARACTERISTICS (Continued)

(T<sub>A</sub> =  $-40\,^{\circ}$ C to  $+85\,^{\circ}$ C, V<sub>DD</sub> = 2.7 V to 6.0 V)

| Parameter                        | Symbol               | Conditions                                                                                                                       | Min | Тур  | Max | Units |
|----------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| Output High<br>Leakage Current   | I <sub>LOH1</sub>    | V <sub>OUT</sub> = V <sub>DD</sub> All output pins except for ports 4 and 5                                                      | _   | _    | 3   | μA    |
|                                  | I <sub>LOH2</sub>    | Ports 4 and 5 are open-drain; V <sub>OUT</sub> = 9 V                                                                             |     |      | 20  |       |
| Output Low<br>Leakage Current    | I <sub>LOL</sub>     | V <sub>OUT</sub> = 0 V                                                                                                           |     |      | - 3 |       |
| Pull-up Resistor                 | R <sub>L1</sub>      | V <sub>IN</sub> = 0 V; V <sub>DD</sub> = 5 V ± 10 %<br>Ports 0, 1 (not P1.3), 2, 3, 6, and 7                                     | 15  | 40   | 80  | K½    |
|                                  |                      | V <sub>DD</sub> = 3 V ± 10 %                                                                                                     | 30  | _    | 200 |       |
|                                  | R <sub>L2</sub>      | $V_{OUT} = V_{DD} - 2 \text{ V}; V_{DD} = 5 \text{ V} \pm 10 \%$<br>Ports 4 and 5 only                                           | 15  | 40   | 70  |       |
|                                  |                      | V <sub>DD</sub> = 3 V ± 10 %                                                                                                     | 10  | _    | 60  |       |
|                                  | R <sub>L3</sub>      | V <sub>IN</sub> = 0 V; V <sub>DD</sub> = 5 V ± 10 %; RESET                                                                       | 100 | 230  | 400 |       |
|                                  |                      | V <sub>DD</sub> = 3 V ± 10 %                                                                                                     | 200 | 490  | 800 |       |
| LCD Voltage<br>Dividing Resistor | R <sub>LCD</sub>     |                                                                                                                                  | 50  | 100  | 140 | K½    |
| COM Output<br>Impedance          | R <sub>COM</sub>     | V <sub>DD</sub> = 5 V ± 10 %                                                                                                     | _   | 3    | 6   | K½    |
|                                  |                      | V <sub>DD</sub> = 3 V ± 10 %                                                                                                     |     | 10   | 15  |       |
| SEG Output<br>Impedance          | R <sub>SEG</sub>     | V <sub>DD</sub> = 5 V ± 10 %                                                                                                     | _   | 3    | 20  | K½    |
|                                  |                      | V <sub>DD</sub> = 3 V ± 10 %                                                                                                     |     | 10   | 60  |       |
| Supply<br>Current <sup>(1)</sup> | I <sub>DD1</sub> (2) | $V_{DD} = 5 \text{ V} \pm 10 \% \text{ (3)}; \text{ C1} = \text{C2} = 22 \text{ pF}$<br>4.19-MHz crystal oscillator; normal mode | _   | 2.5  | 8   | mA    |
|                                  |                      | V <sub>DD</sub> = 3 V ± 10 % <sup>(3)</sup>                                                                                      |     | 0.62 | 1.2 |       |
|                                  | I <sub>DD2</sub> (2) | V <sub>DD</sub> = 5 V ± 10 %; C1 = C2 = 22 pF<br>4.19-MHz crystal oscillator; Idle mode                                          | _   | 1.2  | 1.8 |       |
|                                  |                      | V <sub>DD</sub> = 3 V ± 10 %                                                                                                     |     | 0.58 | 1.0 | -     |
|                                  | I <sub>DD3</sub> (4) | V <sub>DD</sub> = 3 V ± 10 %;<br>32-kHz crystal oscillator                                                                       |     | 30   | 90  | μA    |
|                                  | I <sub>DD4</sub> (4) | Idle mode; V <sub>DD</sub> = 3 V ± 10 %<br>32-kHz crystal oscillator                                                             |     | 5    | 15  |       |
|                                  | I <sub>DD5</sub>     | Stop mode; $XT_{in} = 0 \text{ V}$ ; $V_{DD} = 5 \text{ V} \pm 10 \text{ \%}$                                                    |     | 0.5  | 5   |       |
|                                  |                      | V <sub>DD</sub> = 3 V ± 10 %                                                                                                     |     | 0.1  | 3   |       |

#### NOTES:

- 1. Supply Current (I<sub>DD1</sub> to I<sub>DD5</sub>) does not include current drawn through internal pull-ups or LCD voltage dividing resistors.
- 2. Data includes power consumption for subsystem clock oscillation.



**DATA SHEET** KS57C2408/2416

For high-speed controller operation, set PCON to 0011B; for low-speed operation, set it to 0000B. When SCMOD is 1001B, main system clock oscillation stops and the subsystem clock is used.



## **PACKAGE DIMENSIONS**



NOTE: Dimensions are in millimeters.

