

LPD2125

## **General Description**

The LPD2125 is a single-phase, constant-on-time, synchronous PWM controller, which drives N-channel MOSFETs. The LPD2125 steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.

The LPD2125 provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode. In Pulse Frequency Mode (PFM), the LPD2125 provides very high efficiency over light to heavy loads with loading- modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.

The LPD2125 is equipped with accurate positive current- limit, output under-voltage, and output over-voltage protections, perfect for NB applications. The Power-On-Reset function monitors the voltage on VCC to prevent wrong operation during power-on. The LPD2125 has a 1ms digital soft-start and built-in an integrated output discharge method for soft-stop. An internal integrated soft-start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors with controlled reverse inductor current.

The LPD2125 is available in 10pin TDFN 3x3 package.

### **Features**

- Adjustable Output Voltage from +0.7V to +5.5V
- 0.7V Reference Voltage
- ±1% Accuracy Over-Temperature
- Operates from an Input Battery Voltage Range of +1.8V to +32V
- Power-On-Reset Monitoring on VCC Pin
- Excellent Line and Load Transient Responses
- PFM Mode for Increased Light Load Efficiency
- Selectable PWM Frequency from 4 Preset Values
- Integrated MOSFET Drivers
- Integrated Bootstrap Forward P-CH MOSFET
- Adjustable Integrated Soft-Start and Soft-Stop
- Selectable Forced PWM or Automatic PFM/PWM Mode
- Power Good Monitoring
- 70% Under-Voltage Protection
- 125% Over-Voltage Protection
- Adjustable Current-Limit Protection
- Using Sense Low-Side MOSFET's RDS(ON)
- Over-Temperature Protection
- Auto Rework from Protection Mode
- TDFN-10 3x3 Package
- Lead Free and Green Devices Available (RoHS Compliant)

## **Applications**

- Notebook
- Table PC
- Hand-Held Portable
- AIO PC
- LCD Monitor / TV
- Battery Charger
- ADSL Modem
- Telecom / Networking Equipment



## **PinAssignments**



GND and Thermal Pad (connected to GND plane for better heat dissipation)

| PIN            |         |        |                                                                                                                                                                                                                                                                                                                                                        |  |  |
|----------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO.            |         | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                               |  |  |
| TDFN3x3        | TDFN2x2 | IVAIIL |                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 1              | 1       | POK    | Power Good Output. POK is an open drain output used to indicate the status of the output voltage. Connect the POK in to +5V through a pull-high resistor.                                                                                                                                                                                              |  |  |
| 2              | 2       | OCSET  | Current-Limit Threshold Setting Pin. There is an internal source current 10 uA through a resistor from OCSET pin to GND. This pin is used to monitor the voltage drop across the Drain and Source of the low-side MOSFET for current-limit.                                                                                                            |  |  |
| 3              | 3       | EN     | Enable Pin of The PWM Controller. When the EN is above enable logic level, the Device is workable. When the EN is below shutdown logic level, the device is in shutdown and only low leakage current is taken from VCC and VIN.                                                                                                                        |  |  |
| 4              | 4       | FB     | Output Voltage Feedback Pin. This pin is connected to the resistive divider that set the desired output voltage. The POK, UVP, and OVP circuits detect this signal to report output voltage status.                                                                                                                                                    |  |  |
| 5              | -       | RF     | This Pin is Allowed to Adjust The Switching Frequency. Connect a resistor RRF to set switching frequency as show in Table1. The pin also controls forced PWM mode or PFM/PWM auto skip mode selection. When RF pin is pulled down to GND, the device is in automatic PFM/PWM Mode. When RF pin is pulled high to POK, the device is in force PWM mode. |  |  |
| 6              | 6       | LGATE  | Output of The Low-side MOSFET Driver. Connect this pin to Gate of the low-side MOSFET. Swings from GND to VCC.                                                                                                                                                                                                                                         |  |  |
| 7              | 7       | VCC    | Supply Voltage Input Pin for Control Circuitry. Connect +5V from the VCC pin to the GND pin.  Decoupling at least 1u F of a MLCC capacitor from the VCC pin to the GND pin.                                                                                                                                                                            |  |  |
| 8              | 8       | PHASE  | Junction Point of The High-side MOSFET Source, Output Filter Inductor and The Low-side MOSFET Drain. Connect this pin to the Source of the high-side MOSFET. PHASE serves as the lower supply rail for the UGATE high-side gate driver.                                                                                                                |  |  |
| 9              | 9       | UGATE  | Output of The High-side MOSFET Driver. Connect this pin to Gate of the high-side MOSFET.                                                                                                                                                                                                                                                               |  |  |
| 10             | 10      | воот   | Supply Input for The UGATE Gate Driver and An Internal Level-shift Circuit. Connect to an external capacitor to create a boosted voltage suitable to drive a logic-level N-channel MOSFET.                                                                                                                                                             |  |  |
| Exposed<br>Pad | 5       | GND    | Signal Ground for The IC                                                                                                                                                                                                                                                                                                                               |  |  |



## **Ordering Information**



## **Functional Block Diagram**



Functional Block Diagram of LPD2125





## **Absolute Maximum Ratings**

| Symbol                                   | Parameter                                          | Rating                        | Unit |
|------------------------------------------|----------------------------------------------------|-------------------------------|------|
| $V_{cc}$                                 | VCC Supply Voltage (VCC to GND)                    | -0.3 ~ 7                      | V    |
| $V_{\scriptscriptstyle BOOT\text{-}GND}$ | BOOT Supply Voltage (BOOT to GND)                  | -0.3 ~ 35                     | V    |
| $V_{\text{BOOT}}$                        | BOOT Supply Voltage (BOOT to PHASE)                | -0.3 ~ 7                      | V    |
|                                          | All Other Pins (POK, OCSET, EN, FB, and RF to GND) | -0.3 ~ V <sub>cc</sub> +0.3   | V    |
|                                          | UGATE Voltage (UGATE to PHASE) Pulse Width <400ns  | -5 ~ V <sub>воот</sub> +0.3   |      |
|                                          | Pulse Width>400ns                                  | -0.3 ∼ V <sub>воот</sub> +0.3 | V    |
|                                          | LGATE Voltage (LGATE to GND) Pulse Width <400ns    | -5 ~ V <sub>cc</sub> +0.3     |      |
|                                          | Pulse Width>400ns                                  | -0.3 ~ V <sub>cc</sub> +0.3   | V    |
|                                          | PHASE Voltage (PHASE to GND) Pulse Width <400ns    | -5 ~ 35                       |      |
| $V_{\text{PHASE}}$                       | Pulse Width>400ns                                  | -1 ~ 32                       | V    |
| T,                                       | Maximum Junction Temperature                       | 150                           | °C   |
| $T_{STG}$                                | Storage Temperature                                | -65 ~ 150                     | °C   |
| $T_{SDR}$                                | Maximum Soldering Temperature, 10 Seconds          | 260                           | °C   |

Note: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

## **Recommended Operating Conditions**

| Symbol           | Parameter                | Range     | Unit |
|------------------|--------------------------|-----------|------|
| V <sub>IN</sub>  | Converter Input Voltage  | 1.8 ~32   | V    |
| VCC              | VCC Supply Voltage       | 4.5 ~ 5.5 | V    |
| V <sub>out</sub> | Converter Output Voltage | 0.7 ~ 5.5 | V    |
| I <sub>out</sub> | Converter Output Current | ~ 25      | Α    |
| T <sub>A</sub>   | Ambient Temperature      | -40 ~ 85  | °C   |
| T,               | Junction Temperature     | -40 ~ 125 | °C   |

Note: Refer to the typical application circuit.

### **Thermal Characteristics**

| Symbol | Parameter                                              | Typical Value | Unit |
|--------|--------------------------------------------------------|---------------|------|
| θЈА    | Thermal Resistance-Junction to Ambient 3mmx3mm TDFN-10 | 55            | °C/W |

Note:  $\theta_{JA}$  is measured with the component mounted on a high effective the thermal conductivity test board in free air. The exposed pad of package is soldered directly on the PCB.





## **Electrical Characteristics**

Refer to the typical application circuit. These specifications apply over Vvcc = 12V, TA = -40°C to 85°C, unless otherwise noted. Typical values are at TA = 25°C.

| Symbol                | Parameter                       | Test Conditions                                                                      |      | LPD2125 |      |      |  |
|-----------------------|---------------------------------|--------------------------------------------------------------------------------------|------|---------|------|------|--|
| Symbol                | Parameter                       |                                                                                      |      | Тур.    | Max. | Uni  |  |
|                       |                                 | VOUT AND VFB VOLTAGE                                                                 |      |         |      |      |  |
| $V_{\text{OUT}}$      | Output Voltage                  | Adjustable output range                                                              | 0.7  | -       | 5.5  | V    |  |
| $V_{REF}$             | Reference Voltage               |                                                                                      | -    | 0.7     | -    | V    |  |
|                       |                                 | T <sub>A</sub> = 25 °C                                                               | -0.5 | -       | +0.5 | %    |  |
|                       | Population Accuracy             | $T_A = 0$ °C ~ 85 °C                                                                 | -0.8 | -       | +0.8 | %    |  |
|                       | Regulation Accuracy             | $T_A = -40 ^{\circ}\text{C} \sim 85 ^{\circ}\text{C}$                                | -1.0 | -       | +1.0 | %    |  |
| I <sub>FB</sub>       | FB Input Bias Current           | FB = 0.7V                                                                            | -    | 0.02    | 0.1  | uA   |  |
| T <sub>DIS</sub>      | V <sub>OUT</sub> Discharge Time | EN low to FB = 0V                                                                    | -    | 12      | -    | ms   |  |
|                       |                                 | SUPPLY CURRENT                                                                       |      |         |      |      |  |
| I <sub>VCC</sub>      | VCC Input Bias Current          | VCC Current, PWM, EN = 5V, VFB = 0.735V, PHASE =                                     | -    | 250     | 520  | uA   |  |
| I <sub>VCC SHDN</sub> | VCC Shutdown Current            | EN = GND, VCC = 5V                                                                   | -    | 0       | 1    | uA   |  |
|                       | SWITCH                          | HING FREQUENCY AND SUTY AND INTERNAL SOFT-START                                      |      |         |      |      |  |
|                       |                                 | $R_{RF} = 470k$ , $T_A = 25^{\circ}C$ , $V_{IN}=8V$ , $V_{OUT}=1.1V$ , $I_{OUT}=10A$ | 115  | 135     | 155  |      |  |
|                       |                                 | $R_{RF} = 200k$ , $T_A = 25^{\circ}C$ , $V_{IN}=8V$ , $V_{OUT}=1.1V$ , $I_{OUT}=10A$ | 140  | 165     | 180  | kHz  |  |
| $F_{sw}$              | Switching Frequency             | $R_{RF} = 100k$ , $T_A = 25^{\circ}C$ , $V_{IN}=8V$ , $V_{OUT}=1.1V$ , $I_{OUT}=10A$ | 155  | 185     | 215  | KIIZ |  |
| · 3w                  |                                 | $R_{RF} = 39k$ , $T_A = 25^{\circ}C$ , $V_{IN}=8V$ , $V_{OUT}=1.1V$ , $I_{OUT}=10A$  | 185  | 215     | 245  |      |  |
| T <sub>ON(MIN)</sub>  | Minimum On Time                 |                                                                                      | 80   | 110     | 140  | ns   |  |
| $T_{OFF(MIN)}$        | Minimum Off Time                | V <sub>FB</sub> = 0.65V, V <sub>PHASE</sub> = -0.1V, OCSET = OPEN                    | 350  | 450     | 550  | ns   |  |
| T <sub>SS</sub>       | Internal Soft-Start Time        | EN High to V <sub>OUT</sub> Regulation (95%)                                         | 0.7  | 1.0     | 1.3  | ms   |  |
|                       | 1                               | GATE DRIVER                                                                          |      | T       |      |      |  |
|                       | UGATE Pull-Up Resistance        | BOOT-UGATE = 0.5V                                                                    | -    | 1.5     | 3    | Ω    |  |
|                       | UGATE Sink Resistance           | UGATE-PHASE = 0.5V                                                                   | -    | 0.7     | 1.8  | Ω    |  |
|                       | LGATE Pull-Up Resistance        | PVCC-LGATE = 0.5V                                                                    | -    | 1.0     | 2.2  | Ω    |  |
|                       | LGATE Sink Resistance           | LGATE-GND = 0.5V                                                                     | -    | 0.5     | 1.2  | Ω    |  |
|                       | UGATE to LGATE Dead-Time        | UGATE falling to LGATE rising                                                        | -    | 20      | -    | ns   |  |
|                       | LGATE to UGATE Dead-Time        | LGATE falling to UGATE rising                                                        | -    | 20      | -    | ns   |  |
|                       |                                 | BOOTSTRAP SWITCH                                                                     |      |         |      |      |  |
| $V_{F}$               | Ron                             | V <sub>VCC</sub> - V <sub>BOOT-GND</sub> , I <sub>F</sub> = 10mA                     | -    | 0.5     | 8.0  | V    |  |
| $I_R$                 | Reverse Leakage                 | $V_{BOOT-GND}$ = 30V, $V_{PHASE}$ = 25V, $V_{VCC}$ = 5V                              | -    | -       | 0.5  | uA   |  |
|                       | 1                               | VCC POR THRESHOLD                                                                    |      | 1       | 1    | I    |  |
| V <sub>VCC THR</sub>  | Rising VSS POR Threshold        |                                                                                      | 4.2  | 4.35    | 4.45 | V    |  |
|                       | VCC POR Hysteresis              |                                                                                      | _    | 100     | _    | m۷   |  |
|                       |                                 | CONTROL INPUTS                                                                       |      | 1       |      |      |  |
|                       | EN Voltage Threshold            | Enable                                                                               | 1.8  | -       | -    | V    |  |
|                       | L.4 Voltage Threshold           | Shutdown                                                                             | -    | -       | 0.5  | V    |  |





## **Electrical Characteristics(Cont.)**

| Symbol               | Parameter                                  | Test Conditions                                                                         |          | Т    |      |       |
|----------------------|--------------------------------------------|-----------------------------------------------------------------------------------------|----------|------|------|-------|
| Cymbol               | i didilictei                               | Test conditions                                                                         | Min.     | Тур. | Max  | Unit  |
|                      |                                            | CONTROL INPUTS (CONT.)                                                                  |          |      |      |       |
|                      | EN Leakage                                 | EN = 0V                                                                                 | -        | 0.1  | 1.0  | uA    |
|                      |                                            | Forced PWM Mode                                                                         | 1.8      | -    | -    | V     |
|                      | RF Setting Threshold                       | PFM/PWM Auto Skip Mode                                                                  | -        | -    | 0.5  | V     |
|                      | 1                                          | POWER-OK INDICATOR                                                                      | r        | T    | 1    | 1     |
|                      |                                            | POK in from Lower (POK Goes High)                                                       | 87       | 90   | 93   | %     |
| $V_{POK}$            | POK Threshold                              | POK Low Hysteresis (POK Goes Low)                                                       | -        | 3    | -    | %     |
| FOR                  | T OR THIODHOIG                             | POK out from Normal (POK Goes Low)                                                      | 120      | 125  | 130  | %     |
| $I_{POK}$            | POK Leakage Current                        | V <sub>POK</sub> = 5V                                                                   | -        | 0.1  | 1.0  | uA    |
|                      | POK Sink Current                           | V <sub>POK</sub> = 0.5V                                                                 | 2.5      | 7.5  | -    | mA    |
|                      | POK Enable Delay Time                      | EN High to POK High                                                                     | 1.4      | 2.0  | 2.6  | ms    |
|                      |                                            | CURRENT SENSE                                                                           |          |      |      |       |
| I <sub>OCSET</sub>   | I <sub>OCSET</sub> OCP Threshold           | I <sub>OCSET</sub> Sourcing                                                             | 9        | 10   | 11   | uA    |
| T <sub>CIOCSET</sub> | I <sub>OCSET</sub> Temperature Coefficient | On The Basis of 25℃                                                                     | -        | 4500 | ) -  | ppm/° |
| $V_{\text{ROCSET}}$  | Current-Limit Threshold Setting Range      | V <sub>OCSET-GND</sub> Voltage, Over All<br>Temperature                                 | 0.24     | -    | 1.6  | V     |
|                      | Over Current-Limit                         | (V <sub>OCSET-GND</sub> -V <sub>GND-PHASE</sub> ) Voltage, V <sub>OCSET-GND</sub> =60mV | -10      | 0    | 10   | mV    |
|                      | Zero Crossing Comparator                   | V <sub>GND-PHASE</sub> Voltage, EN=3.3V                                                 | -9.5     | 0.5  | 10.5 | mV    |
|                      |                                            | PROTECTION                                                                              | <u>'</u> |      | •    |       |
| V <sub>UV</sub>      | UVP Threshold                              |                                                                                         | 60       | 70   | 80   | %     |
|                      | UVP Hysteresis                             |                                                                                         | -        | 3    | -    | %     |
|                      | UVP Debounce Interval                      |                                                                                         | _        | 16   | -    | us    |
|                      | UVP Enable Delay                           | EN High to UVP Workable                                                                 | 1.4      | 2    | 2.6  | ms    |
| $V_{\text{OVR}}$     | OVP Rising Threshold                       |                                                                                         | 120      | 125  | 130  | %     |
|                      | OVP Propagation Delay                      | V <sub>FB</sub> Rising, DV=10mV                                                         | -        | 1.5  |      | us    |
| $T_{OTR}$            | OTP Rising Threshold (Note 4)              |                                                                                         | -        | 140  | -    | οС    |
|                      | OTP Hysteresis (Note 4)                    |                                                                                         | -        | 25   |      | оC    |

Note: Guaranteed by design, not production tested.

## **Typical Operating Characteristics**





CH1, Vin

CH2, Vou

CH3, EN

#### Start with En-Vin No Load



CH1, Vin

CH2, Vout

CH3, EN

### 3.4A Load Ripple test



CH1, Vout

CH3, Iload

### Load Transient 0.1A-3.4A



CH1, PHASE

CH3, Iload

CH4, Vout





## **Typical Operating Characteristics(Cont.)**





CH2, Vout



## **Typical Application Circuit**





### **Function Description**

#### Constant-On-Time PWM Controller with Input Feed-Forward

The constant-on-time control architecture is a pseudofixed requency with input voltage feed-forward. This architecture elies on the output filter capacitor's effective series esistance (ESR) to act as a current-sense resistor, so the output ripple voltage provides the PWM ramp signal. In PFM operation, the high-side switch on-time controlled by the on-time generator is determined solely by a oneshot whose pulse width is inversely proportional to input voltage and directly proportional to output voltage. In PWM operation, the high-side switch on-time is determined by a switching frequency control circuit in the on-time generator block.

The switching frequency control circuit senses the switching frequency of the high-side switch and keeps regulating it at a constant frequency in PWM mode. The design improves the frequency variation and is more outstanding than a conventional constant-on-time controller, which has large switching frequency variation over input voltage, output current, and temperature. Both in PFM and PWM, the on-time generator, which senses input voltage on PHASE pin, provides very fast on-time response to input line transients.

Another one-shot sets a minimum off-time (450ns,typical). The on-time one-shot is triggered if the error comparator is high, the low-side switch current is below the current-limit threshold, and the minimum off-time oneshot has timed out.

#### **Pulse-Frequency Modulation (PFM)**

When VRF is below the RF low threshold (0.5V, maximum), the converter is in automatic PFM/PWM operation mode. In PFM mode, an automatic switchover to pulse-frequencymodulation (PFM) takes place at light loads. Thisswitchover is affected by a comparator that truncates the low-side switch on-time at the inductor current zero crossing. This mechanism causes the threshold between PFM and PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation (also known as the critical conduction point). The on-time of PFM is given by:

$$T_{ON-PFM} = \frac{1}{F_{SW}} \times \frac{V_{OUT}}{V_{IN}}$$

Where FSW is the nominal switching frequency of the converter in PWM mode.

The load current at handoff from PFM to PWM mode is given by:

$$\begin{split} I_{LOAD(PFM \text{ to } PWM)} &= \frac{1}{2} \times \frac{V_{IN} - V_{OUT}}{L} \times T_{ON\text{-}PFM} \\ &= \frac{V_{IN} - V_{OUT}}{2L} \times \frac{1}{Fsw} \times \frac{V_{OUT}}{V_{IM}} \end{split}$$

#### Forced-PWM Mode

The RF pin should be pulled high to POK and the converter is in forced-PWM operation mode. The Forced-PWM mode disables the zero-crossing comparator, which truncates the low-side switch on-time at the inductor current zero crossing. This causes the low-side gate-drive waveform to become the complement of the high-side gatedrive waveform. This in turn causes the inductor current to reverse at light loads while UGATE maintains a duty factor of VOUT/VIN. The benefit of Forced-PWM mode is to keep the switching frequency fairly constant. The Forced-PWM mode is the most useful for reducing audio frequency noise, improving load-transient response, and providing sink-current capability for dynamic output voltage adjustment.

#### Power-On-Reset

A Power-On-Reset (POR) function is designed to prevent wrong logic controls when the VCC voltage is low. The POR function continually monitors the bias supply voltage on the VCC pin if at least one of the enable pins is set high. When the rising VCC voltage reaches the rising VCC POR Threshold (4.35V, typical), the POR signal goes high and the chip initiates soft-start operations. There is almost no hysteresis to POR voltage threshold (about 100mV typical). When VCC voltage drops lower than 4.25V (typical), the POR disables the chip.

#### **EN Pin Control**

When VEN is above the EN high threshold (1.8V, typical), the converter is enabled. When VEN is below the EN low threshold (0.5V, typical), the chip is in the shutdown and only low leakage current is taken from VCC.

#### **Digital Soft-Start**

The LPD2125 integrates digital soft-start circuits to ramp up the output voltage of the converter to the programmed regulation setpoint at a predictable slew rate. The slew rate of output voltage is internally controlled to limit the inrush current through the output capacitors during softstart process. The figure 1 shows soft-start sequence. When the EN pin is pulled above the rising EN threshold voltage, the device initiates a soft-start process to rampup the output voltage. The soft-start interval is 1ms (typical) and independent of the UGATE



### **Function Description(Cont.)**

switching frequency.



Figure 1. Soft-Start Sequence

During soft-start stage before the PGOOD pin is ready, the under-voltage protection is prohibited. The over-voltage and current-limit protection functions are enabled. If the output capacitor has residue voltage before start-up, both low-side and high-side MOSFETs are in off-state until the internal digital soft-start voltage equals to the VFB voltage. This will ensure that the output voltage starts from its existing voltage level. In the event of under-voltage, over-temperature, or shutdown, the chip enables the soft-stop function. The soft-stop function discharges the output voltage to the GND. The duration of the discharge time is 8ms.

#### **Power OK Indicator**

The LPD2125 features an open-drain POK pin to indicate output regulation status. In normal operation, when the output voltage rises 90% of its target value, the POK goes high after 63us internal delay. When the output voltage outruns 70% or 125% of the target voltage, POK signal will be pulled low immediately.

Since the FB pin is used for both feedback and monitoring purposes, the output voltage deviation can be coupled directly to the FB pin by the capacitor in parallel with the voltage divider as shown in the typical applications. In order to prevent false POK from dropping, capacitors need to parallel at the output to confine the voltage deviation with severe load step transient.

#### **Under-Voltage Protection (UVP)**

In the operational process, if a short-circuit occurs, the output voltage will drop quickly. When load current is bigger than current-limit threshold value, the output voltage will fall out of the required regulation range. The undervoltage protection circuit continually monitors the FB voltage after soft-start is completed. If a load step is strong enough to pull the output voltage lower than the undervoltage threshold, the under-voltage threshold is 70% of the nominal output voltage, the internal UVP delay counter starts to count. After 16µs debounce time, the device turns off both high-side and low-side MOSEFET with latched and starts a soft-stop process to shut down the output gradually. Toggling enable pin to low or recycling VCC,will clear the latch and bring the chip back to operation. When Short-circuit is't occurs the chip can auto rework.

#### Over-Voltage Protection (OVP)

The over-voltage function monitors the output voltage by FB pin. When the FB voltage increases over 125% of the reference voltage due to the high-side MOSFET failure or for other reasons, the over-voltage protection comparator designed with a 1.5µs noise filter will force the lowside MOSFET gate driver fully turn on and latch high. This action actively pulls down the output voltage. This OVP scheme only clamps the voltage overshoot and does not invert the output voltage when otherwise activated with a continuously high output from low-side MOSFET driver. It's a common problem for OVP schemes with a latch. Once an over-voltage fault condition is set, it can only be reset by toggling EN, VCC power-on-reset signal. The chip will auto rework when Voltage normal.

#### **Current-Limit**

The current-limit circuit employs a "valley" current-sensing algorithm (See Figure 2). The LPD2125 uses the low-side MOSFET's RDS(ON) of the synchronous rectifier as a current-sensing element. If the magnitude of the current-sense signal at PHASE pin is above the currentlimit threshold, the PWM is not allowed to initiate a new cycle. The actual peak current is greater than the currentlimit threshold by an amount equals to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are the functions of the sense resistance, inductor value, and input voltage.



frequency.



**Function Description(Cont.)** 

Figure 2. Current-Limit Algorithm

0

The PWM controller uses the low-side MOSFETs on-resistance RDS(ON) to monitor the current for protection against shortened outputs. The MOSFET's RDS(ON) is varied by temperature and gate to source voltage, the user should determine the maximum RDS(ON) in manufacture's datasheet.

Time

The OCSET pin can source 10 $\mu$ A through an external resistor for adjusting current-limit threshold. The voltage at OCSET pin is equal to 10 $\mu$ A x ROCSET. The relationship between the sampled voltage VOCSET and the current-limit threshold ILIMIT is given by:

$$\frac{1}{8} \times 10 \,\mu\text{A} \times \text{R}_{\text{OCSET}} = \text{I}_{\text{LIMIT}} \times \text{R}_{\text{DS}(\text{ON})}$$

Where ROCSET is the resistor of current-limit setting threshold. RDS(ON) is the low side MOSFETs conducive resistance. ILIMIT is the setting current-limit threshold. ILIMIT can be expressed as IOUT minus half of peak-to-peak inductor current.

The PCB layout guidelines should ensure that noise and DC errors do not corrupt the current-sense signals at PHASE. Place the hottest power MOSEFTs as close to the IC as possible for best thermal coupling. When combined with the under-voltage protection circuit, this current-limit method is effective in almost every circumstance. The chip will auto rework when Current normal.

#### **Over-Temperature Protection (OTP)**

When the junction temperature increases above the rising threshold temperature TOTR, the IC will enter the overtemperature protection state that suspends the PWM, which forces the UGATE and LGATE gate drivers outputlow. The thermal sensor allows the converters to start a start-up process and regulate the output voltage again after the junction temperature cools by 25oC. The OTP is designed with a 25oC hysteresis to lower the average TJ during continuous thermal overload

conditions, which increases lifetime of the LPD2125 The chip will auto rework when junction temperature normal.

#### **Programming the On-Time Control and PWM Switching Frequency**

The LPD2125 does not use a clock signal to produce PWM. The device uses the constant-on-time control architecture to produce pseudo-fixed frequency with input voltage feed-forward. The on-time pulse width is proportional to output voltage VOUT and inverses proportional to input voltage VIN. The switching frequency is selectable from four preset values by a resistor connected to RF pin as shown in Table1.

LPD2125 doesn't have VIN pin to calculate on-time pulse width.

Therefore, monitoring VPHASE voltage as input voltage to calculate on-time when the high-side MOSFET is turned on. And then, use the relationship between ontime and duty cycle to obtain the switching

 Resistance RRF(kΩ)
 Switching Frequency Fsw(Khz)

 470
 135

 200
 165

 100
 185

 39
 215



## LPD2125

### **Application Information**

#### **Output Voltage Setting**

The output voltage is adjustable from 0.7V to 5.5V with a resistor-divider connected with FB, GND, and converter's output. Using 1% or better resistors for the resistor-divider is recommended. The output voltage is determined by:

Vout = 
$$0.7 \times \left(1 + \frac{R_{TOP}}{R_{GND}}\right)$$

Where 0.7 is the reference voltage, RTOP is the resistor connected from converter's output to FB, and RGND is the resistor connected from FB to GND. Suggested RGND is in the range from 1k to  $20k\Omega$ . To prevent stray pickup, locate resistors RTOP and RGND close to LPD2125 .

#### **Output Inductor Selection**

The duty cycle (D) of a buck converter is the function of the input voltage and output voltage. Once an output voltage is fixed, it can be written as:

$$D = \frac{V_{OUT}}{V_{IN}}$$

The inductor value (L) determines the inductor ripple current, IRIPPLE, and affects the load transient reponse. Higher inductor value reduces the inductor's ripple current and induces lower output ripple voltage. The ripple current and ripple voltage can be approximated by:

$$I_{RIPPLE} = \frac{V_{IN} - V_{OUT}}{F_{SW} \times L} \times \frac{V_{OUT}}{V_{IN}}$$

Where FSW is the switching frequency of the regulator. Although the inductor value and frequency are increased and the ripple current and voltage are reduced, a tradeoff exists between the inductor's ripple current and the regulatorload transient response time.

A smaller inductor will give the regulator a faster load transient response at the expense of higher ripple current. Increasing the switching frequency (FSW) also reduces the ripple current and voltage, but it will increase the switching loss of the MOSFETs and the power dissipation of the converter. The maximum ripple current occurs at the maximum input voltage. A good starting point is to choose the ripple current to be approximately 30% of the maximum output current. Once the inductance value has been chosen, selecting an inductor which is capable of carrying the required peak current without going into saturation. In some types of inductors, especially core that is made of ferrite, the ripple current will increase abruptly when it saturates.

This results in a larger output ripple voltage. Besides, the inductor needs to have low DCR to reduce the loss of efficiency.

#### **Output Capacitor Selection**

Output voltage ripple and the transient voltage deviation are factors which have to be taken into consideration when selecting an output capacitor. Higher capacitor value and lower ESR reduce the output ripple and the load transient drop. Therefore, selecting high performance low ESR capacitors is recommended for switching regulator applications. In addition to high frequency noise related to MOSFET turn-on and turnoff,the output voltage ripple includes the capacitance voltage drop  $\Delta VCOUT$  and ESR voltage drop  $\Delta VESR$  caused by the AC peak-to-peak inductor's current. These two voltages can be represented by:

$$\Delta V_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{8C_{\text{OUT}Fsw}}$$
 
$$\Delta V_{\text{ESR}} = I_{\text{RIPPLE}} \times R_{\text{ESR}}$$

These two components constitute a large portion of the total output voltage ripple. In some applications, multiple capacitors have to be paralleled to achieve the desired ESR value. If the output of the converter has to support another load with high pulsating current, more capacitors are needed in order to reduce the equivalent ESR and suppress the voltage ripple to a tolerable level. A small decoupling capacitor (1 $\mu$ F) in parallel for bypassing the noise is also recommended, and the voltage rating of the output capacitors are also must be considered. To support a load transient that is faster than the switching frequency, more capacitors are needed for reducing the voltage excursion during load step change. Another aspect of the capacitor selection is that the total AC current going through the capacitors has to be less than the rated RMS current specified on the capacitors in order to prevent the capacitor from over-heating.

#### **Input Capacitor Selection**

The input capacitor is chosen based on the voltage rating and the RMS current rating. For reliable operation, selecting the capacitor voltage rating to be at least 1.3 times higher than the maximum input voltage. The maximum RMS current rating requirement is approximately IOUT/2,where IOUT is the load current. During power-up, the input capacitors have to handle great amount of surge current. For low-duty notebook appliactions, ceramic capacitor is recommended. The



DATASHEET

LPD2125

### **Application Information(Cont.)**

capacitors must be connected between the drain of high-side MOSFET and the source of low-side MOSFET with very low-impeadance PCB layout.

#### **MOSFET Selection**

The application for a notebook battery with a maximum voltage of 24V, at least a minimum 30V MOSFETs should be used. The design has to trade off the gate charge with the RDS(ON) of the MOSFET: For the low-side MOSFET, before it is turned on, the body diode has been conducting. The low-side MOSFET driver will not charge the miller capacitor of this MOSFET.In the turning off process of the low-side MOSFET, the load current will shift to the body diode first. The high dv/dt of the phase node voltage will charge the miller capacitor through the low-side MOSFET driver sinking current path. This results in much less switching loss of the lowside MOSFETs. The duty cycle is often very small in high battery voltage applications, and the low-side MOSFET will conduct most of the switching cycle; therefore, when using smaller RDS(ON) of the low-side MOSFET, the converter can reduce power loss. The gate charge for this MOSFET is usually the secondary consideration. The high-side MOSFET does not have this zero voltage switching condition; in addition, because it conducts for less time compared to the low-side MOSFET, the switching loss tends to be dominant. Priority should be given to the MOSFETs with less gate charge, so that both the gatedriver loss and switching loss will be minimized.

The selection of the N-channel power MOSFETs are determined by the R<sub>DS(ON)</sub>, reversing transfer capacitance (C<sub>RSS</sub>) and maximum output current requirement.

The losses in the MOSFETs have two components:conduction loss and transition loss. For the high-side and low-side MOSFETs, the losses are approximately given by the following equations:

$$\begin{split} & P_{\text{high-side}} = I_{\text{OUT}}^{-2} (1 + \text{TC}) (R_{\text{DS(ON)}}) D + (0.5) (I_{\text{OUT}}) (V_{\text{IN}}) (I_{\text{SW}}) F_{\text{SW}} \\ & P_{\text{low-side}} = I_{\text{OUT}}^{-2} (1 + \text{TC}) (R_{\text{DS(ON)}}) (1 - D) \end{split}$$

Where

IOUT is the load current
TC is the temperature dependency of RDS(ON)
FSW is the switching frequency
tSW is the switching interval
D is the duty cycle

Note that both MOSFETs have conduction losses while the high-side MOSFET includes an additional transition loss. The switching interval, tSW, is the function of the reverse transfer capacitance CRSS. The (1+TC) term is a factor in the temperature dependency of the RDS(ON) and can be extracted from the "RDS(ON) vs. Temperature" curve of the power MOSFET.

#### **Layout Consideration**

In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator. With power devices switching at higher frequency, the resulting current transient will cause voltage spike across the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transition of the PWM MOSFET. Before turn-off condition, the MOSFET is carrying the full load current. During turn-off, current stops flowing in the MOSFET and is freewheeling by the low side MOSFET and parasitic diode. Any parasitic inductance of the circuit generates a large voltage spike during the switching interval. In general, using short and wide printed circuit traces should minimize interconnecting impedances and the magnitude of voltage spike. Besides, signal and power grounds are to be kept separating and finally combined using ground plane construction or single point grounding. The best tie-point between the signal ground and the power ground is at the negative side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are not recommended. Below is a checklist for your layout:

•Keep the switching nodes (UGATE, LGATE, BOOT, and PHASE) away from sensitive small signal nodes since these nodes are fast moving signals. Therefore, keep traces to these nodes as short as possible and there should be no other weak signal traces in parallel with theses traces on any layer.

•The signals going through theses traces have both high dv/dt and high di/dt with high peak charging and discharging current. The traces from the gate drivers to the MOSFETs (UGATE and LGATE) should be short and wide.

•Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as possible. Minimizing the impedance with wide





## **Package Information**

### TDFN3x3-10



| \$    | TDFN3x3-10 |               |        |       |  |
|-------|------------|---------------|--------|-------|--|
| \$ MB | MILLIM     | ETER <b>S</b> | INCHES |       |  |
| P     | MIN.       | MAX.          | MIN.   | MAX.  |  |
| Α     | 0.70       | 0.80          | 0.028  | 0.031 |  |
| A1    | 0.00       | 0.05          | 0.000  | 0.002 |  |
| A3    | 0.20       | REF           | 0.008  | REF   |  |
| b     | 0.18       | 0.30          | 0.007  | 0.012 |  |
| D     | 2.90       | 3.10          | 0.114  | 0.122 |  |
| D2    | 2.20       | 2.70          | 0.087  | 0.106 |  |
| Е     | 2.90       | 3.10          | 0.114  | 0.122 |  |
| E2    | 1.40       | 1.75          | 0.055  | 0.069 |  |
| е     | 0.50       | BSC           | 0.016  | BSC   |  |
| L     | 0.30       | 0.50          | 0.012  | 0.020 |  |
| K     | 0.20       |               | 0.008  |       |  |
| aaa   | 0.         | 08            | 0.00   | )3    |  |