**Module:** Computation DAC (used in in-memory computing)

**Designer:** Rezwan A Rasul, Ming Hsieh Dept. of ECE, USC (rrasul@usc.edu)

**Module Description:** Computation DAC

**Top Cell Name:** RR\_1BIT\_CELL\_COMPUTE\_V5\_AMPSE

**Technology:** TSMC 65nm CMOS

PINS:

| Pin Lists |                                            |
|-----------|--------------------------------------------|
| VDD       | Supply Voltage                             |
| VSS       | ground                                     |
| CLK       | Synchronization Clock                      |
| IN<31:0>  | Input magnitude                            |
| COMPUTE   | Denotes time instant when input is applied |
| SL, SL B  | Differential DAC output                    |

**Schematic Netlists:** compute\_dac.scs

### **Schematic figures:**



The bit cell consists of 1-b memory (back-to-back inverter).

# **Testbenches:** tb\_compute\_dac.scs



#### **Parameters:**

| Parameters            | Symbols |
|-----------------------|---------|
| Switch width (nm)     | W_SW    |
| Unit capacitance      | Си      |
| Load capacitance (fF) | Cload   |
| Supply voltage (V)    | VDD     |

#### **Metrics:**

| Metrics           | Symbols |
|-------------------|---------|
| Power consumption | power   |
| DAC output LSB    | Delta2  |

#### **Neural Network Model:**

The H5 file: compute\_dac.h5

**The Json File:** compute\_dac.json

The Input Normalization File: scX\_compute\_dac.pkl

 $\textbf{The Output Standardization File: } scY\_compute\_dac.pkl$ 

The input characterization range of the Model:

| Design parameters |                        |  |
|-------------------|------------------------|--|
| Symbols           | Characterization Range |  |
| W_SW              | [200nm, 300nm]         |  |
| Си                | [0.5fF, 4fF]           |  |
| Cload             | [250fF, 400fF]         |  |
| VDD               | [0.8V, 1.2V]           |  |

## The error range of the Model:



