# **EE312 Lab2 – Simulation results**

# **EE312 Computer Architecture**

Professor: Minsoo Rhu

Student names: Maro Han, Sanghyun Kim

**Student Numbers:** 20150912, 20150146

# **Transcript:**

```
# TEST
                            InitialTest :
# PASSED
# TEST
                      Insert100CoinTest:
# PASSED
# TEST
                      Insert500CoinTest:
# PASSED
# TEST
                     Insert1000CoinTest:
# PASSED
# TEST
                      SelectlstItemTest :
# PASSED
# TEST
                      Select2ndItemTest :
# PASSED
# TEST
                      Select3rdItemTest :
# PASSED
# TEST
                      Select4thItemTest :
# PASSED
# TEST
                         WaitReturnTest :
# PASSED
# TEST
                      TriggerReturnTest:
# PASSED
# TEST
                           ItemTestTest :
# PASSED
# TEST
                           ItemTestTest :
# PASSED
# TEST
                           ItemTestTest :
# PASSED
# Passed = 13, Failed = 0
```

As we can see from the above, we pass all the tests in the provided testbench.

# Wave simulation result 1:



#### Wave simulation result 2:



From the wave simulation result, we can see how different output signals react correctly on the input signals. For example, when i\_input\_coin signal is increased, the o\_available\_item signal increases incrementally. This shows that our lab was done correctly.

Another noteworthy element is how the stopwatch, current\_total, and return\_temp is signified with a red line. I believe this is because they are not input or output signals but a register that is defined as inputs and output of vending\_machine.v just for the sake of the lab.