











#### TMS320F28377D, TMS320F28376D, TMS320F28375D, TMS320F28374D

SPRS880A - DECEMBER 2013-REVISED MARCH 2014

# TMS320F2837xD Dual-Core Delfino™ Microcontrollers

#### 1 Device Overview

#### 1.1 Features

- · Dual-Core Architecture
  - Two TMS320C28x 32-Bit CPUs
  - 200 MHz (5-ns Cycle Time)
  - IEEE 754 Single-Precision Floating-Point Unit (FPU)
  - Trigonometric Math Unit (TMU)
  - Viterbi/Complex Math Unit (VCU-II)
  - 16 x 16 and 32 x 32 MAC Operations
  - 16 x 16 Dual MAC
  - Three 32-Bit CPU Timers per Core
  - Harvard Bus Architecture
  - Fast Interrupt Response and Processing
  - Unified Memory Programming Model
- Two Programmable Control Law Accelerators (CLAs)
  - 200 MHz (5-ns Cycle Time)
  - 32-Bit Floating-Point Math Accelerator (IEEE 754 Single Precision)
  - Executes Code Independently of Main CPU
- On-Chip Memory
  - Up to 1MB Flash, Up to 204KB RAM
  - Boot ROM (64KB)
    - Serial Peripheral Interface (SPI), Inter-Integrated Circuit (I<sup>2</sup>C), Controller Area Network (CAN), and Parallel I/O Software Boot Modes
    - Standard Math Tables
- · System Peripherals
  - Dual 32- and 16-Bit EMIF With ASRAM and SDRAM Support
  - Dual 6-Channel DMA Controller
  - Up to 169 Individually Programmable,
     Multiplexed General-Purpose Input/Output
     (GPIO) Pins With Input Filtering
- · Communications Peripherals
  - USB 2.0 + PHY Port
  - Support for 12-Pin 3.3 V-Compatible Universal Parallel Port (uPP) Interface
  - Two CAN-Bus Ports (32 Mailboxes Each)
  - Three High-Speed (40-MHz) SPI Ports With 16-Level FIFO, DMA Support, and CLA-Accessible
  - Two Multichannel Buffered Serial Ports (McBSPs)
  - Four Serial Communications Interfaces (SCIs)
  - Two I<sup>2</sup>C Interfaces

- Analog Subsystem
  - Four Dual-Mode Analog-to-Digital Converters (ADCs)
  - 16-Bit Mode
    - 1.1 MSPS Each (Up to 4.4-MSPS System)
    - Differential
    - External Reference
    - Up to 12 External Channels
  - 12-Bit Mode
    - 3.5 MSPS Each (Up to 14-MSPS System)
    - Single-Ended or Differential
    - External Reference
    - Up to 24 External Channels
  - Single Sample-and-Hold (S/H) (Four-Simultaneous-S/H System)
  - Integrated Post-Processing of ADC Conversions
    - Saturating Offset Calibration
    - Error From Setpoint Calculation
    - High, Low, and Zero-Crossing Compare, With Interrupt Capability
    - Trigger-to-Sample Delay Capture
  - Analog Comparator/Digital-to-Analog Converter (DAC) Subsystem With Glitch Filter, for Windowed Trip Monitor and PCMC Interfaces
    - Eight Windowed Comparators With 12-Bit DAC References
  - Three 12-Bit Buffered DAC Outputs
- Enhanced Control Peripherals
  - 24 PWM Channels With Enhanced Features
  - 16 High-Resolution PWM Channels
    - High-Resolution on Both A and B Channels of 8 PWM Modules
    - Dead-Band Support (on Both Standard and High-Resolution)
  - Six Enhanced Capture (eCAP) Modules
  - Three Enhanced Quadrature Encoder Pulse (eQEP) Modules
  - Two Sigma-Delta Filter Modules With up to 8 Input Channels, and PWM Synchronization
- Expanded Peripheral Interrupt (ePIE) Block
  - Supports up to 192 Peripheral Interrupts
  - GPIO Pins can be Connected to 5 Core Interrupts
- JTAG Boundary Scan Support (1)
- IEEE Standard 1149.1-1990 Standard Test Access Port and Boundary Scan Architecture



- Advanced Emulation Features
  - Analysis and Breakpoint Functions
  - Two Hardware Breakpoints per CPU
  - Real-Time Debug via Hardware
- Independent Dual-Zone Security per CPU
  - 128-Bit Security Key and Lock
  - Protects Flash, One-Time Programmable (OTP) Memory, and RAM Blocks
- Safety and Reliability Features
  - Error Correction Code (ECC) on Flash, ECC or Parity on RAMs
  - Missing Clock Detection
  - Hardware Built-In Self-Test (for CPUs)
  - Programmable Built-In Self-Test (for Memory)
- Low-Power Modes and Power Savings
  - IDLE, STANDBY, HALT, and HIBERNATE Modes Supported
  - Disable Individual Peripheral Clocks
- Clock and System Control
  - Two Internal Zero-Pin 10-MHz Oscillators
  - On-Chip Crystal Oscillator/External Clock Input

- Dynamic Phase-Locked Loop (PLL) Ratio Changes Supported
- Watchdog Timer Module
- Missing Clock Detection Circuitry
- 1.2-V Core, 3.3-V I/O Design
- Development Support Includes
  - ANSI C/C++ Compiler/Assembler/Linker
  - Code Composer Studio™ IDE
  - DSP/BIOS™ and SYS/BIOS
  - Digital Motor Control and Digital Power Libraries
- Package Options:
  - Lead-Free, Green Packaging
  - 337-Ball New Fine Pitch Ball Grid Array (nFBGA) [ZWT Suffix]
  - 176-Pin PowerPAD™ Thermally Enhanced Low-Profile Quad Flatpack (HLQFP) [PTP Suffix]
- Temperature Options:
  - T: -40°C to 105°C
  - S: -40°C to 125°C
  - Q: -40°C to 125°C
     (Q100 Qualification for Automotive Applications)

# 1.2 Applications

- Industrial Drives
- Solar Micro Inverters and Converters
- Radar
- Digital Power

- · Smart Metering
- Automotive Transportation
- Power Line Communications
- Software-Defined Radio



#### 1.3 Description

The Delfino TMS320F2837xD device is a dual-core microcontroller with integrated analog features and communications interfaces. The dual real-time control subsystems are based on Tl's industry-leading 32-bit TMS320C28x Floating-Point CPUs and feature two CLAs that provide additional flexibility to designers who are interested in doing applications such as running parallel control algorithms and much more. Designers can realize up to 800 MIPS of total system performance.

The TMS320F2837xD device introduces the TMU, which is an accelerator that greatly reduces the number of cycles required to perform common trigonometric functions. The TMS320F2837xD device also has a second-generation Viterbi Complex Math Unit, VCU-II, with improved acceleration on Viterbi operations, complex multiplies, and the CRC engine.

The TMS320F2837xD device supports up to 1MB of ECC-protected on-board flash memory and up to 204KB of SRAM with either ECC or parity. Two independent security zones are also available for 128-bit code protection. High-precision control peripherals such as enhanced pulse width modulators (ePWMs) with fault protection, encoders, and captures are also included.

The analog subsystem boasts up to four 16-bit ADCs as well as eight comparator subsystems (CMPSSs). Each comparator subsystem contains two comparators and a built-in 12-bit DAC reference. Each comparator subsystem can be used as peak-current-mode comparators or as windowed comparators. In addition, the device has three 12-bit DACs.

Connectivity peripherals such as dual external memory interfaces (EMIFs), dual CAN 2.0 interfaces, and a new uPP are also available. The uPP is a high-speed, parallel data bus that allows direct connection to FPGAs or other devices with similar interfaces. A USB 2.0 port with MAC and PHY lets users add USB connectivity to their application.

#### Device Information (1)

| PART NUMBER      | PACKAGE     | BODY SIZE         |
|------------------|-------------|-------------------|
| TMS320F28377DZWT | nFBGA (337) | 16,0 mm x 16,0 mm |
| TMS320F28377DPTP | HLQFP (176) | 24,0 mm x 24,0 mm |
| TMS320F28376DZWT | nFBGA (337) | 16,0 mm x 16,0 mm |
| TMS320F28376DPTP | HLQFP (176) | 24,0 mm x 24,0 mm |
| TMS320F28375DZWT | nFBGA (337) | 16,0 mm x 16,0 mm |
| TMS320F28375DPTP | HLQFP (176) | 24,0 mm x 24,0 mm |
| TMS320F28374DZWT | nFBGA (337) | 16,0 mm x 16,0 mm |
| TMS320F28374DPTP | HLQFP (176) | 24,0 mm x 24,0 mm |

<sup>(1)</sup> For more information, see Section 8, Mechanical Packaging and Orderable Information.



#### 1.4 Functional Block Diagram

Figure 1-1 shows the CPU system and associated peripherals comprising the TMS320F2837xD device.



Figure 1-1. Functional Block Diagram



# **Table of Contents**

| 1 | Devi | ce Overview 1                               | 6 | Deta | ailed Description                          | . 62       |
|---|------|---------------------------------------------|---|------|--------------------------------------------|------------|
|   | 1.1  | Features <u>1</u>                           |   | 6.1  | Functional Block Diagram                   | <u>62</u>  |
|   | 1.2  | Applications 2                              |   | 6.2  | Memory Maps                                | <u>64</u>  |
|   | 1.3  | Description3                                |   | 6.3  | Device Identification Registers            | <u>68</u>  |
|   | 1.4  | Functional Block Diagram 4                  |   | 6.4  | Bus Architecture – Peripheral Connectivity | <u>69</u>  |
| 2 | Revi | sion History 6                              |   | 6.5  | CPU and System Control                     | <u>70</u>  |
| 3 | Devi | ce Comparison <u>13</u>                     |   | 6.6  | Peripheral Information and Timings         | <u>83</u>  |
| 4 | Term | ninal Configuration and Functions <u>15</u> | 7 | Devi | ice and Documentation Support              | <u>110</u> |
|   | 4.1  | Signal Descriptions                         |   | 7.1  | Device Support                             | <u>110</u> |
|   | 4.2  | Pin Multiplexing                            |   | 7.2  | Documentation Support                      | 112        |
| 5 | Spec | cifications                                 |   | 7.3  | Related Links                              | <u>113</u> |
|   | 5.1  | Absolute Maximum Ratings                    |   | 7.4  | Community Resources                        | <u>113</u> |
|   | 5.2  | Recommended Operating Conditions            |   | 7.5  | Trademarks                                 | <u>113</u> |
|   | 5.3  | Electrical Characteristics 47               |   | 7.6  | Electrostatic Discharge Caution            | <u>113</u> |
|   | 5.4  | Handling Ratings 47                         |   | 7.7  | Glossary                                   | <u>113</u> |
|   | 5.5  | Timing and Switching Characteristics        | 8 |      | hanical Packaging and Orderable            |            |
|   | 5.6  | Power Sequencing <u>50</u>                  |   | Info | rmation                                    | <u>114</u> |
|   | 5.7  | Current Consumption 51                      |   | 8.1  | Packaging Information                      | <u>114</u> |
|   | 5.8  | Clocking <u>53</u>                          |   |      |                                            |            |



#### 2 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

This data sheet revision history highlights the technical changes made to the SPRS880 device-specific data sheet to make it an SPRS880A revision.

Scope: Added TMS320F28375D and TMS320F28374D devices.

Changed total RAM of 28376D from 82KW to 86KW.

The 28376D device is now available in the Q temperature range (-40°C to 125°C, Q100 qualification for automotive application).

Added Section 7.3, Related Links, which provides quick access to available resources.

Restructured document. See the following table.

| LOCATION    | ADDITIONS, DELETIONS, AND MODIFICATIONS                                                                                        |  |  |  |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Global      | Added TMS320F28375D and TMS320F28374D devices                                                                                  |  |  |  |  |  |  |  |  |
|             | Changed total RAM of 28376D from 82KW to 86KW                                                                                  |  |  |  |  |  |  |  |  |
|             | Removed USB OTG feature                                                                                                        |  |  |  |  |  |  |  |  |
|             | Removed USBVBUS and USBID pins                                                                                                 |  |  |  |  |  |  |  |  |
|             | Removed EM1A20 and EM1A21 pins                                                                                                 |  |  |  |  |  |  |  |  |
|             | <ul> <li>Replaced XTRIPOUTx with OUTPUTXBARx (for example, replaced XTRIPOUT1 with<br/>OUTPUTXBAR1, and so forth)</li> </ul>   |  |  |  |  |  |  |  |  |
|             | Changed ADCINCAL0 to ADCIN14                                                                                                   |  |  |  |  |  |  |  |  |
|             | Changed ADCINCAL1 to ADCIN15                                                                                                   |  |  |  |  |  |  |  |  |
|             | Added OUTPUTXBAR5 to GPIO7 and GPIO28                                                                                          |  |  |  |  |  |  |  |  |
|             | Added OUTPUTXBAR6 to GPIO9 and GPIO29                                                                                          |  |  |  |  |  |  |  |  |
|             | Replaced "user OTP" with "user configurable DCSM OTP"                                                                          |  |  |  |  |  |  |  |  |
|             | Restructured document                                                                                                          |  |  |  |  |  |  |  |  |
| Section 1   | Changed title from "TMS320F2837xD Dual-Core Delfino MCUs" to "Device Overview"                                                 |  |  |  |  |  |  |  |  |
| Section 1.1 | Features:                                                                                                                      |  |  |  |  |  |  |  |  |
|             | Removed "Self-Test and Real-Time Self-Test BIST" feature                                                                       |  |  |  |  |  |  |  |  |
|             | Added "Hardware Built-In Self-Test (for CPUs)" feature                                                                         |  |  |  |  |  |  |  |  |
|             | Added "Programmable Built-In Self-Test (for Memory)" feature                                                                   |  |  |  |  |  |  |  |  |
| Section 1.3 | Description:                                                                                                                   |  |  |  |  |  |  |  |  |
|             | <ul> <li>Updated "The TMS320F2837xD device supports up to 1MB of ECC-protected on-board flash<br/>memory" paragraph</li> </ul> |  |  |  |  |  |  |  |  |
|             | Removed OTG feature of USB 2.0 port                                                                                            |  |  |  |  |  |  |  |  |
|             | Added "Device Information" table                                                                                               |  |  |  |  |  |  |  |  |
| Figure 1-1  | Functional Block Diagram:                                                                                                      |  |  |  |  |  |  |  |  |
|             | Changed "User OTP 1K x 16" blocks to "User Configurable DCSM OTP 1K x 16" blocks                                               |  |  |  |  |  |  |  |  |
|             | CPU2 Local Shared block: Changed "2Kx16" to "6x 2Kx16"                                                                         |  |  |  |  |  |  |  |  |
|             | Changed ADCINCAL0 to ADCIN14                                                                                                   |  |  |  |  |  |  |  |  |
|             | Changed ADCINCAL1 to ADCIN15                                                                                                   |  |  |  |  |  |  |  |  |
|             | USB Ctrl / PHY block: Removed USBVBUS and USBID                                                                                |  |  |  |  |  |  |  |  |
| Section 3   | Changed title from "Device Overview" to "Device Comparison"                                                                    |  |  |  |  |  |  |  |  |
| Table 3-1   | Changed title from "TMS320F2837xD Hardware Features" to "Device Comparison Table"                                              |  |  |  |  |  |  |  |  |
| Table 3-1   | Device Comparison Table:                                                                                                       |  |  |  |  |  |  |  |  |
|             | Added 28375D and 28374D data                                                                                                   |  |  |  |  |  |  |  |  |
|             | Changed total RAM of 28376D from 82KW to 86KW                                                                                  |  |  |  |  |  |  |  |  |
|             | Removed Power-on reset (POR)                                                                                                   |  |  |  |  |  |  |  |  |
|             | Changed "Temperature options" to "Free-Air Temperature (T <sub>A</sub> ) options"                                              |  |  |  |  |  |  |  |  |
|             | Changed availability of 28376D in Q temperature range to "Yes"                                                                 |  |  |  |  |  |  |  |  |
| Section 4   | Changed title from "Device Pins" to "Terminal Configuration and Functions"                                                     |  |  |  |  |  |  |  |  |

Revision History



| LOCATION    | ADDITIONS, DELETIONS, AND MODIFICATIONS                                                   |
|-------------|-------------------------------------------------------------------------------------------|
| Figure 4-1  | 337-Ball ZWT New Fine Pitch Ball Grid Array (Bottom View) – [Quadrant A]:                 |
|             | Ball T4: Changed ADCINCAL0 to ADCIN14                                                     |
|             | Ball U4: Changed ADCINCAL1 to ADCIN15                                                     |
| Figure 4-5  | 176-Pin PTP PowerPAD Thermally Enhanced Low-Profile Quad Flatpack (Top View):             |
|             | Pin 44: Changed ADCINCAL0 to ADCIN14                                                      |
|             | Pin 45: Changed ADCINCAL1 to ADCIN15                                                      |
| Section 4.1 | Changed title from "Terminal Functions" to "Signal Descriptions"                          |
| Section 4.1 | Signal Descriptions:                                                                      |
|             | Removed "Unless otherwise mentioned, inputs are not 5-V tolerant" sentence from paragraph |
| Table 4-1   | Changed title from "Terminal Functions" to "Signal Descriptions"                          |



| LOCATION  | ADDITIONS, DELETIONS, AND MODIFICATIONS                                   |
|-----------|---------------------------------------------------------------------------|
| Table 4-1 | Signal Descriptions:                                                      |
|           | Replaced XTRIPOUTx with OUTPUTXBARx (for example, replaced XTRIPOUT1 with |
|           | OUTPUTXBAR1, and so forth)                                                |
|           | OUTPUTXBAR1: Updated DESCRIPTION                                          |
|           | OUTPUTXBAR2: Updated DESCRIPTION                                          |
|           | OUTPUTXBAR3: Updated DESCRIPTION                                          |
|           | OUTPUTXBAR4: Updated DESCRIPTION                                          |
|           | OUTPUTXBAR5: Updated DESCRIPTION                                          |
|           | OUTPUTXBAR6: Updated DESCRIPTION                                          |
|           | OUTPUTXBAR7: Updated DESCRIPTION                                          |
|           | OUTPUTXBAR8: Updated DESCRIPTION                                          |
|           | V <sub>REFHIA</sub> : Updated DESCRIPTION                                 |
|           | V <sub>REFHIB</sub> : Updated DESCRIPTION                                 |
|           | V <sub>REFHIC</sub> : Updated DESCRIPTION                                 |
|           | V <sub>REFHID</sub> : Updated DESCRIPTION                                 |
|           | Changed ADCINCAL0 to ADCIN14                                              |
|           | ADCIN14: Updated DESCRIPTION                                              |
|           | Changed ADCINCAL1 to ADCIN15                                              |
|           | ADCIN15: Updated DESCRIPTION                                              |
|           | GPIO0: Removed "This pin is 5V-tolerant" from DESCRIPTION                 |
|           | GPIO1: Removed "This pin is 5V-tolerant" from DESCRIPTION                 |
|           | GPIO2: Removed "This pin is 5V-tolerant" from DESCRIPTION                 |
|           | GPIO3: Removed "This pin is 5V-tolerant" from DESCRIPTION                 |
|           | GPIO4: Removed "This pin is 5V-tolerant" from DESCRIPTION                 |
|           | GPIO5: Removed "This pin is 5V-tolerant" from DESCRIPTION                 |
|           | GPIO6: Removed "This pin is 5V-tolerant" from DESCRIPTION                 |
|           | GPIO7: Removed "This pin is 5V-tolerant" from DESCRIPTION                 |
|           | GPIO7 muxed signal: Added OUTPUTXBAR5                                     |
|           | GPIO9 muxed signal: Added OUTPUTXBAR6                                     |
|           | EPWM9A: Removed "and HRPWM channel" from DESCRIPTION                      |
|           | EPWM9B: Removed "and HRPWM channel" from DESCRIPTION                      |
|           | EPWM10A: Removed "and HRPWM channel" from DESCRIPTION                     |
|           | EPWM10B: Removed "and HRPWM channel" from DESCRIPTION                     |
|           | EPWM11A: Removed "and HRPWM channel" from DESCRIPTION                     |
|           | EPWM11B: Removed "and HRPWM channel" from DESCRIPTION                     |
|           | EPWM12A: Removed "and HRPWM channel" from DESCRIPTION                     |
|           | EPWM12B: Removed "and HRPWM channel" from DESCRIPTION                     |
|           | GPIO28 muxed signal: Added OUTPUTXBAR5                                    |
|           | GPIO29 muxed signal: Added OUTPUTXBAR6                                    |
|           | GPIO42: Removed "This pin is 5V-tolerant" from DESCRIPTION                |
|           | GPIO43: Removed "This pin is 5V-tolerant" from DESCRIPTION                |
|           | GPIO46: Removed "This pin is 5V-tolerant" from DESCRIPTION                |
|           | GPIO46 muxed signal: Removed USB0VBUS                                     |
|           | GPIO47: Removed "This pin is 5V-tolerant" from DESCRIPTION                |
|           | GPIO47 muxed signal: Removed USB0ID                                       |
|           | GPIO93 muxed signal: Removed EM1A20                                       |
|           | GPIO94 muxed signal: Removed EM1A21                                       |
|           | X1: Updated DESCRIPTION                                                   |
|           | TCK: Updated DESCRIPTION                                                  |
|           | VREGENZ: Updated DESCRIPTION                                              |
|           | ERRORSTS: Updated DESCRIPTION                                             |
|           | Entroite 10. Opulied DECONT FIOR                                          |

RUMENTS





| LOCATION        | ADDITIONS, DELETIONS, AND MODIFICATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 5-12      | Added "Crystal Equivalent Series Resistance (ESR) Requirements" table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 5-13      | Changed title from "X1 Timing Requirements - PLL Enabled" to "X1 Timing Requirements"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | Removed "X1 Timing Requirements - PLL Disabled" table (this was Table 5-11 in SPRS880)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Table 5-14      | Changed title from "XCLKIN Timing Requirements - PLL Enabled" to "AUXCLKIN Timing Requirements"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Table 5-14      | AUXCLKIN Timing Requirements:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 | Changed "XCLKIN" to "AUXCLKIN" in parameter descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | Removed "XCLKIN Timing Requirements - PLL Disabled" table (this was Table 5-13 in SPRS880)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Table 5-16      | Internal Clock Frequencies:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 | Added f <sub>(EPWM)</sub> [Frequency, EPWMCLK]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Section 6.2     | Memory Maps:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | Removed "Memory Map" table (this was Table 2-2 in SPRS880)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | Added Section 6.2.1, RAM Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 | Added Section 6.2.2, Flash Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | Added Section 6.2.3, EMIF Chip Select Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                 | Added Section 6.2.4, Peripheral Registers Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Section 6.2.2   | Flash Memory Map:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 | Updated Table 6-2, Addresses of Flash Sectors on CPU1 and CPU2 for F28377D and F28375D      Updated Table 6-2, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D      Updated Table 6-3, Addresses of Flash Sectors on CPU4 and CPU9 for F28377D      Updated Table 6-3, Addresses of F28375D      Updated Table 6-4, Addresses of F28375D      Updated Table 6-4, Addresses of F28375D      Updated Table 6-4, Addresses of F28375D      Updated T |
| Table 0.4       | Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D      Updated Table 6-3, Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28376D and F28376D and F28376 |
| Table 6-4       | Updated "EMIF Chip Select Memory Map" table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Table 6-6       | Device Identification Registers:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Toble 6.7       | Added TMS320F28375D and TMS320F28374D data  Pure Master Parisheral Assess                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Table 6-7       | Bus Master Peripheral Access:  • Peripheral Frame 1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                 | Changed "Sigma-Delta Filter Module (SDFM) Demodulator" to "SDFM"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                 | Updated uPP Configuration description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Section 6.5.1   | C28x Processor:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 | Added reference to the TMS320C28x CPU and Instruction Set Reference Guide (literature number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0 11 0 - 11     | <u>SPRU430)</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Section 6.5.1.1 | Floating-Point Unit:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                 | <ul> <li>Added reference to the TMS320C28x Extended Instruction Sets Reference Guide (literature number<br/>SPRUHS1)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Section 6.5.1.2 | Trigonometric Math Unit:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | Replaced reference to TMS320C28x Floating Point Unit and Instruction Set Reference Guide (literature)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | number SPRUEO2) with reference to the TMS320C28x Extended Instruction Sets Reference Guide                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| T-U- 00         | (literature number SPRUHS1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Table 6-8       | TMU Supported Instructions:     Added PIPELINE CYCLES column                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Section 6.5.1.3 | Viterbi, Complex Math, and CRC Unit II (VCU-II):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Section 6.5.1.5 | Revised first two paragraphs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | Added reference to the TMS320C28x Extended Instruction Sets Reference Guide (literature number)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 | SPRUHS1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Figure 6-2      | Updated CLA Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Section 6.5.3   | Direct Memory Access:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | Added "Each CPU has its own 6-channel DMA module" to first paragraph                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Figure 6-3      | DMA Block Diagram:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | • Changed "SDxFLTy (1-8)" to "SDxFLTy (x = 1 to 2, y = 1 to 4)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 | Changed "Sigma Delta (2x4)" to "SDFM (8 filter channels)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Table 6-11      | Device Boot Mode – Decoded by CPU1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 | Removed "SUPPORTED IN VERSION 1.0" column                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Section 6.5.6.1 | Revised "Dedicated RAM (Mx and Dx RAM)" section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Section 6.5.8   | Timers:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                 | Replaced "SYSCLKOUT" with "CPUx.SYSCLK"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Figure 6-6      | Updated "Windowed Watchdog" figure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

RUMENTS





| LOCATION      | ADDITIONS, DELETIONS, AND MODIFICATIONS                                                                                                                                  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 7     | Device and Documentation Support:  • Added Section 7.3, Related Links                                                                                                    |
|               | <ul> <li>Added "Trademarks" section</li> <li>Added "Electrostatic Discharge Caution" section</li> <li>Added "Glossary" section</li> </ul>                                |
| Section 7.1.1 | Development Support:  Changed "XDS100" to "XDS100v2"  Added XDS200                                                                                                       |
| Figure 7-1    | Device Nomenclature:  • Added 28375D and 28374D under DEVICE  • Removed footnote                                                                                         |
| Section 7.2   | Documentation Support:  • Added TMS320C28x Extended Instruction Sets Reference Guide (literature number SPRUHS1)  • Updated title of SPRU513  • Updated title of SPRU514 |



# 3 Device Comparison

Table 3-1 lists the features of the TMS320F2837xD devices.

**Table 3-1. Device Comparison Table** 

|                                                              | FEATURE <sup>(1)</sup>                  | 283             | 28377D 28376D 28375D |                 |                |                 |                | 28374D          |                |  |  |  |
|--------------------------------------------------------------|-----------------------------------------|-----------------|----------------------|-----------------|----------------|-----------------|----------------|-----------------|----------------|--|--|--|
| Package Type<br>(ZWT is an nFBGA pac<br>PTP is an HLQFP pack |                                         | 337-Ball<br>ZWT | 176-Pin<br>PTP       | 337-Ball<br>ZWT | 176-Pin<br>PTP | 337-Ball<br>ZWT | 176-Pin<br>PTP | 337-Ball<br>ZWT | 176-Pin<br>PTP |  |  |  |
| Processor speed (MHz)                                        | ı                                       |                 |                      |                 | 2              | 00              |                |                 |                |  |  |  |
| Instruction cycle (ns)                                       |                                         |                 |                      |                 |                | 5               |                |                 |                |  |  |  |
| FPU                                                          |                                         |                 |                      |                 | Υ              | es              |                |                 |                |  |  |  |
| VCU-II                                                       |                                         |                 |                      |                 | Υ              | es              |                |                 |                |  |  |  |
| TMU – Type 0                                                 |                                         | Yes             |                      |                 |                |                 |                |                 |                |  |  |  |
| CLA – Type 1                                                 |                                         |                 | 2 (1 per CPU)        |                 |                |                 |                |                 |                |  |  |  |
| 6-Channel Direct Memo                                        | ory Access (DMA) – Type 0               |                 |                      |                 | 2 (1 pe        | er CPU)         |                |                 |                |  |  |  |
| Flash (16-bit words)                                         |                                         | KW<br>per CPU)  | 256<br>(128KW        | KW<br>per CPU)  |                | KW<br>per CPU)  |                | KW<br>per CPU)  |                |  |  |  |
|                                                              | Dedicated and Local Shared RAM          |                 |                      |                 |                | KW<br>per CPU)  |                |                 |                |  |  |  |
| RAM (16-bit words)                                           | Global Shared RAM                       | 641             | KW                   | 481             | <b>KW</b>      | 64              | KW             | 48              | KW             |  |  |  |
| (                                                            | Message RAM                             |                 |                      |                 |                | (W<br>er CPU)   |                |                 |                |  |  |  |
|                                                              | Total RAM                               | 102             | :KW                  | 861             | ΚW             | 102             | KW             | 86              | KW             |  |  |  |
| Code security for on-ch                                      | ip Flash, RAM, and OTP blocks           |                 |                      |                 | Y              | es              |                |                 |                |  |  |  |
| Boot ROM                                                     |                                         |                 |                      |                 | Y              | es              |                |                 |                |  |  |  |
| OTP memory (16-bit wo                                        | ords)                                   |                 |                      |                 | 2k             | (W              |                |                 |                |  |  |  |
| ePWM Type-4 channels                                         |                                         | 24              |                      |                 |                |                 |                |                 |                |  |  |  |
| High-resolution ePWM                                         | 16                                      |                 |                      |                 |                |                 |                |                 |                |  |  |  |
| eCAP inputs – Type 0                                         | 6                                       |                 |                      |                 |                |                 |                |                 |                |  |  |  |
| eQEP modules – Type                                          | 0                                       |                 |                      |                 | ;              | 3               |                |                 |                |  |  |  |
| 32-bit CPU timers                                            |                                         | 6 (3 per CPU)   |                      |                 |                |                 |                |                 |                |  |  |  |
| Watchdog timers                                              |                                         | 2 (1 per CPU)   |                      |                 |                |                 |                |                 |                |  |  |  |
| Nonmaskable Interrupt                                        | Watchdog (NMIWD) timers                 | 2 (1 per CPU)   |                      |                 |                |                 |                |                 |                |  |  |  |
|                                                              | MSPS                                    |                 | 1                    | .1              |                |                 |                | _               |                |  |  |  |
| ADC 16-bit mode                                              | Conversion Time (ns)                    |                 |                      | 10              |                |                 | _              |                 |                |  |  |  |
|                                                              | Input pins                              | 24              | 20                   | 24              | 20             |                 |                | _               |                |  |  |  |
|                                                              | Channels (differential)                 | 12              | 9                    | 12              | 9 –            |                 |                |                 |                |  |  |  |
|                                                              | MSPS                                    |                 |                      |                 |                | .5              |                |                 |                |  |  |  |
| ADC 12-bit mode                                              | Conversion Time (ns)                    | 24              | 22                   | 0.4             |                | 86              | 22             | 0.4             | 22             |  |  |  |
| ABO 12-bit IIIOGE                                            | Input pins                              | 24              | 20                   | 24              | 20             | 24              | 20             | 24              | 20             |  |  |  |
|                                                              | Channels<br>(differential/single-ended) | 12/24           | 9/20                 | 12/24           | 9/20           | 12/24           | 9/20           | 12/24           | 9/20           |  |  |  |
| Number of 16-bit or 12-                                      |                                         |                 |                      | 4               |                |                 |                |                 |                |  |  |  |
| Number of 12-bit only A                                      | ADCs                                    | - 4             |                      |                 |                |                 |                |                 |                |  |  |  |
| Temperature sensor                                           |                                         |                 |                      |                 |                | 1               |                |                 |                |  |  |  |
| CMPSS (each CMPSS internal DAC)                              | 8                                       |                 |                      |                 |                |                 |                |                 |                |  |  |  |
| Buffered DAC                                                 | 3                                       |                 |                      |                 |                |                 |                |                 |                |  |  |  |
| Sigma-Delta Filter Mode                                      | 8                                       |                 |                      |                 |                |                 |                |                 |                |  |  |  |
| I <sup>2</sup> C – Type 0                                    | 2                                       |                 |                      |                 |                |                 |                |                 |                |  |  |  |
| McBSP – Type 1                                               | 2                                       |                 |                      |                 |                |                 |                |                 |                |  |  |  |
| uPP                                                          |                                         | 1               |                      |                 |                |                 |                |                 |                |  |  |  |
| CAN – Type 0                                                 |                                         |                 |                      |                 |                | 2               |                |                 |                |  |  |  |
| SPI – Type 1                                                 |                                         |                 |                      |                 |                | 3               |                |                 |                |  |  |  |
| SCI – Type 0                                                 |                                         |                 |                      |                 |                | 4               |                |                 |                |  |  |  |



#### Table 3-1. Device Comparison Table (continued)

|                                                                        | ZWT is an nFBGA package.  ZPT is an HLQFP package.)  Iniversal Serial Bus (USB) — Type 0  ZMIF  16/32-bit 16-bit  Dn-chip crystal oscillator/External clock input  -pin internal oscillator  O pins (shared)  GPIO  External interrupts  O supply voltage (nominal)  Core supply voltage (nominal) |     |                          | 28377D 28376D   |                |                 | 28375D 28374D  |                 | 74D            |  |  |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----------------|----------------|-----------------|----------------|-----------------|----------------|--|--|
| Package Type<br>(ZWT is an nFBGA package.<br>PTP is an HLQFP package.) |                                                                                                                                                                                                                                                                                                    |     | 176-Pin<br>PTP           | 337-Ball<br>ZWT | 176-Pin<br>PTP | 337-Ball<br>ZWT | 176-Pin<br>PTP | 337-Ball<br>ZWT | 176-Pin<br>PTP |  |  |
| Universal Serial Bus (L                                                | JSB) – Type 0                                                                                                                                                                                                                                                                                      |     |                          |                 |                | 1               |                |                 |                |  |  |
| 16/32-bit                                                              |                                                                                                                                                                                                                                                                                                    |     |                          |                 |                | 1               |                |                 |                |  |  |
| EIVIIF                                                                 | 16-bit                                                                                                                                                                                                                                                                                             | 1   | _                        | 1               | -              | 1               | -              | 1               | -              |  |  |
| On-chip crystal oscillator/External clock input                        |                                                                                                                                                                                                                                                                                                    |     |                          |                 |                | 1               |                |                 |                |  |  |
| 0-pin internal oscillator                                              | 0-pin internal oscillator                                                                                                                                                                                                                                                                          |     | 2                        |                 |                |                 |                |                 |                |  |  |
| I/O pins (shared)                                                      | GPIO                                                                                                                                                                                                                                                                                               | 169 | 169 97 169 97 169 97 169 |                 |                |                 |                |                 | 97             |  |  |
| External interrupts                                                    |                                                                                                                                                                                                                                                                                                    |     | 5                        |                 |                |                 |                |                 |                |  |  |
| I/O supply voltage (nor                                                | minal)                                                                                                                                                                                                                                                                                             |     | 3.3 V                    |                 |                |                 |                |                 |                |  |  |
| Core supply voltage (n                                                 | ominal)                                                                                                                                                                                                                                                                                            |     |                          |                 | 1.2            | 2 V             |                |                 |                |  |  |
| Free-Air                                                               | T: -40°C to 105°C                                                                                                                                                                                                                                                                                  |     |                          |                 | Y              | es              |                |                 |                |  |  |
| Temperature (T <sub>A</sub> )                                          | S: -40°C to 125°C                                                                                                                                                                                                                                                                                  |     |                          |                 | Y              | es              |                |                 |                |  |  |
| options                                                                | Q: -40°C to 125°C <sup>(2)</sup>                                                                                                                                                                                                                                                                   |     | Yes                      |                 |                |                 |                |                 |                |  |  |
| Product status <sup>(3)</sup>                                          |                                                                                                                                                                                                                                                                                                    |     |                          |                 | TN             | ЛX              |                |                 |                |  |  |

- (1) A type change represents a major functional feature difference in a peripheral module. Within a peripheral type, there may be minor differences between devices that do not affect the basic functionality of the module.
- (2) "Q" refers to Q100 qualification for automotive applications.
- (3) The "TMX" product status denotes an experimental device that is not necessarily representative of the final device's electrical specifications.



# 4 Terminal Configuration and Functions

Figure 4-1 to Figure 4-4 show in four quadrants the terminal assignments on the 337-ball ZWT New Fine Pitch Ball Grid Array. Figure 4-5 shows the pin assignments on the 176-pin PTP PowerPAD Thermally Enhanced Low-Profile Quad Flatpack.

| W         VSSA         ADCINB1         ADCINB3         ADCINB5         VREFHIB         VREFLOD         VSS         VDDIO         GPI0128         GPI0116         W           V         VREFHIA         ADCINB0         ADCINB2         ADCINB4         VREFHIB         VREFLOB         VSSA         GPI0124         GPI0127         GPI0131         V           U         ADCINA0         ADCINA2         ADCINA4         ADCINB5         ADCIND1         ADCIND3         ADCIND5         GPI0123         GPI0126         GPI0130         U           T         ADCINA1         ADCINA3         ADCINA5         ADCINC4         ADCIND2         ADCIND4         GPI0122         GPI0125         GPI0129         T           R         VREFLOC         VREFLOA         ADCINC2         ADCINC4         VSSA         VDDA         VSS         VSS         VDDIO         VDD         P           N         VSSA         VREFLOC         ADCINC3         ADCINC5         VSSA         VDDA         VSS         VSS         VDDIO         VDD         P           N         VSS         GPI0109         GPI0114         GPI0113         VSS         VSS         VSS         VSS         VSS         VSS         VSS <td< th=""><th></th><th>1</th><th>2</th><th>3</th><th>4</th><th>5</th><th>6</th><th>7</th><th>8</th><th>9</th><th>10</th><th></th></td<> |   | 1                 | 2       | 3       | 4       | 5                 | 6                 | 7       | 8                 | 9                 | 10              |   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------|---------|---------|---------|-------------------|-------------------|---------|-------------------|-------------------|-----------------|---|
| U         ADCINA0         ADCINA2         ADCINA4         ADCIN15         ADCIND1         ADCIND3         ADCIND5         GPI0123         GPI0126         GPI0130         U           T         ADCINA1         ADCINA3         ADCINA5         ADCIN14         ADCIND2         ADCIND2         ADCIND4         GPI0125         GPI0125         GPI0129         T           R         VREFIIC         VREFLOA         ADCINC2         ADCINC4         VSSA         VDDA         VSS         VSS         VDDIO         VDD         P           N         VSSA         VREFLOC         ADCINC3         ADCINC5         VSSA         VDDA         VSS         VSS         VDDIO         VDD         P           N         VSS         GPI0109         GPI0114         GPI0113         VSS         VSS         T         8         9         10           M         VDDIO         GPI0110         GPI0112         GPI0111         VDDIO         VDDIO         M         VSS         VSS         VSS         L           L         GPI027         GPI0106         GPI0107         GPI0108         VSS         VSS         L         VSS         VSS         L                                                                                                                                                                                                | W | Vssa              | ADCINB1 | ADCINB3 | ADCINB5 | VREFHIB           | VREFLOD           | Vss     | V <sub>DDIO</sub> | GPIO128           | GPIO116         | W |
| T         ADCINA1         ADCINA3         ADCINA5         ADCIN14         ADCIND0         ADCIND2         ADCIND4         GPI0122         GPI0125         GPI0129         T           R         VREFHIC         VREFLOA         ADCINC2         ADCINC4         Vssa         VDDA         Vss         Vss         VDDIO         VDD         P           N         Vssa         VREFLOC         ADCINC3         ADCINC5         Vssa         VDDA         Vss         Vss         VDDIO         VDD         P           N         Vss         GPI0109         GPI0114         GPI0113         Vss         Vss         T         8         9         10           M         VDDIO         GPI0110         GPI0112         GPI0111         VDDIO         VDDIO         M         Vss         Vss         Vss         M           L         GPI027         GPI0106         GPI0107         GPI0108         Vss         Vss         L         Vss         Vss         Vss         L                                                                                                                                                                                                                                                                                                                                                                          | V | Vrefhia           | ADCINB0 | ADCINB2 | ADCINB4 | VREFHID           | VREFLOB           | Vssa    | GPIO124           | GPIO127           | GPIO131         | ٧ |
| R         VREFHIC         VREFLOA         ADCINC2         ADCINC4         VSSA         VDDA         VSS         VSS         VDDIO         VDD         R           P         VSSA         VREFLOC         ADCINC3         ADCINC5         VSSA         VDDA         VSS         VSS         VDDIO         VDDIO         VDDIO         VDDIO         VDDIO         VDDIO         VDDIO         VDDIO         VSS         VSS         VSS         VSS         M           M         VDDIO         GPIO110         GPIO112         GPIO111         VDDIO         VDDIO         M         VSS         VSS         VSS         M           L         GPIO27         GPIO106         GPIO107         GPIO108         VSS         VSS         L         VSS         VSS         L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | U | ADCINA0           | ADCINA2 | ADCINA4 | ADCIN15 | ADCIND1           | ADCIND3           | ADCIND5 | GPIO123           | GPIO126           | GPIO130         | U |
| P         Vssa         VREFLOC         ADCINC3         ADCINC5         Vssa         VDDA         Vss         Vss         VDDIO         VDDIO         P           N         Vss         GPIO109         GPIO114         GPIO113         Vss         Vss         7         8         9         10           M         VDDIO         GPIO110         GPIO112         GPIO111         VDDIO         VDDIO         M         Vss         Vss         Vss         M           L         GPIO27         GPIO106         GPIO107         GPIO108         Vss         Vss         L         Vss         Vss         L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Т | ADCINA1           | ADCINA3 | ADCINA5 | ADCIN14 | ADCIND0           | ADCIND2           | ADCIND4 | GPIO122           | GPIO125           | GPIO129         | Т |
| N Vss GPI0109 GPI0114 GPI0113 Vss Vss N 9 10  M VDDI0 GPI0110 GPI0112 GPI0111 VDDI0 VDDI0 M Vss Vss Vss M  L GPI027 GPI0106 GPI0107 GPI0108 Vss Vss L Vss Vss Vss L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R | VREFHIC           | VREFLOA | ADCINC2 | ADCINC4 | Vssa              | Vdda              | Vss     | V <sub>SS</sub>   | V <sub>DDIO</sub> | VDD             | R |
| N         Vss         GPI0109         GPI0114         GPI0113         Vss         Vss         N           M         Vpdio         GPI0110         GPI0112         GPI0111         Vpdio         M         Vss         Vss         Vss         M           L         GPI027         GPI0106         GPI0107         GPI0108         Vss         Vss         L         Vss         Vss         L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Р | Vssa              | VREFLOC | ADCINC3 | ADCINC5 | Vssa              | V <sub>DDA</sub>  | Vss     | V <sub>SS</sub>   | V <sub>DDIO</sub> | V <sub>DD</sub> | P |
| L GPIO27 GPIO106 GPIO107 GPIO108 Vss Vss L Vss Vss L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | N | V <sub>SS</sub>   | GPIO109 | GPIO114 | GPIO113 | Vss               | Vss               |         | 8                 | 9                 | 10              |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | М | V <sub>DDIO</sub> | GPIO110 | GPIO112 | GPIO111 | V <sub>DDIO</sub> | V <sub>DDIO</sub> | М       | V <sub>SS</sub>   | V <sub>SS</sub>   | Vss             | М |
| K GPIO26 GPIO25 GPIO24 GPIO23 V <sub>DD</sub> V <sub>DD</sub> K V <sub>SS</sub> V <sub>SS</sub> V <sub>SS</sub> K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | L | GPIO27            | GPIO106 | GPIO107 | GPIO108 | Vss               | Vss               | L       | Vss               | Vss               | Vss             | L |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | К | GPIO26            | GPIO25  | GPIO24  | GPIO23  | V <sub>DD</sub>   | V <sub>DD</sub>   | К       | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>SS</sub> | К |
| 1 2 3 4 5 6 9 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   | 1                 | 2       | 3       | 4       | 5                 | 6                 |         | 8                 | 9                 | 10              | - |

A. Only the GPIO function is shown on GPIO terminals. See Table 4-1 for the complete, muxed signal name.

Figure 4-1. 337-Ball ZWT New Fine Pitch Ball Grid Array (Bottom View) – [Quadrant A]



|   |   | 11              | 12      | 13              | 14                | 15                | 16      | 17      | 18              | 19                |   |
|---|---|-----------------|---------|-----------------|-------------------|-------------------|---------|---------|-----------------|-------------------|---|
|   | w | GPIO29          | FLT1    | TDI             | TMS               | TDO               | GPIO121 | GPIO39  | GPIO132         | Vss               | W |
|   | V | GPIO28          | GPIO115 | FLT2            | TRST              | тск               | GPIO36  | GPIO40  | GPIO134         | V <sub>DDIO</sub> | V |
|   | U | GPIO31          | GPIO117 | GPIO32          | GPIO34            | GPIO120           | GPIO37  | GPIO41  | GPIO135         | ERRORSTS          | U |
|   | Ţ | GPIO30          | GPIO118 | GPIO33          | GPIO35            | GPIO119           | GPIO38  | GPIO136 | GPIO137         | GPIO138           | Т |
| , | R | VDD3VFL         | Vdd3vfl | V <sub>DD</sub> | Vss               | Vss               | GPIO48  | GPIO49  | GPIO50          | GPIO51            | R |
|   | Р | Vss             | Vss     | V <sub>DD</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | GPIO52  | GPIO53  | GPIO54          | GPIO55            | Р |
|   |   | 11              | 12      | 13<br>N         | V <sub>DDIO</sub> | V <sub>DDIO</sub> | GPIO56  | GPIO58  | GPIO57          | GPIO139           | N |
|   | М | Vss             | Vss     | М               | Vss               | Vss               | GPIO59  | GPIO60  | GPIO141         | GPIO140           | М |
|   | L | V <sub>SS</sub> | Vss     | L               | V <sub>DDIO</sub> | V <sub>DDIO</sub> | GPIO61  | GPIO64  | V <sub>SS</sub> | GPIO142           | L |
|   | к | V <sub>SS</sub> | Vss     | К               | V <sub>SS</sub>   | V <sub>SS</sub>   | GPIO65  | GPIO66  | GPIO44          | GPIO45            | К |
|   |   | 11              | 12      |                 | 14                | 15                | 16      | 17      | 18              | 19                |   |
|   |   |                 |         |                 |                   |                   |         |         |                 |                   |   |

A. Only the GPIO function is shown on GPIO terminals. See Table 4-1 for the complete, muxed signal name.

Figure 4-2. 337-Ball ZWT New Fine Pitch Ball Grid Array (Bottom View) – [Quadrant B]





A. Only the GPIO function is shown on GPIO terminals. See Table 4-1 for the complete, muxed signal name.

Figure 4-3. 337-Ball ZWT New Fine Pitch Ball Grid Array (Bottom View) - [Quadrant C]



|   | 1                 | 2       | 3       | 4                 | 5                 | 6                 |                   | 8               | 9                 | 10                |   |
|---|-------------------|---------|---------|-------------------|-------------------|-------------------|-------------------|-----------------|-------------------|-------------------|---|
| J | GPIO103           | GPIO104 | GPIO105 | GPIO22            | Vss               | Vss               | J                 | Vss             | Vss               | Vss               | J |
| н | GPIO100           | GPIO101 | GPIO102 | NC                | V <sub>DDIO</sub> | V <sub>DDIO</sub> | н                 | V <sub>SS</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | Н |
| G | GPIO99            | GPIO8   | GPIO9   | VDDIO             | V <sub>DDIO</sub> | VDDIO             | G<br>7            | 8               | 9                 | 10                |   |
| F | GPIO98            | GPIO20  | GPIO21  | V <sub>DDIO</sub> | Vss               | Vss               | V <sub>DDIO</sub> | Vss             | $V_{DD}$          | V <sub>DDIO</sub> | F |
| E | GPIO16            | GPIO17  | GPIO18  | GPIO19            | Vss               | Vss               | VDDIO             | Vss             | V <sub>DD</sub>   | VDDIO             | E |
| D | GPIO13            | GPIO14  | GPIO15  | GPIO168           | GPIO166           | GPIO89            | GPIO5             | GPIO1           | GPIO162           | GPIO159           | D |
| С | GPIO11            | GPIO12  | GPIO96  | GPIO167           | GPIO165           | GPIO88            | GPIO4             | GPIO0           | GPIO161           | GPIO158           | С |
| В | V <sub>DDIO</sub> | GPIO10  | GPIO95  | GPIO93            | GPIO91            | GPIO7             | GPIO3             | GPIO164         | GPIO160           | GPIO157           | В |
| Α | V <sub>SS</sub>   | GPIO97  | GPIO94  | GPIO92            | GPIO90            | GPIO6             | GPIO2             | GPIO163         | V <sub>DDIO</sub> | V <sub>SS</sub>   | А |
|   | 1                 | 2       | 3       | 4                 | 5                 | 6                 | 7                 | 8               | 9                 | 10                | ц |

A. Only the GPIO function is shown on GPIO terminals. See Table 4-1 for the complete, muxed signal name.

Figure 4-4. 337-Ball ZWT New Fine Pitch Ball Grid Array (Bottom View) - [Quadrant D]





A. Only the GPIO function is shown on GPIO pins. See Table 4-1 for the complete, muxed signal name.

Figure 4-5. 176-Pin PTP PowerPAD Thermally Enhanced Low-Profile Quad Flatpack (Top View)



# 4.1 Signal Descriptions

Table 4-1 describes the signals. With the exception of the JTAG pins, the GPIO function is the default at reset, unless otherwise mentioned. The peripheral signals that are listed under them are alternate functions. Some peripheral functions may not be available in all devices. See Table 3-1 for details. All GPIO pins are I/O/Z and have an internal pullup, which can be selectively enabled or disabled on a perpin basis. This feature only applies to the GPIO pins. The pullups are not enabled at reset.

**Table 4-1. Signal Descriptions** 

| TERMINAL            |                    |                   |                      |                                                                                                                                                                                              |
|---------------------|--------------------|-------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                  |
|                     |                    | PARATOR INPUTS    |                      |                                                                                                                                                                                              |
| V <sub>REFHIA</sub> | V1                 | 37                | I                    | ADC-A high reference. Place at least a 1-µF capacitor on this pin, this is required for both internal and external references.                                                               |
| V <sub>REFHIB</sub> | W5                 | 53                | I                    | ADC-B high reference. Place at least a 1-µF capacitor on this pin, this is required for both internal and external references.                                                               |
| V <sub>REFHIC</sub> | R1                 | 35                | I                    | ADC-C high reference. Place at least a 1-µF capacitor on this pin, this is required for both internal and external references.                                                               |
| V <sub>REFHID</sub> | V5                 | 55                | I                    | ADC-D high reference. Place at least a 1-µF capacitor on this pin, this is required for both internal and external references.                                                               |
| V <sub>REFLOA</sub> | R2                 | 33                | I                    | ADC-A low reference                                                                                                                                                                          |
| V <sub>REFLOB</sub> | V6                 | 50                | I                    | ADC-B low reference                                                                                                                                                                          |
| V <sub>REFLOC</sub> | P2                 | 32                | I                    | ADC-C low reference                                                                                                                                                                          |
| V <sub>REFLOD</sub> | W6                 | 51                | 1                    | ADC-D low reference                                                                                                                                                                          |
| ADCIN14             | T4                 | 44                | I                    | Input 14 to all ADCs. This pin can be used as a general-purpose ADCIN pin or it can be used to calibrate all ADCs together (either single-ended or differential) from an external reference. |
| CMPIN4P             |                    |                   | 1                    | Comparator 4 positive input                                                                                                                                                                  |
| ADCIN15             | U4                 | 45                | I                    | Input 15 to all ADCs. This pin can be used as a general-purpose ADCIN pin or it can be used to calibrate all ADCs together (either single-ended or differential) from an external reference. |
| CMPIN4N             |                    |                   | I                    | Comparator 4 negative input                                                                                                                                                                  |
| ADCINA0             | U1                 | 43                | 1                    | ADC-A input 0                                                                                                                                                                                |
| DACOUTA             | 01                 | 43                | 0                    | DAC-A output <sup>(2)</sup>                                                                                                                                                                  |
| ADCINA1             | T1                 | 42                | 1                    | ADC-A input 1                                                                                                                                                                                |
| DACOUTB             | 11                 | 42                | 0                    | DAC-B output <sup>(2)</sup>                                                                                                                                                                  |
| ADCINA2             | 110                | 44                | I                    | ADC-A input 2                                                                                                                                                                                |
| CMPIN1P             | U2                 | 41                | 1                    | Comparator 1 positive input                                                                                                                                                                  |
| ADCINA3             | то.                | 40                | I                    | ADC-A input 3                                                                                                                                                                                |
| CMPIN1N             | T2                 | 40                | 1                    | Comparator 1 negative input                                                                                                                                                                  |
| ADCINA4             | 110                | 00                | I                    | ADC-A input 4                                                                                                                                                                                |
| CMPIN2P             | U3                 | 39                | 1                    | Comparator 2 positive input                                                                                                                                                                  |
| ADCINA5             | То.                | 00                | 1                    | ADC-A input 5                                                                                                                                                                                |
| CMPIN2N             | Т3                 | 38                | 1                    | Comparator 2 negative input                                                                                                                                                                  |
| ADCINB0             | 1/0                | 40                | I                    | ADC-B input 0                                                                                                                                                                                |
| VDAC                | V2                 | 46                | 1                    | Optional external reference voltage for on-chip DACs                                                                                                                                         |
| ADCINB1             |                    |                   | I                    | ADC-B input 1                                                                                                                                                                                |
| DACOUTC             | W2                 | 47                | 0                    | DAC-C output <sup>(2)</sup>                                                                                                                                                                  |
| ADCINB2             |                    |                   | I                    | ADC-B input 2                                                                                                                                                                                |
| CMPIN3P             | V3                 | 48                | 1                    | Comparator 3 positive input                                                                                                                                                                  |
| ADCINB3             |                    |                   | I                    | ADC-B input 3                                                                                                                                                                                |
| CMPIN3N             | W3                 | 49                | 1                    | Comparator 3 negative input                                                                                                                                                                  |



| TERMINAL    |                    |                   |                      |                                           |
|-------------|--------------------|-------------------|----------------------|-------------------------------------------|
| NAME        | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                               |
| ADCINB4     | V4                 | _                 | 1                    | ADC-B input 4                             |
| ADCINB5     | W4                 | _                 | I                    | ADC-B input 5                             |
| ADCINC2     | DO.                | 24                | I                    | ADC-C input 2                             |
| CMPIN6P     | R3                 | 31                | 1                    | Comparator 6 positive input               |
| ADCINC3     | Do                 | 20                | I                    | ADC-C input 3                             |
| CMPIN6N     | P3                 | 30                | 1                    | Comparator 6 negative input               |
| ADCINC4     | D4                 | 20                | I                    | ADC-C input 4                             |
| CMPIN5P     | R4                 | 29                | 1                    | Comparator 5 positive input               |
| ADCINC5     | P4                 |                   | I                    | ADC-C input 5                             |
| CMPIN5N     | P4                 | _                 | 1                    | Comparator 5 negative input               |
| ADCIND0     | T5                 | FC                | I                    | ADC-D input 0                             |
| CMPIN7P     | 15                 | 56                | I                    | Comparator 7 positive input               |
| ADCIND1     | U5                 | 57                | 1                    | ADC-D input 1                             |
| CMPIN7N     | 05                 | 37                | I                    | Comparator 7 negative input               |
| ADCIND2     | Т6                 | 58                | 1                    | ADC-D input 2                             |
| CMPIN8P     | 10                 | 36                | I                    | Comparator 8 positive input               |
| ADCIND3     | U6                 | 59                | I                    | ADC-D input 3                             |
| CMPIN8N     | 06                 |                   | I                    | Comparator 8 negative input               |
| ADCIND4     | T7                 | 60                | I                    | ADC-D input 4                             |
| ADCIND5     | U7                 | _                 | I                    | ADC-D input 5                             |
|             |                    | GPIO A            | ND PERIPHE           | RAL SIGNALS                               |
| GPIO0       |                    |                   | I/O                  | General-purpose input/output 0            |
| EPWM1A      | C8                 | 160               | 0                    | Enhanced PWM1 output A and HRPWM channel  |
| SDAA        |                    |                   | I/OD                 | I2C-A data open-drain bidirectional port  |
| GPIO1       |                    |                   | I/O                  | General-purpose input/output 1            |
| EPWM1B      | D8                 | 161               | 0                    | Enhanced PWM1 output B and HRPWM channel  |
| MFSRB       | D6                 | 101               | I/O                  | McBSP-B receive frame synch               |
| SCLA        |                    |                   | I/OD                 | I2C-A clock open-drain bidirectional port |
| GPIO2       |                    |                   | I/O                  | General-purpose input/output 2            |
| EPWM2A      | A7                 | 162               | 0                    | Enhanced PWM2 output A and HRPWM channel  |
| OUTPUTXBAR1 | A                  | 102               | 0                    | Output 1 of the output XBAR               |
| SDAB        |                    |                   | I/OD                 | I2C-B data open-drain bidirectional port  |
| GPIO3       |                    |                   | I/O                  | General-purpose input/output 3            |
| EPWM2B      |                    |                   | 0                    | Enhanced PWM2 output B and HRPWM channel  |
| OUTPUTXBAR2 | B7                 | 163               | 0                    | Output 2 of the output XBAR               |
| MCLKRB      | 67                 | 103               | I/O                  | McBSP-B receive clock                     |
| OUTPUTXBAR2 |                    |                   | 0                    | Output 2 of the output XBAR               |
| SCLB        |                    |                   | I/OD                 | I2C-B clock open-drain bidirectional port |
| GPIO4       |                    |                   | I/O                  | General-purpose input/output 4            |
| EPWM3A      | C7                 | 164               | 0                    | Enhanced PWM3 output A and HRPWM channel  |
| OUTPUTXBAR3 |                    | 104               | 0                    | Output 3 of the output XBAR               |
| CANTXA      |                    |                   | 0                    | CAN-A transmit                            |



| TERMINAL    |                    |                   |                      |                                                                                |
|-------------|--------------------|-------------------|----------------------|--------------------------------------------------------------------------------|
| NAME        | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                                                    |
| GPIO5       |                    |                   | I/O                  | General-purpose input/output 5                                                 |
| EPWM3B      |                    |                   | 0                    | Enhanced PWM3 output B and HRPWM channel                                       |
| MFSRA       | D7                 | 165               | I/O                  | McBSP-A receive frame synch                                                    |
| OUTPUTXBAR3 |                    |                   | 0                    | Output 3 of the output XBAR                                                    |
| CANRXA      |                    |                   | I                    | CAN-A receive                                                                  |
| GPIO6       |                    |                   | I/O                  | General-purpose input/output 6                                                 |
| EPWM4A      |                    |                   | 0                    | Enhanced PWM4 output A and HRPWM channel                                       |
| OUTPUTXBAR4 | A6                 | 166               | 0                    | Output 4 of the output XBAR                                                    |
| EPWMSYNCO   | Ao                 | 100               | 0                    | External ePWM synch pulse output                                               |
| EQEP3A      |                    |                   | 1                    | Enhanced QEP3 input A                                                          |
| CANTXB      |                    |                   | 0                    | CAN-B transmit                                                                 |
| GPIO7       |                    |                   | I/O                  | General-purpose input/output 7                                                 |
| EPWM4B      |                    |                   | 0                    | Enhanced PWM4 output B and HRPWM channel                                       |
| MCLKRA      | В6                 | 167               | I/O                  | McBSP-A receive clock                                                          |
| OUTPUTXBAR5 | Бо                 | 107               | 0                    | Output 5 of the output XBAR                                                    |
| EQEP3B      |                    |                   | I                    | Enhanced QEP3 input B                                                          |
| CANRXB      |                    |                   | I                    | CAN-B receive                                                                  |
| GPIO8       |                    |                   | I/O                  | General-purpose input/output 8                                                 |
| EPWM5A      |                    |                   | 0                    | Enhanced PWM5 output A and HRPWM channel                                       |
| CANTXB      | G2                 | 18                | 0                    | CAN-B transmit                                                                 |
| ADCSOCAO    | G2                 | 18                | 0                    | ADC start-of-conversion A                                                      |
| EQEP3S      |                    |                   | I/O                  | Enhanced QEP3 strobe                                                           |
| SCITXDA     |                    |                   | 0                    | SCI-A transmit data                                                            |
| GPIO9       |                    |                   | I/O                  | General-purpose input/output 9                                                 |
| EPWM5B      |                    |                   | 0                    | Enhanced PWM5 output B and HRPWM channel                                       |
| SCITXDB     | G3                 | 19                | 0                    | SCI-B transmit data                                                            |
| OUTPUTXBAR6 | GS                 | 19                | 0                    | Output 6 of the output XBAR                                                    |
| EQEP3I      |                    |                   | I/O                  | Enhanced QEP3 index                                                            |
| SCIRXDA     |                    |                   | I                    | SCI-A receive data                                                             |
| GPIO10      |                    |                   | I/O                  | General-purpose input/output 10                                                |
| EPWM6A      |                    |                   | 0                    | Enhanced PWM6 output A and HRPWM channel                                       |
| CANRXB      |                    |                   | I                    | CAN-B receive                                                                  |
| ADCSOCBO    | B2                 | 1                 | 0                    | ADC start-of-conversion B                                                      |
| EQEP1A      | 52                 |                   | I                    | Enhanced QEP1 input A                                                          |
| SCITXDB     |                    |                   | О                    | SCI-B transmit data                                                            |
| UPP-WAIT    |                    |                   | I/O                  | Universal parallel port wait. Receiver asserts to request a pause in transfer. |
| GPIO11      |                    |                   | I/O                  | General-purpose input/output 11                                                |
| EPWM6B      |                    |                   | 0                    | Enhanced PWM6 output B and HRPWM channel                                       |
| SCIRXDB     |                    |                   | 1                    | SCI-B receive data                                                             |
| OUTPUTXBAR7 | C1                 | 2                 | 0                    | Output 7 of the output XBAR                                                    |
| EQEP1B      |                    | <u>-</u>          | 1                    | Enhanced QEP1 input B                                                          |
| SCIRXDB     |                    |                   | 1                    | SCI-B receive data                                                             |
| UPP-STRT    |                    |                   | I/O                  | Universal parallel port start. Transmitter asserts at start of DMA line.       |



| TERMIN      | AL                 |                   |                      |                                                                               |
|-------------|--------------------|-------------------|----------------------|-------------------------------------------------------------------------------|
| NAME        | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                                                   |
| GPIO12      |                    |                   | I/O                  | General-purpose input/output 12                                               |
| EPWM7A      |                    |                   | 0                    | Enhanced PWM7 output A and HRPWM channel                                      |
| CANTXB      |                    |                   | 0                    | CAN-B transmit                                                                |
| MDXB        | C2                 | 4                 | 0                    | McBSP-B transmit serial data                                                  |
| EQEP1S      | 0_                 |                   | I/O                  | Enhanced QEP1 strobe                                                          |
| SCITXDC     |                    |                   | 0                    | SCI-C transmit data                                                           |
| UPP-ENA     |                    |                   | I/O                  | Universal parallel port enable. Transmitter asserts while data bus is active. |
| GPIO13      |                    |                   | I/O                  | General-purpose input/output 13                                               |
| EPWM7B      |                    |                   | 0                    | Enhanced PWM7 output B and HRPWM channel                                      |
| CANRXB      |                    |                   | I                    | CAN-B receive                                                                 |
| MDRB        | D1                 | 5                 | I                    | McBSP-B receive serial data                                                   |
| EQEP1I      |                    |                   | I/O                  | Enhanced QEP1 index                                                           |
| SCIRXDC     |                    |                   | I                    | SCI-C receive data                                                            |
| UPP-D7      |                    |                   | I/O                  | Universal parallel port data line 7                                           |
| GPIO14      |                    |                   | I/O                  | General-purpose input/output 14                                               |
| EPWM8A      |                    |                   | 0                    | Enhanced PWM8 output A and HRPWM channel                                      |
| SCITXDB     | D2                 | 6                 | 0                    | SCI-B transmit data                                                           |
| MCLKXB      | D2                 | 6                 | I/O                  | McBSP-B transmit clock                                                        |
| OUTPUTXBAR3 |                    |                   | 0                    | Output 3 of the output XBAR                                                   |
| UPP-D6      |                    |                   | I/O                  | Universal parallel port data line 6                                           |
| GPIO15      |                    |                   | I/O                  | General-purpose input/output 15                                               |
| EPWM8B      |                    |                   | 0                    | Enhanced PWM8 output B and HRPWM channel                                      |
| SCIRXDB     | D3                 | 7                 | I                    | SCI-B receive data                                                            |
| MFSXB       | DS                 | ,                 | I/O                  | McBSP-B transmit frame synch                                                  |
| OUTPUTXBAR4 |                    |                   | 0                    | Output 4 of the output XBAR                                                   |
| UPP-D5      |                    |                   | I/O                  | Universal parallel port data line 5                                           |
| GPIO16      |                    |                   | I/O                  | General-purpose input/output 16                                               |
| SPISIMOA    |                    |                   | I/O                  | SPI-A slave in, master out                                                    |
| CANTXB      |                    |                   | 0                    | CAN-B transmit                                                                |
| OUTPUTXBAR7 | E1                 | 8                 | 0                    | Output 7 of the output XBAR                                                   |
| EPWM9A      |                    |                   | 0                    | Enhanced PWM9 output A                                                        |
| SD-D1       |                    |                   | I                    | Sigma-Delta channel 1 data input                                              |
| UPP-D4      |                    |                   | I/O                  | Universal parallel port data line 4                                           |
| GPIO17      |                    |                   | I/O                  | General-purpose input/output 17                                               |
| SPISOMIA    |                    |                   | I/O                  | SPI-A slave out, master in                                                    |
| CANRXB      |                    |                   | I                    | CAN-B receive                                                                 |
| OUTPUTXBAR8 | E2                 | 9                 | 0                    | Output 8 of the output XBAR                                                   |
| EPWM9B      |                    |                   | 0                    | Enhanced PWM9 output B                                                        |
| SD-C1       |                    |                   | I                    | Sigma-Delta channel 1 clock input                                             |
| UPP-D3      |                    |                   | I/O                  | Universal parallel port data line 3                                           |



| TERMINAL |                    |                   |                      |                                        |
|----------|--------------------|-------------------|----------------------|----------------------------------------|
| NAME     | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                            |
| GPIO18   |                    |                   | I/O                  | General-purpose input/output 18        |
| SPICLKA  |                    |                   | I/O                  | SPI-A clock                            |
| SCITXDB  |                    |                   | 0                    | SCI-B transmit data                    |
| CANRXA   | E3                 | 10                | 1                    | CAN-A receive                          |
| EPWM10A  |                    |                   | 0                    | Enhanced PWM10 output A                |
| SD-D2    |                    |                   | 1                    | Sigma-Delta channel 2 data input       |
| UPP-D2   |                    |                   | I/O                  | Universal parallel port data line 2    |
| GPIO19   |                    |                   | I/O                  | General-purpose input/output 19        |
| SPISTEA  |                    |                   | I/O                  | SPI-A slave transmit enable            |
| SCIRXDB  |                    |                   | 1                    | SCI-B receive data                     |
| CANTXA   | E4                 | 12                | 0                    | CAN-A transmit                         |
| EPWM10B  |                    |                   | 0                    | Enhanced PWM10 output B                |
| SD-C2    |                    |                   | 1                    | Sigma-Delta channel 2 clock input      |
| UPP-D1   |                    |                   | I/O                  | Universal parallel port data line 1    |
| GPIO20   |                    |                   | I/O                  | General-purpose input/output 20        |
| EQEP1A   |                    |                   | 1                    | Enhanced QEP1 input A                  |
| MDXA     |                    |                   | 0                    | McBSP-A transmit serial data           |
| CANTXB   | F2                 | 13                | 0                    | CAN-B transmit                         |
| EPWM11A  |                    |                   | 0                    | Enhanced PWM11 output A                |
| SD-D3    |                    |                   | Ţ                    | Sigma-Delta channel 3 data input       |
| UPP-D0   |                    |                   | I/O                  | Universal parallel port data line 0    |
| GPIO21   |                    |                   | I/O                  | General-purpose input/output 21        |
| EQEP1B   |                    |                   | Ţ                    | Enhanced QEP1 input B                  |
| MDRA     |                    |                   | 1                    | McBSP-A receive serial data            |
| CANRXB   | F3                 | 14                | 1                    | CAN-B receive                          |
| EPWM11B  |                    |                   | 0                    | Enhanced PWM11 output B                |
| SD-C3    |                    |                   | 1                    | Sigma-Delta channel 3 clock input      |
| UPP-CLK  |                    |                   | I/O                  | Universal parallel port transmit clock |
| GPIO22   |                    |                   | I/O                  | General-purpose input/output 22        |
| EQEP1S   |                    |                   | I/O                  | Enhanced QEP1 strobe                   |
| MCLKXA   |                    |                   | I/O                  | McBSP-A transmit clock                 |
| SCITXDB  | J4                 | 22                | 0                    | SCI-B transmit data                    |
| EPWM12A  |                    |                   | 0                    | Enhanced PWM12 output A                |
| SPICLKB  |                    |                   | I/O                  | SPI-B clock                            |
| SD-D4    |                    |                   | 1                    | Sigma-Delta channel 4 data input       |
| GPIO23   |                    |                   | I/O                  | General-purpose input/output 23        |
| EQEP1I   |                    |                   | I/O                  | Enhanced QEP1 index                    |
| MFSXA    |                    |                   | I/O                  | McBSP-A transmit frame synch           |
| SCIRXDB  | K4                 | 23                | ı, G                 | SCI-B receive data                     |
| EPWM12B  |                    | _0                | 0                    | Enhanced PWM12 output B                |
| SPISTEB  |                    |                   | I/O                  | SPI-B slave transmit enable            |
| SD-C4    |                    |                   | ı, G                 | Sigma-Delta channel 4 clock input      |



**Table 4-1. Signal Descriptions (continued)** 

| TERMINAL          |                    |                   |                      |                                                    |
|-------------------|--------------------|-------------------|----------------------|----------------------------------------------------|
| NAME              | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                        |
| GPIO24            |                    |                   | I/O                  | General-purpose input/output 24                    |
| OUTPUTXBAR1       |                    |                   | 0                    | Output 1 of the output XBAR                        |
| EQEP2A            | K3                 | 24                | I                    | Enhanced QEP2 input A                              |
| MDXB              |                    |                   | 0                    | McBSP-B transmit serial data                       |
| SPISIMOB          |                    |                   | I/O                  | SPI-B slave in, master out                         |
| SD-D5             |                    |                   | I                    | Sigma-Delta channel 5 data input                   |
| GPIO25            |                    |                   | I/O                  | General-purpose input/output 25                    |
| OUTPUTXBAR2       |                    |                   | 0                    | Output 2 of the output XBAR                        |
| EQEP2B            | K2                 | 25                | I                    | Enhanced QEP2 input B                              |
| MDRB              |                    |                   | l<br>I               | McBSP-B receive serial data                        |
| SPISOMIB          |                    |                   | I/O                  | SPI-B slave out, master in                         |
| SD-C5             |                    |                   | 1                    | Sigma-Delta channel 5 clock input                  |
| GPIO26            |                    |                   | I/O                  | General-purpose input/output 26                    |
| OUTPUTXBAR3       |                    |                   | 0                    | Output 3 of the output XBAR                        |
| EQEP2I            |                    |                   | I/O                  | Enhanced QEP2 index                                |
| MCLKXB            | K1                 | 27                | I/O                  | McBSP-B transmit clock                             |
| OUTPUTXBAR3       |                    |                   | 0                    | Output 3 of the output XBAR                        |
| SPICLKB           |                    |                   | I/O                  | SPI-B clock                                        |
| SD-D6             |                    |                   | 1                    | Sigma-Delta channel 6 data input                   |
| GPIO27            |                    |                   | I/O                  | General-purpose input/output 27                    |
| OUTPUTXBAR4       |                    |                   | 0                    | Output 4 of the output XBAR                        |
| EQEP2S            | 1.4                | 00                | I/O                  | Enhanced QEP2 strobe                               |
| MFSXB             | L1                 | 28                | I/O                  | McBSP-B transmit frame synch                       |
| OUTPUTXBAR4       |                    |                   | 0                    | Output 4 of the output XBAR                        |
| SPISTEB           |                    |                   | I/O                  | SPI-B slave transmit enable                        |
| SD-C6             |                    |                   | I/O                  | Sigma-Delta channel 6 clock input                  |
| GPIO28<br>SCIRXDA |                    |                   |                      | General-purpose input/output 28 SCI-A receive data |
| EM1CS4            |                    |                   | 1                    |                                                    |
| OUTPUTXBAR5       | V11                | 64                | 0                    | External memory interface 1 chip select 4          |
| EQEP3A            |                    |                   |                      | Output 5 of the output XBAR Enhanced QEP3 input A  |
| SD-D7             |                    |                   | 1                    | Sigma-Delta channel 7 data input                   |
| GPIO29            |                    |                   | I/O                  | General-purpose input/output 29                    |
| SCITXDA           |                    |                   | 0                    | SCI-A transmit data                                |
| EM1SDCKE          |                    |                   | 0                    | External memory interface 1 SDRAM clock enable     |
| OUTPUTXBAR6       | W11                | 65                | 0                    | Output 6 of the output XBAR                        |
| EQEP3B            |                    |                   | ı                    | Enhanced QEP3 input B                              |
| SD-C7             |                    |                   | i                    | Sigma-Delta channel 7 clock input                  |
| GPIO30            |                    |                   | I/O                  | General-purpose input/output 30                    |
| CANRXA            |                    |                   | ı,o                  | CAN-A receive                                      |
| EM1CLK            |                    |                   | 0                    | External memory interface 1 clock                  |
| OUTPUTXBAR7       | T11                | 63                | 0                    | Output 7 of the output XBAR                        |
| EQEP3S            |                    |                   | I/O                  | Enhanced QEP3 strobe                               |
| SD-D8             |                    |                   | 1/0                  | Sigma-Delta channel 8 data input                   |
| 30-00             |                    |                   | ı                    | orgina-peria crianner o uara iriput                |

| TERMINAL    |                    |                   |                      |                                                    |
|-------------|--------------------|-------------------|----------------------|----------------------------------------------------|
| NAME        | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                        |
| GPIO31      |                    |                   | I/O                  | General-purpose input/output 31                    |
| CANTXA      |                    | 00                | 0                    | CAN-A transmit                                     |
| EM1WE       | 1144               |                   | 0                    | External memory interface1 write enable            |
| OUTPUTXBAR8 | U11                | 66                | 0                    | Output 8 of the output XBAR                        |
| EQEP3I      |                    |                   | I/O                  | Enhanced QEP3 index                                |
| SD-C8       |                    |                   | 1                    | Sigma-Delta channel 8 clock input                  |
| GPIO32      |                    |                   | I/O                  | General-purpose input/output 32                    |
| SDAA        | U13                | 67                | I/OD                 | I2C-A data open-drain bidirectional port           |
| EM1CS0      |                    | 67                | 0                    | External memory interface 1 chip select 0          |
| GPIO33      |                    |                   | I/O                  | General-purpose input/output 33                    |
| SCLA        | T13                | 69                | I/OD                 | I2C-A clock open-drain bidirectional port          |
| EM1RNW      |                    |                   | 0                    | External memory interface 1 read not write         |
| GPIO34      |                    |                   | I/O                  | General-purpose input/output 34                    |
| OUTPUTXBAR1 | 114.4              | 70                | 0                    | Output 1 of the output XBAR                        |
| EM1CS2      | U14                | 70                | 0                    | External memory interface 1 chip select 2          |
| SDAB        |                    |                   | I/OD                 | I2C-B data open-drain bidirectional port           |
| GPIO35      |                    | 71                | I/O                  | General-purpose input/output 35                    |
| SCIRXDA     | T4.4               |                   | 1                    | SCI-A receive data                                 |
| EM1CS3      | T14                |                   | 0                    | External memory interface 1 chip select 3          |
| SCLB        |                    |                   | I/OD                 | I2C-B clock open-drain bidirectional port          |
| GPIO36      |                    |                   | I/O                  | General-purpose input/output 36                    |
| SCITXDA     | 1/40               |                   | 0                    | SCI-A transmit data                                |
| EM1WAIT     | V16                | 83                | 1                    | External memory interface 1 Asynchronous SRAM WAIT |
| CANRXA      |                    |                   | 1                    | CAN-A receive                                      |
| GPIO37      |                    |                   | I/O                  | General-purpose input/output 37                    |
| OUTPUTXBAR2 | 1140               | 0.4               | 0                    | Output 2 of the output XBAR                        |
| EM10E       | U16                | 84                | 0                    | External memory interface 1 output enable          |
| CANTXA      |                    |                   | 0                    | CAN-A transmit                                     |
| GPIO38      |                    |                   | I/O                  | General-purpose input/output 38                    |
| EM1A0       | T16                | 85                | 0                    | External memory interface 1 address line 0         |
| SCITXDC     | 116                | 00                | 0                    | SCI-C transmit data                                |
| CANTXB      |                    |                   | 0                    | CAN-B transmit                                     |
| GPIO39      |                    |                   | I/O                  | General-purpose input/output 39                    |
| EM1A1       | W17                | 86                | 0                    | External memory interface 1 address line 1         |
| SCIRXDC     | VV 17              | 00                | I                    | SCI-C receive data                                 |
| CANRXB      |                    |                   | I                    | CAN-B receive                                      |
| GPIO40      |                    |                   | I/O                  | General-purpose input/output 40                    |
| EM1A2       | V17                | 87                | 0                    | External memory interface 1 address line 2         |
| SDAB        |                    |                   | I/OD                 | I2C-B data open-drain bidirectional port           |
| GPIO41      |                    |                   | I/O                  | General-purpose input/output 41                    |
| EM1A3       | U17                | 89                | 0                    | External memory interface 1 address line 3         |
| SCLB        |                    |                   | I/OD                 | I2C-B clock open-drain bidirectional port          |



| TERMIN      | NAL                |                   |                      |                                             |
|-------------|--------------------|-------------------|----------------------|---------------------------------------------|
| NAME        | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                 |
| GPIO42      |                    |                   | I/O                  | General-purpose input/output 42             |
| SDAA        | D19                | 130               | I/OD                 | I2C-A data open-drain bidirectional port    |
| SCITXDA     | D19                | 130               | 0                    | SCI-A transmit data                         |
| USB0DM      |                    |                   | I/O                  | USB PHY differential data                   |
| GPIO43      |                    |                   | I/O                  | General-purpose input/output 43             |
| SCLA        | C19                | 131               | I/OD                 | I2C-A clock open-drain bidirectional port   |
| SCIRXDA     | 019                | 131               | I                    | SCI-A receive data                          |
| USB0DP      |                    |                   | I/O                  | USB PHY differential data                   |
| GPIO44      | K18                | 113               | I/O                  | General-purpose input/output 44             |
| EM1A4       | KIO                | 113               | 0                    | External memory interface 1 address line 4  |
| GPIO45      | K19                | 115               | I/O                  | General-purpose input/output 45             |
| EM1A5       | KIS                | 110               | 0                    | External memory interface 1 address line 5  |
| GPIO46      |                    |                   | I/O                  | General-purpose input/output 46             |
| EM1A6       | E19                | 128               | 0                    | External memory interface 1 address line 6  |
| SCIRXDD     |                    |                   | I                    | SCI-D receive data                          |
| GPIO47      |                    |                   | I/O                  | General-purpose input/output 47             |
| EM1A7       | E18                | 129               | 0                    | External memory interface 1 address line 7  |
| SCITXDD     |                    |                   | 0                    | SCI-D transmit data                         |
| GPIO48      |                    |                   | I/O                  | General-purpose input/output 48             |
| OUTPUTXBAR3 |                    |                   | 0                    | Output 3 of the output XBAR                 |
| EM1A8       | R16                | 90                | 0                    | External memory interface 1 address line 8  |
| SCITXDA     |                    |                   | 0                    | SCI-A transmit data                         |
| SD-D1       |                    |                   | I                    | Sigma-Delta channel 1 data input            |
| GPIO49      |                    |                   | I/O                  | General-purpose input/output 49             |
| OUTPUTXBAR4 |                    |                   | 0                    | Output 4 of the output XBAR                 |
| EM1A9       | R17                | 93                | 0                    | External memory interface 1 address line 9  |
| SCIRXDA     |                    |                   | I                    | SCI-A receive data                          |
| SD-C1       |                    |                   | I                    | Sigma-Delta channel 1 clock input           |
| GPIO50      |                    |                   | I/O                  | General-purpose input/output 50             |
| EQEP1A      |                    |                   | I                    | Enhanced QEP1 input A                       |
| EM1A10      | R18                | 94                | 0                    | External memory interface 1 address line 10 |
| SPISIMOC    |                    |                   | I/O                  | SPI-C slave in, master out                  |
| SD-D2       |                    |                   | I                    | Sigma-Delta channel 2 data input            |
| GPIO51      |                    |                   | I/O                  | General-purpose input/output 51             |
| EQEP1B      |                    |                   | 1                    | Enhanced QEP1 input B                       |
| EM1A11      | R19                | 95                | 0                    | External memory interface 1 address line 11 |
| SPISOMIC    |                    |                   | I/O                  | SPI-C slave out, master in                  |
| SD-C2       |                    |                   | 1                    | Sigma-Delta channel 2 clock input           |
| GPIO52      |                    |                   | I/O                  | General-purpose input/output 52             |
| EQEP1S      |                    |                   | I/O                  | Enhanced QEP1 strobe                        |
| EM1A12      | P16                | 96                | 0                    | External memory interface 1 address line 12 |
| SPICLKC     |                    |                   | I/O                  | SPI-C clock                                 |
| SD-D3       |                    |                   | 1                    | Sigma-Delta channel 3 data input            |



| TERMINAL    |      | Jilai Desci |                      |                                          |
|-------------|------|-------------|----------------------|------------------------------------------|
| NAME        | ZWT  | PTP<br>PIN  | I/O/Z <sup>(1)</sup> | DESCRIPTION                              |
|             | NO.  | NO.         |                      |                                          |
| GPIO53      |      |             | I/O                  | General-purpose input/output 53          |
| EQEP1I      |      |             | I/O                  | Enhanced QEP1 index                      |
| EM1D31      | P17  | 97          | I/O                  | External memory interface 1 data line 31 |
| EM2D15      | 1 17 | 31          | I/O                  | External memory interface 2 data line 15 |
| SPISTEC     |      |             | I/O                  | SPI-C slave transmit enable              |
| SD-C3       |      |             | I                    | Sigma-Delta channel 3 clock input        |
| GPIO54      |      |             | I/O                  | General-purpose input/output 54          |
| SPISIMOA    |      |             | I/O                  | SPI-A slave in, master out               |
| EM1D30      |      |             | I/O                  | External memory interface 1 data line 30 |
| EM2D14      | P18  | 98          | I/O                  | External memory interface 2 data line 14 |
| EQEP2A      |      |             | 1                    | Enhanced QEP2 input A                    |
| SCITXDB     |      |             | 0                    | SCI-B transmit data                      |
| SD-D4       |      |             | 1                    | Sigma-Delta channel 4 data input         |
| GPIO55      |      |             | I/O                  | General-purpose input/output 55          |
| SPISOMIA    |      |             | I/O                  | SPI-A slave out, master in               |
| EM1D29      |      |             | I/O                  | External memory interface 1 data line 29 |
| EM2D13      | P19  | 100         | I/O                  | External memory interface 2 data line 13 |
| EQEP2B      |      |             | 1                    | Enhanced QEP2 input B                    |
| SCIRXDB     |      |             | 1                    | SCI-B receive data                       |
| SD-C4       |      |             | 1                    | Sigma-Delta channel 4 clock input        |
| GPIO56      |      |             | I/O                  | General-purpose input/output 56          |
| SPICLKA     |      |             | I/O                  | SPI-A clock                              |
| EM1D28      |      |             | I/O                  | External memory interface 1 data line 28 |
| EM2D12      | N16  | 101         | I/O                  | External memory interface 2 data line 12 |
| EQEP2S      |      |             | I/O                  | Enhanced QEP2 strobe                     |
| SCITXDC     |      |             | 0                    | SCI-C transmit data                      |
| SD-D5       |      |             | 1                    | Sigma-Delta channel 5 data input         |
| GPIO57      |      |             | I/O                  | General-purpose input/output 57          |
| SPISTEA     |      |             | I/O                  | SPI-A slave transmit enable              |
| EM1D27      |      |             | I/O                  | External memory interface 1 data line 27 |
| EM2D11      | N18  | 102         | I/O                  | External memory interface 2 data line 11 |
| EQEP2I      |      |             | I/O                  | Enhanced QEP2 index                      |
| SCIRXDC     |      |             | I                    | SCI-C receive data                       |
| SD-C5       |      |             | I                    | Sigma-Delta channel 5 clock input        |
| GPIO58      |      |             | I/O                  | General-purpose input/output 58          |
| MCLKRA      |      |             | I/O                  | McBSP-A receive clock                    |
| EM1D26      |      |             | I/O                  | External memory interface 1 data line 26 |
| EM2D10      |      |             | I/O                  | External memory interface 2 data line 10 |
| OUTPUTXBAR1 | N17  | 103         | 0                    | Output 1 of the output XBAR              |
| SPICLKB     |      |             | I/O                  | SPI-B clock                              |
| SD-D6       |      |             | 1                    | Sigma-Delta channel 6 data input         |
| SPISIMOA    |      |             | I/O                  | SPI-A slave in, master out               |



| TERMINAL    |                    |                   |                      |                                                |
|-------------|--------------------|-------------------|----------------------|------------------------------------------------|
| NAME        | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                    |
| GPIO59      |                    |                   | I/O                  | General-purpose input/output 59 <sup>(3)</sup> |
| MFSRA       |                    |                   | I/O                  | McBSP-A receive frame synch                    |
| EM1D25      |                    |                   | I/O                  | External memory interface 1 data line 25       |
| EM2D9       | M16                | 104               | I/O                  | External memory interface 2 data line 9        |
| OUTPUTXBAR2 | IVITO              | 104               | 0                    | Output 2 of the output XBAR                    |
| SPISTEB     |                    |                   | I/O                  | SPI-B slave transmit enable                    |
| SD-C6       |                    |                   | I                    | Sigma-Delta channel 6 clock input              |
| SPISOMIA    |                    |                   | I/O                  | SPI-A slave out, master in                     |
| GPIO60      |                    |                   | I/O                  | General-purpose input/output 60                |
| MCLKRB      |                    |                   | I/O                  | McBSP-B receive clock                          |
| EM1D24      |                    |                   | I/O                  | External memory interface 1 data line 24       |
| EM2D8       | N447               | 405               | I/O                  | External memory interface 2 data line 8        |
| OUTPUTXBAR3 | M17                | 105               | 0                    | Output 3 of the output XBAR                    |
| SPISIMOB    |                    |                   | I/O                  | SPI-B slave in, master out                     |
| SD-D7       |                    |                   | 1                    | Sigma-Delta channel 7 data input               |
| SPICLKA     |                    |                   | I/O                  | SPI-A clock                                    |
| GPIO61      |                    |                   | I/O                  | General-purpose input/output 61 <sup>(3)</sup> |
| MFSRB       |                    |                   | I/O                  | McBSP-B receive frame synch                    |
| EM1D23      |                    |                   | I/O                  | External memory interface 1 data line 23       |
| EM2D7       | 1.40               | 107               | I/O                  | External memory interface 2 data line 7        |
| OUTPUTXBAR4 | L16                |                   | 0                    | Output 4 of the output XBAR                    |
| SPISOMIB    |                    |                   | I/O                  | SPI-B slave out, master in                     |
| SD-C7       |                    |                   | 1                    | Sigma-Delta channel 7 clock input              |
| SPISTEA     |                    |                   | I/O                  | SPI-A slave transmit enable                    |
| GPIO62      |                    |                   | I/O                  | General-purpose input/output 62                |
| SCIRXDC     |                    |                   | I                    | SCI-C receive data                             |
| EM1D22      |                    |                   | I/O                  | External memory interface 1 data line 22       |
| EM2D6       | J17                | 108               | I/O                  | External memory interface 2 data line 6        |
| EQEP3A      |                    |                   | I                    | Enhanced QEP3 input A                          |
| CANRXA      |                    |                   | I                    | CAN-A receive                                  |
| SD-D8       |                    |                   | I                    | Sigma-Delta channel 8 data input               |
| GPIO63      |                    |                   | I/O                  | General-purpose input/output 63                |
| SCITXDC     |                    |                   | 0                    | SCI-C transmit data                            |
| EM1D21      |                    |                   | I/O                  | External memory interface 1 data line 21       |
| EM2D5       | 116                | 109               | I/O                  | External memory interface 2 data line 5        |
| EQEP3B      | J16                | 109               | I                    | Enhanced QEP3 input B                          |
| CANTXA      |                    |                   | 0                    | CAN-A transmit                                 |
| SD-C8       |                    |                   | I                    | Sigma-Delta channel 8 clock input              |
| SPISIMOB    |                    |                   | I/O                  | SPI-B slave in, master out                     |
| GPIO64      |                    |                   | I/O                  | General-purpose input/output 64 <sup>(3)</sup> |
| EM1D20      |                    |                   | I/O                  | External memory interface 1 data line 20       |
| EM2D4       | 1.47               | 440               | I/O                  | External memory interface 2 data line 4        |
| EQEP3S      | L17                | 110               | I/O                  | Enhanced QEP3 strobe                           |
| SCIRXDA     |                    |                   | 1                    | SCI-A receive data                             |
| SPISOMIB    |                    |                   | I/O                  | SPI-B slave out, master in                     |



| TERMINAL |             |            |                      |                                                                                                                                                                                                                                                                |
|----------|-------------|------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IERWIII  | ZWT         | PTP        | I/O/Z <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                    |
| NAME     | BALL<br>NO. | PIN<br>NO. | 1/0/2                | DESCRIPTION                                                                                                                                                                                                                                                    |
| GPIO65   |             |            | I/O                  | General-purpose input/output 65                                                                                                                                                                                                                                |
| EM1D19   |             | 111        | I/O                  | External memory interface 1 data line 19                                                                                                                                                                                                                       |
| EM2D3    | K16         |            | I/O                  | External memory interface 2 data line 3                                                                                                                                                                                                                        |
| EQEP3I   | K16         | 111        | I/O                  | Enhanced QEP3 index                                                                                                                                                                                                                                            |
| SCITXDA  |             |            | 0                    | SCI-A transmit data                                                                                                                                                                                                                                            |
| SPICLKB  |             |            | I/O                  | SPI-B clock                                                                                                                                                                                                                                                    |
| GPIO66   |             |            | I/O                  | General-purpose input/output 66 <sup>(3)</sup>                                                                                                                                                                                                                 |
| EM1D18   |             |            | I/O                  | External memory interface 1 data line 18                                                                                                                                                                                                                       |
| EM2D2    | K17         | 112        | I/O                  | External memory interface 2 data line 2                                                                                                                                                                                                                        |
| SDAB     |             |            | I/OD                 | I2C-B data open-drain bidirectional port                                                                                                                                                                                                                       |
| SPISTEB  |             |            | I/O                  | SPI-B slave transmit enable                                                                                                                                                                                                                                    |
| GPIO67   |             |            | I/O                  | General-purpose input/output 67                                                                                                                                                                                                                                |
| EM1D17   | B19         | 132        | I/O                  | External memory interface 1 data line 17                                                                                                                                                                                                                       |
| EM2D1    |             |            | I/O                  | External memory interface 2 data line 1                                                                                                                                                                                                                        |
| GPIO68   |             |            | I/O                  | General-purpose input/output 68                                                                                                                                                                                                                                |
| EM1D16   | C18         | 133        | I/O                  | External memory interface 1 data line 16                                                                                                                                                                                                                       |
| EM2D0    |             |            | I/O                  | External memory interface 2 data line 0                                                                                                                                                                                                                        |
| GPIO69   |             |            | I/O                  | General-purpose input/output 69                                                                                                                                                                                                                                |
| EM1D15   |             |            | I/O                  | External memory interface 1 data line 15                                                                                                                                                                                                                       |
| SCLB     | B18         | 134        | I/OD                 | I2C-B clock open-drain bidirectional port                                                                                                                                                                                                                      |
| SPISIMOC |             |            | I/O                  | SPI-C slave in, master out                                                                                                                                                                                                                                     |
| GPIO70   |             |            | I/O                  | General-purpose input/output 70 <sup>(3)</sup>                                                                                                                                                                                                                 |
| EM1D14   |             |            | I/O                  | External memory interface 1 data line 14                                                                                                                                                                                                                       |
| CANRXA   | A17         | 135        | ı                    | CAN-A receive                                                                                                                                                                                                                                                  |
| SCITXDB  |             |            | 0                    | SCI-B transmit data                                                                                                                                                                                                                                            |
| SPISOMIC |             |            | I/O                  | SPI-C slave out, master in                                                                                                                                                                                                                                     |
| GPIO71   |             |            | I/O                  | General-purpose input/output 71                                                                                                                                                                                                                                |
| EM1D13   |             |            | I/O                  | External memory interface 1 data line 13                                                                                                                                                                                                                       |
| CANTXA   | B17         | 136        | 0                    | CAN-A transmit                                                                                                                                                                                                                                                 |
| SCIRXDB  |             |            | ı                    | SCI-B receive data                                                                                                                                                                                                                                             |
| SPICLKC  |             |            | I/O                  | SPI-C clock                                                                                                                                                                                                                                                    |
| GPIO72   |             |            | I/O                  | General-purpose input/output 72 <sup>(3)</sup>                                                                                                                                                                                                                 |
| EM1D12   |             |            | I/O                  | External memory interface 1 data line 12                                                                                                                                                                                                                       |
| CANTXB   | B16         | 139        | 0                    | CAN-B transmit                                                                                                                                                                                                                                                 |
| SCITXDC  | •           |            | 0                    | SCI-C transmit data                                                                                                                                                                                                                                            |
| SPISTEC  |             |            | I/O                  | SPI-C slave transmit enable                                                                                                                                                                                                                                    |
| GPI073   |             |            | I/O                  | General-purpose input/output 73                                                                                                                                                                                                                                |
| EM1D11   |             |            | I/O                  | External memory interface 1 data line 11                                                                                                                                                                                                                       |
| XCLKOUT  | A16         | 140        | O/Z                  | External oscillator output. This pin outputs a divided-down version of the internal PLL system clock. The divide ratio is defined in the XCLKOUTDIVSEL register. Unlike other GPIO pins, the XCLKOUT pin is not placed in high-impedance state during a reset. |
| CANRXB   |             |            | I                    | CAN-B receive                                                                                                                                                                                                                                                  |
| SCIRXDC  |             |            | I                    | SCI-C receive                                                                                                                                                                                                                                                  |



| TERMINAL |                    |                   |                      |                                                   |
|----------|--------------------|-------------------|----------------------|---------------------------------------------------|
| NAME     | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                       |
| GPIO74   | C17                | 141               | I/O                  | General-purpose input/output 74                   |
| EM1D10   | CI7                | 141               | I/O                  | External memory interface 1 data line 10          |
| GPIO75   | D16                | 142               | I/O                  | General-purpose input/output 75                   |
| EM1D9    | Dio                | 142               | I/O                  | External memory interface 1 data line 9           |
| GPIO76   |                    |                   | I/O                  | General-purpose input/output 76                   |
| EM1D8    | C16                | 143               | I/O                  | External memory interface 1 data line 8           |
| SCITXDD  |                    |                   | 0                    | SCI-D transmit data                               |
| GPIO77   |                    |                   | I/O                  | General-purpose input/output 77                   |
| EM1D7    | A15                | 144               | I/O                  | External memory interface 1 data line 7           |
| SCIRXDD  |                    |                   | I                    | SCI-D receive data                                |
| GPIO78   |                    |                   | I/O                  | General-purpose input/output 78                   |
| EM1D6    | B15                | 145               | I/O                  | External memory interface 1 data line 6           |
| EQEP2A   |                    |                   | I                    | Enhanced QEP2 input A                             |
| GPIO79   |                    |                   | I/O                  | General-purpose input/output 79                   |
| EM1D5    | C15                | 146               | I/O                  | External memory interface 1 data line 5           |
| EQEP2B   |                    |                   | I                    | Enhanced QEP2 input B                             |
| GPIO80   |                    |                   | I/O                  | General-purpose input/output 80                   |
| EM1D4    | D15                | 148               | I/O                  | External memory interface 1 data line 4           |
| EQEP2S   |                    |                   | I/O                  | Enhanced QEP2 strobe                              |
| GPIO81   |                    | 149               | I/O                  | General-purpose input/output 81                   |
| EM1D3    | A14                |                   | I/O                  | External memory interface 1 data line 3           |
| EQEP2I   |                    |                   | I/O                  | Enhanced QEP2 index                               |
| GPIO82   | B14                | 150               | I/O                  | General-purpose input/output 82                   |
| EM1D2    | БІТ                | 100               | I/O                  | External memory interface 1 data line 2           |
| GPIO83   | C14                | 151               | I/O                  | General-purpose input/output 83                   |
| EM1D1    | 014                | 101               | I/O                  | External memory interface 1 data line 1           |
| GPIO84   |                    |                   | I/O                  | General-purpose input/output 84                   |
| SCITXDA  | A11                | 154               | 0                    | SCI-A transmit data                               |
| MDXB     | 7.11               | 104               | 0                    | McBSP-B transmit serial data                      |
| MDXA     |                    |                   | 0                    | McBSP-A transmit serial data                      |
| GPIO85   |                    |                   | I/O                  | General-purpose input/output 85                   |
| EM1D0    |                    |                   | I/O                  | External memory interface 1 data line 0           |
| SCIRXDA  | B11                | 155               | I                    | SCI-A receive data                                |
| MDRB     |                    |                   | 1                    | McBSP-B receive serial data                       |
| MDRA     |                    |                   | I                    | McBSP-A receive serial data                       |
| GPIO86   |                    |                   | I/O                  | General-purpose input/output 86                   |
| EM1A13   |                    |                   | 0                    | External memory interface 1 address line 13       |
| EM1CAS   | C11                | 156               | 0                    | External memory interface 1 column address strobe |
| SCITXDB  |                    | 100               | 0                    | SCI-B transmit data                               |
| MCLKXB   |                    |                   | I/O                  | McBSP-B transmit clock                            |
| MCLKXA   |                    |                   | I/O                  | McBSP-A transmit clock                            |



| TERMINAL |                    |                   |                      |                                                          |
|----------|--------------------|-------------------|----------------------|----------------------------------------------------------|
| NAME     | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                              |
| GPIO87   |                    |                   | I/O                  | General-purpose input/output 87                          |
| EM1A14   |                    |                   | 0                    | External memory interface 1 address line 14              |
| EM1RAS   | D11                | 157               | 0                    | External memory interface 1 row address strobe           |
| SCIRXDB  | D11                |                   | I                    | SCI-B receive data                                       |
| MFSXB    |                    |                   | I/O                  | McBSP-B transmit frame synch                             |
| MFSXA    |                    |                   | I/O                  | McBSP-A transmit frame synch                             |
| GPIO88   |                    |                   | I/O                  | General-purpose input/output 88                          |
| EM1A15   | C6                 | 170               | 0                    | External memory interface 1 address line 15              |
| EM1DQM0  |                    |                   | 0                    | External memory interface 1 Input/output mask for byte 0 |
| GPIO89   |                    |                   | I/O                  | General-purpose input/output 89                          |
| EM1A16   | B0                 | 474               | 0                    | External memory interface 1 address line 16              |
| EM1DQM1  | D6                 | 171               | 0                    | External memory interface 1 Input/output mask for byte 1 |
| SCITXDC  |                    |                   | 0                    | SCI-C transmit data                                      |
| GPIO90   |                    |                   | I/O                  | General-purpose input/output 90                          |
| EM1A17   | 4.5                | 470               | 0                    | External memory interface 1 address line 17              |
| EM1DQM2  | A5                 | 172               | 0                    | External memory interface 1 Input/output mask for byte 2 |
| SCIRXDC  |                    |                   | 1                    | SCI-C receive data                                       |
| GPIO91   |                    |                   | I/O                  | General-purpose input/output 91                          |
| EM1A18   | B5                 | 470               | 0                    | External memory interface 1 address line 18              |
| EM1DQM3  |                    | 173               | 0                    | External memory interface 1 Input/output mask for byte 3 |
| SDAA     |                    |                   | I/OD                 | I2C-A data open-drain bidirectional port                 |
| GPIO92   |                    | 174               | I/O                  | General-purpose input/output 92                          |
| EM1A19   |                    |                   | 0                    | External memory interface 1 address line 19              |
| EM1BA1   | A4                 |                   | 0                    | External memory interface 1 bank address 1               |
| SCLA     |                    |                   | I/OD                 | I2C-A clock open-drain bidirectional port                |
| GPIO93   |                    |                   | I/O                  | General-purpose input/output 93                          |
| EM1BA0   | B4                 | 175               | 0                    | External memory interface 1 bank address 0               |
| SCITXDD  |                    |                   | 0                    | SCI-D transmit data                                      |
| GPIO94   | 4.0                | 470               | I/O                  | General-purpose input/output 94                          |
| SCIRXDD  | A3                 | 176               | 1                    | SCI-D receive data                                       |
| GPIO95   | В3                 | ı                 | I/O                  | General-purpose input/output 95                          |
| GPIO96   |                    |                   | I/O                  | General-purpose input/output 96                          |
| EM2DQM1  | C3                 | _                 | 0                    | External memory interface 2 Input/output mask for byte 1 |
| EQEP1A   |                    |                   | I                    | Enhanced QEP1 input A                                    |
| GPIO97   |                    |                   | I/O                  | General-purpose input/output 97                          |
| EM2DQM0  | A2                 | _                 | 0                    | External memory interface 2 Input/output mask for byte 0 |
| EQEP1B   |                    |                   | I                    | Enhanced QEP1 input B                                    |
| GPIO98   |                    |                   | I/O                  | General-purpose input/output 98                          |
| EM2A0    | F1                 | _                 | 0                    | External memory interface 2 address line 0               |
| EQEP1S   |                    |                   | I/O                  | Enhanced QEP1 strobe                                     |
| GPIO99   |                    |                   | I/O                  | General-purpose input/output 99                          |
| EM2A1    | G1                 | 17                | 0                    | External memory interface 2 address line 1               |
| EQEP1I   |                    |                   | I/O                  | Enhanced QEP1 index                                      |



| TERMINAL |                    |                   |                      |                                                   |
|----------|--------------------|-------------------|----------------------|---------------------------------------------------|
| NAME     | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                       |
| GPIO100  |                    |                   | I/O                  | General-purpose input/output 100                  |
| EM2A2    | H1                 |                   | 0                    | External memory interface 2 address line 2        |
| EQEP2A   | ПІ                 | _                 | 1                    | Enhanced QEP2 input A                             |
| SPISIMOC |                    |                   | I/O                  | SPI-C slave in, master out                        |
| GPIO101  |                    |                   | I/O                  | General-purpose input/output 101                  |
| EM2A3    | 110                |                   | 0                    | External memory interface 2 address line 3        |
| EQEP2B   | H2                 | _                 | 1                    | Enhanced QEP2 input B                             |
| SPISOMIC |                    |                   | I/O                  | SPI-C slave out, master in                        |
| GPIO102  |                    |                   | I/O                  | General-purpose input/output 102                  |
| EM2A4    | 110                |                   | 0                    | External memory interface 2 address line 4        |
| EQEP2S   | H3                 | -                 | I/O                  | Enhanced QEP2 strobe                              |
| SPICLKC  |                    |                   | I/O                  | SPI-C clock                                       |
| GPIO103  |                    |                   | I/O                  | General-purpose input/output 103                  |
| EM2A5    | 14                 |                   | 0                    | External memory interface 2 address line 5        |
| EQEP2I   | J1                 | -                 | I/O                  | Enhanced QEP2 index                               |
| SPISTEC  |                    |                   | I/O                  | SPI-C slave transmit enable                       |
| GPIO104  |                    |                   | I/O                  | General-purpose input/output 104                  |
| SDAA     |                    |                   | I/OD                 | I2C-A data open-drain bidirectional port          |
| EM2A6    | J2                 | -                 | 0                    | External memory interface 2 address line 6        |
| EQEP3A   |                    |                   | 1                    | Enhanced QEP3 input A                             |
| SCITXDD  |                    |                   | 0                    | SCI-D transmit data                               |
| GPIO105  |                    |                   | I/O                  | General-purpose input/output 105                  |
| SCLA     |                    |                   | I/OD                 | I2C-A clock open-drain bidirectional port         |
| EM2A7    | J3                 | _                 | 0                    | External memory interface 2 address line 7        |
| EQEP3B   |                    |                   | 1                    | Enhanced QEP3 input B                             |
| SCIRXDD  |                    |                   | 1                    | SCI-D receive data                                |
| GPIO106  |                    |                   | I/O                  | General-purpose input/output 106                  |
| EM2A8    | L2                 |                   | 0                    | External memory interface 2 address line 8        |
| EQEP3S   | LZ                 | _                 | I/O                  | Enhanced QEP3 strobe                              |
| SCITXDC  |                    |                   | 0                    | SCI-C transmit data                               |
| GPIO107  |                    |                   | I/O                  | General-purpose input/output 107                  |
| EM2A9    | L3                 | _                 | 0                    | External memory interface 2 address line 9        |
| EQEP3I   | Lo                 |                   | I/O                  | Enhanced QEP3 index                               |
| SCIRXDC  |                    |                   | 1                    | SCI-C receive data                                |
| GPIO108  | L4                 | _                 | I/O                  | General-purpose input/output 108                  |
| EM2A10   |                    | _                 | 0                    | External memory interface 2 address line 10       |
| GPIO109  | N2                 | _                 | I/O                  | General-purpose input/output 109                  |
| EM2A11   | 142                |                   | 0                    | External memory interface 2 address line 11       |
| GPIO110  | M2                 | -                 | I/O                  | General-purpose input/output 110                  |
| GPIO111  | M4                 | _                 | I/O                  | General-purpose input/output 111                  |
| EM2BA0   | 1417               |                   | 0                    | External memory interface 2 bank address 0        |
| GPIO112  | M3                 | _                 | I/O                  | General-purpose input/output 112                  |
| EM2BA1   | IVIO               |                   | 0                    | External memory interface 2 bank address 1        |
| GPIO113  | N4                 | _                 | I/O                  | General-purpose input/output 113                  |
| EM2CAS   |                    |                   | 0                    | External memory interface 2 column address strobe |

| TERI             | MINAL              |                   |                      |                                                |
|------------------|--------------------|-------------------|----------------------|------------------------------------------------|
| NAME             | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                    |
| GPIO114          | N3                 | _                 | I/O                  | General-purpose input/output 114               |
| EM2RAS           | INS                | _                 | 0                    | External memory interface 2 row address strobe |
| GPIO115          | V12                | _                 | I/O                  | General-purpose input/output 115               |
| GPIO116          | W10                | -                 | I/O                  | General-purpose input/output 116               |
| GPIO117          | U12                | _                 | I/O                  | General-purpose input/output 117               |
| GPIO118          | T12                | _                 | I/O                  | General-purpose input/output 118               |
| GPIO119          | T15                | _                 | I/O                  | General-purpose input/output 119               |
| EM2RNW           | 110                |                   | 0                    | External memory interface 2 read not write     |
| GPIO120          |                    | _                 | I/O                  | General-purpose input/output 120               |
| EM2WE            | U15                |                   | 0                    | External memory interface 2 write enable       |
| USB0PFLT         |                    |                   | I/O                  | USB external regulator power fault indicator   |
| GPIO121          | W16                | _                 | I/O                  | General-purpose input/output 121               |
| USB0EPEN         | ***                |                   | I/O                  | USB external regulator enable                  |
| GPIO122          |                    |                   | I/O                  | General-purpose input/output 122               |
| SPISIMOC         | Т8                 | _                 | I/O                  | SPI-C slave in, master out                     |
| SD-D1            |                    |                   | I                    | Sigma-Delta channel 1 data input               |
| GPIO123          |                    |                   | I/O                  | General-purpose input/output 123               |
| SPISOMIC         | U8                 | _                 | I/O                  | SPI-C slave out, master in                     |
| SD-C1            |                    |                   | I                    | Sigma-Delta channel 1 clock input              |
| GPIO124          |                    | _                 | I/O                  | General-purpose input/output 124               |
| SPICLKC          | V8                 |                   | I/O                  | SPI-C clock                                    |
| SD-D2            |                    |                   | I                    | Sigma-Delta channel 2 data input               |
| GPIO125          |                    | _                 | I/O                  | General-purpose input/output 125               |
| SPISTEC          | Т9                 |                   | I/O                  | SPI-C slave transmit enable                    |
| SD-C2            |                    |                   | I                    | Sigma-Delta channel 2 clock input              |
| GPIO126          | U9                 | _                 | I/O                  | General-purpose input/output 126               |
| SD-D3            | 05                 |                   | I                    | Sigma-Delta channel 3 data input               |
| GPIO127          | V9                 | _                 | I/O                  | General-purpose input/output 127               |
| SD-C3            | ***                |                   | I                    | Sigma-Delta channel 3 clock input              |
| GPIO128          | W9                 | _                 | I/O                  | General-purpose input/output 128               |
| SD-D4            | ****               |                   | I                    | Sigma-Delta channel 4 data input               |
| GPIO129          | T10                | _                 | I/O                  | General-purpose input/output 129               |
| SD-C4            | 110                |                   | I                    | Sigma-Delta channel 4 clock input              |
| GPIO130          | U10                | _                 | I/O                  | General-purpose input/output 130               |
| SD-D5            | 010                |                   | I                    | Sigma-Delta channel 5 data input               |
| GPIO131          | V10                | _                 | I/O                  | General-purpose input/output 131               |
| SD-C5            | VIO                |                   | I                    | Sigma-Delta channel 5 clock input              |
| GPIO132          | W18                | -                 | I/O                  | General-purpose input/output 132               |
| SD-D6            | VVIO               |                   | 1                    | Sigma-Delta channel 6 data input               |
| GPIO133/AUXCLKIN | G18                | 118               | I/O                  | General-purpose input/output 133               |
| SD-C6            | G16                |                   | I                    | Sigma-Delta channel 6 clock input              |
| GPIO134          | V18                |                   | I/O                  | General-purpose input/output 134               |
| SD-D7            | V 10               | _                 | 1                    | Sigma-Delta channel 7 data input               |



| TERMINAL   |                    |                   |                      |                                                   |
|------------|--------------------|-------------------|----------------------|---------------------------------------------------|
| NAME       | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                       |
| GPIO135    |                    |                   | I/O                  | General-purpose input/output 135                  |
| SCITXDA    | U18                | _                 | 0                    | SCI-A transmit data                               |
| SD-C7      |                    |                   | I                    | Sigma-Delta channel 7 clock input                 |
| GPIO136    |                    | -                 | I/O                  | General-purpose input/output 136                  |
| SCIRXDA    | T17                |                   | 1                    | SCI-A receive data                                |
| SD-D8      |                    |                   | 1                    | Sigma-Delta channel 8 data input                  |
| GPIO137    |                    | -                 | I/O                  | General-purpose input/output 137                  |
| SCITXDB    | T18                |                   | 0                    | SCI-B transmit data                               |
| SD-C8      |                    |                   | I                    | Sigma-Delta channel 8 clock input                 |
| GPIO138    |                    |                   | I/O                  | General-purpose input/output 138                  |
| SCIRXDB    | T19                | _                 | 1                    | SCI-B receive data                                |
| GPIO139    |                    |                   | I/O                  | General-purpose input/output 139                  |
| SCIRXDC    | N19                | _                 | 1                    | SCI-C receive data                                |
| GPIO140    |                    |                   | I/O                  | General-purpose input/output 140                  |
| SCITXDC    | M19                | _                 | 0                    | SCI-C transmit data                               |
| GPIO141    |                    |                   | I/O                  | General-purpose input/output 141                  |
| SCIRXDD    | M18                | -                 | ı                    | SCI-D receive data                                |
| GPIO142    |                    |                   | I/O                  | General-purpose input/output 142                  |
| SCITXDD    | L19                | -                 | 0                    | SCI-D transmit data                               |
| GPIO143    | F18                | _                 | I/O                  | General-purpose input/output 143                  |
| GPIO144    | F17                |                   | I/O                  | General-purpose input/output 144                  |
| GPIO145    |                    | _                 | I/O                  | General-purpose input/output 145                  |
| EPWM1A     | E17                |                   | 0                    | Enhanced PWM1 output A and HRPWM channel          |
| GPIO146    |                    | _                 | I/O                  | General-purpose input/output 146                  |
| EPWM1B     | D18                |                   | 0                    | Enhanced PWM1 output B and HRPWM channel          |
| GPIO147    |                    | _                 | I/O                  | General-purpose input/output 147                  |
| EPWM2A     | D17                |                   | 0                    | Enhanced PWM2 output A and HRPWM channel          |
| GPIO148    |                    | _                 | I/O                  | General-purpose input/output 148                  |
| EPWM2B     | D14                |                   | 0                    | Enhanced PWM2 output B and HRPWM channel          |
| GPIO149    |                    | _                 | I/O                  | General-purpose input/output 149                  |
| EPWM3A     | A13                |                   | 0                    | Enhanced PWM3 output A and HRPWM channel          |
| GPIO150    |                    | _                 | I/O                  | General-purpose input/output 150                  |
| EPWM3B     | B13                |                   | 0                    | Enhanced PWM3 output B and HRPWM channel          |
| GPIO151    |                    |                   | I/O                  | General-purpose input/output 151                  |
| EPWM4A     | C13                | _                 | 0                    | Enhanced PWM4 output A and HRPWM channel          |
| GPIO152    |                    | _                 | I/O                  | General-purpose input/output 152                  |
| EPWM4B     | D13                |                   | 0                    | Enhanced PWM4 output B and HRPWM channel          |
| GPIO153    |                    | _                 | I/O                  | General-purpose input/output 153                  |
| EPWM5A     | A12                |                   | 0                    | Enhanced PWM5 output A and HRPWM channel          |
| GPIO154    |                    | _                 | I/O                  | General-purpose input/output 154                  |
| EPWM5B     | B12                |                   | 0                    | Enhanced PWM5 output B and HRPWM channel          |
| GPIO155    |                    | _                 | I/O                  | General-purpose input/output 155                  |
| EPWM6A     | C12                |                   | 0                    | Enhanced PWM6 output A and HRPWM channel          |
| GPIO156    |                    |                   | I/O                  | General-purpose input/output 156                  |
| EPWM6B     | D12                | _                 | 0                    | Enhanced PWM6 output B and HRPWM channel          |
| LI VVIVIOD |                    |                   | U                    | Emilancea i vivio output o and incrivivi chamilei |



| TERMINAL |                    |                   |                      |                                          |
|----------|--------------------|-------------------|----------------------|------------------------------------------|
| NAME     | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                              |
| GPIO157  | B10                | -                 | I/O                  | General-purpose input/output 157         |
| EPWM7A   |                    |                   | 0                    | Enhanced PWM7 output A and HRPWM channel |
| GPIO158  | C10                | -                 | I/O                  | General-purpose input/output 158         |
| EPWM7B   | CIU                |                   | 0                    | Enhanced PWM7 output B and HRPWM channel |
| GPIO159  | D10                | -                 | I/O                  | General-purpose input/output 159         |
| EPWM8A   | טוט                |                   | 0                    | Enhanced PWM8 output A and HRPWM channel |
| GPIO160  | B9                 | _                 | I/O                  | General-purpose input/output 160         |
| EPWM8B   | D9                 |                   | 0                    | Enhanced PWM8 output B and HRPWM channel |
| GPIO161  | C9                 | _                 | I/O                  | General-purpose input/output 161         |
| EPWM9A   | C9                 |                   | 0                    | Enhanced PWM9 output A                   |
| GPIO162  | D9                 | _                 | I/O                  | General-purpose input/output 162         |
| EPWM9B   | D9                 |                   | 0                    | Enhanced PWM9 output B                   |
| GPIO163  | A8                 | -                 | I/O                  | General-purpose input/output 163         |
| EPWM10A  | Ao                 |                   | 0                    | Enhanced PWM10 output A                  |
| GPIO164  | B8                 | _                 | I/O                  | General-purpose input/output 164         |
| EPWM10B  | БО                 |                   | 0                    | Enhanced PWM10 output B                  |
| GPIO165  | C5                 | _                 | I/O                  | General-purpose input/output 165         |
| EPWM11A  | Co                 |                   | 0                    | Enhanced PWM11 output A                  |
| GPIO166  | D5                 | -                 | I/O                  | General-purpose input/output 166         |
| EPWM11B  |                    |                   | 0                    | Enhanced PWM11 output B                  |
| GPIO167  | C4                 | _                 | I/O                  | General-purpose input/output 167         |
| EPWM12A  | C4                 |                   | 0                    | Enhanced PWM12 output A                  |
| GPIO168  | D4                 | _                 | I/O                  | General-purpose input/output 168         |
| EPWM12B  | D4                 |                   | 0                    | Enhanced PWM12 output B                  |



| TERMINAL |                    |                   |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|----------|--------------------|-------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME     | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|          |                    |                   | RESET                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| XRS      | F19                | 124               | I/OD                 | Device reset (in) and watchdog reset (out). F2837xD devices have built-in power-on reset circuitry. During a power-on condition, this pin is driven low by the device. This pin is also driven low by the MCU when a watchdog or NMI watchdog reset occurs. During watchdog reset, the XRS pin is driven low for 512 INTOSC1 cycles. External circuitry may also drive this pin to assert a device reset. In this case, it is recommended that this pin be driven by an open-drain device. An R-C circuit must be connected to this pin for noise immunity reasons. Regardless of the source, a device reset causes the device to terminate execution. When reset is deactivated, execution begins at the reset vector in the boot ROM. The output buffer of this pin is an open-drain with an internal pullup. This pin has an internal 300-ns (nominal) glitch filter.  |  |  |  |
|          |                    |                   | CLOCK                | S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| X1       | G19                | 123               | 1                    | On-chip crystal-oscillator input. To use this oscillator, a quartz crystal must be connected across X1 and X2. If this pin is not used, it must be tied to GND.  This pin can also be used to feed a single-ended 3.3-V level clock. In this case, X2 is a No Connect (NC).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| X2       | J19                | 121               | 0                    | On-chip crystal-oscillator output. A quartz crystal may be connected across X1 and X2. If X2 is not used, it must be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|          |                    |                   | NO CONN              | ECT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| NC       | H4                 | -                 |                      | No connect. BGA ball is electrically open and not connected to the die.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|          |                    |                   | JTAG                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| TCK      | V15                | 81                | I                    | JTAG test clock with internal pullup (see Section 5.3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| TDI      | W13                | 77                | 1                    | JTAG test data input (TDI) with internal pullup. TDI is clocked into the selected register (instruction or data) on a rising edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| TDO      | W15                | 78                | O/Z                  | JTAG scan out, test data output (TDO). The contents of the selected register (instruction or data) are shifted out of TDO on the falling edge of TCK. (6-mA drive). (3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| TMS      | W14                | 80                | 1                    | JTAG test-mode select (TMS) with internal pullup. This serial control input is clocked into the TAP controller on the rising edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| TRST     | V14                | 79                | ı                    | JTAG test reset with internal pulldown. $\overline{TRST}$ , when driven high, gives the scan system control of the operations of the device. If this signal is not connected or driven low, the device operates in its functional mode, and the test reset signals are ignored. NOTE: $\overline{TRST}$ is an active-low test pin and must be maintained low at all times during normal device operation. An external pulldown resistor is required on this pin. The value of this resistor should be based on drive strength of the debugger pods applicable to the design. A 2.2-k $\Omega$ resistor generally offers adequate protection. Since the value of the resistor is application-specific, TI recommends that each target board be validated for proper operation of the debugger and the application. This pin has an internal 50-ns (nominal) glitch filter. |  |  |  |
|          | II.                | NTERNAL VO        | LTAGE REG            | ULATOR CONTROL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| VREGENZ  | J18                | 119               | I                    | Internal voltage regulator enable with internal pulldown. The internal VREG is not supported and must be disabled. Connect VREGENZ to V <sub>DDIO</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |



| TERMIN       | AL                 |                   |                      |                                                                                                                                  |  |  |  |
|--------------|--------------------|-------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME         | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                                                                                                      |  |  |  |
|              |                    | ANALOG            | , DIGITAL, AI        | ND I/O POWER                                                                                                                     |  |  |  |
|              | E9                 | 16                |                      |                                                                                                                                  |  |  |  |
|              | E11                | 21                |                      |                                                                                                                                  |  |  |  |
|              | F9                 | 61                |                      |                                                                                                                                  |  |  |  |
|              | F11                | 76                |                      |                                                                                                                                  |  |  |  |
|              | G14                | 117               |                      |                                                                                                                                  |  |  |  |
|              | G15                | 126               |                      |                                                                                                                                  |  |  |  |
| /            | J14                | 137               |                      | 1.2-V digital logic power pins. Place a minimum 422-nF                                                                           |  |  |  |
| $V_{DD}$     | J15                | 153               |                      | decoupling capacitor on each $V_{\text{DD}}$ pin. Higher value capacitors may be used but could impact supply rail ramp-up time. |  |  |  |
|              | K5                 | 158               |                      |                                                                                                                                  |  |  |  |
|              | K6                 | 169               |                      |                                                                                                                                  |  |  |  |
|              | P10                | _                 |                      |                                                                                                                                  |  |  |  |
|              | P13                | _                 |                      |                                                                                                                                  |  |  |  |
|              | R10                | _                 |                      |                                                                                                                                  |  |  |  |
|              | R13                | _                 |                      |                                                                                                                                  |  |  |  |
| V            | R11                | 72                |                      | 3.3-V Flash power pin. Place a minimum 0.1-µF decoupling                                                                         |  |  |  |
| $V_{DD3VFL}$ | R12                | _                 |                      | capacitor on each pin.                                                                                                           |  |  |  |
| V            | P6                 | 36                |                      | 3.3-V analog power pins. Place a minimum 2.2-µF decoupling                                                                       |  |  |  |
| $V_{DDA}$    | R6                 | 54                |                      | capacitor on each pin.                                                                                                           |  |  |  |



**Table 4-1. Signal Descriptions (continued)** 

| TERMIN             |                    |                   |                      |                                                                 |
|--------------------|--------------------|-------------------|----------------------|-----------------------------------------------------------------|
| NAME               | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup> | DESCRIPTION                                                     |
|                    | A9                 | 3                 |                      |                                                                 |
|                    | A18                | 11                |                      |                                                                 |
|                    | B1                 | 15                |                      |                                                                 |
|                    | E7                 | 20                |                      |                                                                 |
|                    | E10                | 26                |                      |                                                                 |
|                    | E13                | 62                |                      |                                                                 |
|                    | E16                | 68                |                      |                                                                 |
|                    | F4                 | 75                |                      |                                                                 |
|                    | F7                 | 82                |                      |                                                                 |
|                    | F10                | 88                |                      |                                                                 |
|                    | F13                | 91                |                      |                                                                 |
|                    | F16                | 99                |                      |                                                                 |
|                    | G4                 | 106               | _                    |                                                                 |
| 1                  | G5                 | 114               |                      | 3.3-V digital I/O power pins. Place a minimum 0.1-µF decoupling |
| $V_{DDIO}$         | G6                 | 116               |                      | capacitor on each pin.                                          |
|                    | H5                 | 127               |                      |                                                                 |
|                    | H6                 | 138               |                      |                                                                 |
|                    | L14                | 147               |                      |                                                                 |
|                    | L15                | 152               |                      |                                                                 |
|                    | M1                 | 159               |                      |                                                                 |
|                    | M5                 | 168               |                      |                                                                 |
|                    | M6                 | _                 |                      |                                                                 |
|                    | N14                | _                 |                      |                                                                 |
|                    | N15                | _                 |                      |                                                                 |
|                    | P9                 | _                 |                      |                                                                 |
|                    | R9                 | _                 |                      |                                                                 |
|                    | V19                | _                 |                      |                                                                 |
|                    | W8                 | _                 |                      |                                                                 |
| V                  | H16                | 120               |                      | 3.3-V on-chip oscillator power pins. Place a minimum 0.1-µF     |
| V <sub>DDOSC</sub> | H17                | 125               |                      | decoupling capacitor on each pin.                               |



| TER             | MINAL              |                   |                                                                                                    |                                                           |  |  |  |
|-----------------|--------------------|-------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|
| NAME            | ZWT<br>BALL<br>NO. | PTP<br>PIN<br>NO. | I/O/Z <sup>(1)</sup>                                                                               | DESCRIPTION                                               |  |  |  |
|                 | A1                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | A10                |                   |                                                                                                    |                                                           |  |  |  |
|                 | A19                |                   |                                                                                                    |                                                           |  |  |  |
|                 | E5                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | E6                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | E8                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | E12                |                   |                                                                                                    |                                                           |  |  |  |
|                 | E14                |                   |                                                                                                    |                                                           |  |  |  |
|                 | E15                |                   |                                                                                                    |                                                           |  |  |  |
|                 | F5                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | F6                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | F8                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | F12                |                   |                                                                                                    |                                                           |  |  |  |
|                 | F14                |                   |                                                                                                    |                                                           |  |  |  |
|                 | F15                |                   |                                                                                                    |                                                           |  |  |  |
|                 | G16                |                   |                                                                                                    |                                                           |  |  |  |
|                 | G17                |                   |                                                                                                    |                                                           |  |  |  |
|                 | H8                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | H9                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | H10                |                   |                                                                                                    |                                                           |  |  |  |
| M               | H11                | PWR               | Analog and digital ground. For Quad F PowerPad on the bottom of the packa ground plane of the PCB. | Analog and digital ground. For Quad Flatpacks (QFPs), the |  |  |  |
| V <sub>SS</sub> | H12                | PAD               |                                                                                                    | around plane of the PCB.                                  |  |  |  |
|                 | H14                |                   |                                                                                                    |                                                           |  |  |  |
|                 | H15                |                   |                                                                                                    |                                                           |  |  |  |
|                 | J5                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | J6                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | J8                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | J9                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | J10                |                   |                                                                                                    |                                                           |  |  |  |
|                 | J11                |                   |                                                                                                    |                                                           |  |  |  |
|                 | J12                |                   |                                                                                                    |                                                           |  |  |  |
|                 | K8                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | K9                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | K10                |                   |                                                                                                    |                                                           |  |  |  |
|                 | K11                |                   |                                                                                                    |                                                           |  |  |  |
|                 | K12                |                   |                                                                                                    |                                                           |  |  |  |
|                 | K14                |                   |                                                                                                    |                                                           |  |  |  |
|                 | K15                |                   |                                                                                                    |                                                           |  |  |  |
|                 | L5                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | L6                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | L8                 |                   |                                                                                                    |                                                           |  |  |  |
|                 | L9                 |                   |                                                                                                    |                                                           |  |  |  |



| TER                | RMINAL      |            |                      |                                                                                                                                                                                                                      |  |  |  |
|--------------------|-------------|------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TEN                | ZWT         | PTP        | I/O/Z <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                          |  |  |  |
| NAME               | BALL<br>NO. | PIN<br>NO. | I/O/Z                | DESCRIPTION                                                                                                                                                                                                          |  |  |  |
|                    | L10         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | L11         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | L12         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | L18         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | M8          |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | M9          |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | M10         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | M11         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | M12         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | M14         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | M15         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | N1          |            |                      |                                                                                                                                                                                                                      |  |  |  |
| .,                 | N5          | PWR        |                      | Analog and digital ground power pad (located on the bottom of                                                                                                                                                        |  |  |  |
| V <sub>SS</sub>    | N6          | PAD        |                      | the chip for quad flatpacks).                                                                                                                                                                                        |  |  |  |
|                    | P7          |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | P8          |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | P11         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | P12         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | P14         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | P15         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | R7          |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | R8          |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | R14         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | R15         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | W7          |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | W19         |            |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | H18         | 122        |                      | Clock oscillator ground pin. When using an external crystal, do                                                                                                                                                      |  |  |  |
| V <sub>SSOSC</sub> | H19         | _          |                      | not connect this pin to the board ground. Instead, connect it to the ground reference of the external crystal oscillator circuit. If an external crystal is not used, this pin may be connected to the board ground. |  |  |  |
|                    | P1          | 34         |                      |                                                                                                                                                                                                                      |  |  |  |
|                    | P5          | 52         | 1                    |                                                                                                                                                                                                                      |  |  |  |
| V <sub>SSA</sub>   | R5          | -          | 1                    | Analog module ground pins                                                                                                                                                                                            |  |  |  |
|                    | V7          | -          | 1                    |                                                                                                                                                                                                                      |  |  |  |
|                    | W1          | -          | 1                    |                                                                                                                                                                                                                      |  |  |  |
|                    | 1           | S          | PECIAL FUN           | ICTIONS                                                                                                                                                                                                              |  |  |  |
| ERRORSTS           | U19         | 92         | 0                    | Error status output. This pin has pulldown.                                                                                                                                                                          |  |  |  |
|                    | ,           |            | TEST PII             | NS                                                                                                                                                                                                                   |  |  |  |
| FLT1               | W12         | 73         | I/O                  | Flash test pin 1. Reserved for Tl. Must be left unconnected.                                                                                                                                                         |  |  |  |
| FLT2               | V13         | 74         | I/O                  | Flash test pin 2. Reserved for TI. Must be left unconnected.                                                                                                                                                         |  |  |  |

<sup>(1)</sup> I = Input, O = Output, OD = Open Drain, Z = High Impedance

<sup>(2) 100</sup> k $\Omega$  of pulldown is present on the pin when the DAC output is active; 50 k $\Omega$  of pulldown is present on the pin when the DAC output is inactive

<sup>(3)</sup> This pin has output impedance that can be as low as 22Ω. This output could have fast edges and ringing depending on the system PCB characteristics. If this is a concern, the user should take precautions such as adding a 39Ω (10% tolerance) series termination resistor or implement some other termination scheme. It is also recommended that a system-level signal integrity analysis be performed with the provided IBIS models. The termination is not required if this pin is used for input function.



#### 4.2 **Pin Multiplexing**

#### 4.2.1 **GPIO Muxed Pins**

Table 4-2 shows the GPIO muxed pins and their alternate USB functions. The default for each pin is the GPIO function, secondary functions can be selected by setting both the GPyGMUXn.GPIOz and GPyMUXn.GPIOz register bits. The GPyGMUXn register should be configured prior to the GPyMUXn to avoid transient pulses on GPIO's from alternate mux selections. Columns not shown and blank cells are reserved GPIO Mux settings. The alternate USB function is selected by the GPyAMSEL register.

Table 4-2. GPIO Muxed Pins (1)(2)

| GPIO Index GPyGMUXn. GPIOz = GPyMUXn. | 0, 4, 8, 12<br>00b, 01b,<br>10b, 11b | 1                  | 2                  |                    |                    |                    |           |                |                        |
|---------------------------------------|--------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-----------|----------------|------------------------|
| GPIOz = GPyMUXn.                      |                                      |                    |                    | 3                  | 5                  | 6                  | 7         | 15             | N/A                    |
|                                       |                                      |                    |                    |                    | 01b                |                    |           | 11b            | GPyAMSEL.<br>GPIOz = 1 |
| GPIOz =                               | 00b                                  | 01b                | 10b                | 11b                | 01b                | 10b                | 11b       | 11b            | GPyAMSEL<br>GPIOz=1    |
|                                       | GPIO0                                | EPWM1A (O)         |                    |                    |                    | SDAA (I/OD)        |           |                |                        |
|                                       | GPIO1                                | EPWM1B (O)         |                    | MFSRB (I/O)        |                    | SCLA (I/OD)        |           |                |                        |
|                                       | GPIO2                                | EPWM2A (O)         |                    |                    | OUTPUTXBAR1<br>(O) | SDAB (I/OD)        |           |                |                        |
|                                       | GPIO3                                | EPWM2B (O)         | OUTPUTXBAR2<br>(O) | MCLKRB (I/O)       | OUTPUTXBAR2<br>(O) | SCLB (I/OD)        |           |                |                        |
|                                       | GPIO4                                | EPWM3A (O)         |                    |                    | OUTPUTXBAR3<br>(O) | CANTXA (O)         |           |                |                        |
|                                       | GPIO5                                | EPWM3B (O)         | MFSRA (I/O)        | OUTPUTXBAR3<br>(O) |                    | CANRXA (I)         |           |                |                        |
|                                       | GPIO6                                | EPWM4A (O)         | OUTPUTXBAR4<br>(O) | EPWMSYNCO (O)      | EQEP3A (I)         | CANTXB (O)         |           |                |                        |
|                                       | GPIO7                                | EPWM4B (O)         | MCLKRA (I/O)       | OUTPUTXBAR5<br>(O) | EQEP3B (I)         | CANRXB (I)         |           |                |                        |
|                                       | GPIO8                                | EPWM5A (O)         | CANTXB (O)         | ADCSOCAO (O)       | EQEP3S (I/O)       | SCITXDA (O)        |           |                |                        |
|                                       | GPIO9                                | EPWM5B (O)         | SCITXDB (O)        | OUTPUTXBAR6<br>(O) | EQEP3I (I/O)       | SCIRXDA (I)        |           |                |                        |
|                                       | GPIO10                               | EPWM6A (O)         | CANRXB (I)         | ADCSOCBO (O)       | EQEP1A (I)         | SCITXDB (O)        |           | UPP-WAIT (I/O) |                        |
|                                       | GPIO11                               | EPWM6B (O)         | SCIRXDB (I)        | OUTPUTXBAR7<br>(O) | EQEP1B (I)         | SCIRXDB (I)        |           | UPP-STRT (I/O) |                        |
|                                       | GPIO12                               | EPWM7A (O)         | CANTXB (O)         | MDXB (O)           | EQEP1S (I/O)       | SCITXDC (O)        |           | UPP-ENA (I/O)  |                        |
|                                       | GPIO13                               | EPWM7B (O)         | CANRXB (I)         | MDRB (I)           | EQEP1I (I/O)       | SCIRXDC (I)        |           | UPP-D7 (I/O)   |                        |
|                                       | GPIO14                               | EPWM8A (O)         | SCITXDB (O)        | MCLKXB (I/O)       |                    | OUTPUTXBAR3<br>(O) |           | UPP-D6 (I/O)   |                        |
|                                       | GPIO15                               | EPWM8B (O)         | SCIRXDB (I)        | MFSXB (I/O)        |                    | OUTPUTXBAR4<br>(O) |           | UPP-D5 (I/O)   |                        |
|                                       | GPIO16                               | SPISIMOA (I/O)     | CANTXB (O)         | OUTPUTXBAR7<br>(O) | EPWM9A (O)         |                    | SD-D1 (I) | UPP-D4 (I/O)   |                        |
|                                       | GPIO17                               | SPISOMIA (I/O)     | CANRXB (I)         | OUTPUTXBAR8<br>(O) | EPWM9B (O)         |                    | SD-C1 (I) | UPP-D3 (I/O)   |                        |
|                                       | GPIO18                               | SPICLKA (I/O)      | SCITXDB (O)        | CANRXA (I)         | EPWM10A (O)        |                    | SD-D2 (I) | UPP-D2 (I/O)   |                        |
|                                       | GPIO19                               | SPISTEA (I/O)      | SCIRXDB (I)        | CANTXA (O)         | EPWM10B (O)        |                    | SD-C2 (I) | UPP-D1 (I/O)   |                        |
|                                       | GPIO20                               | EQEP1A (I)         | MDXA (O)           | CANTXB (O)         | EPWM11A (O)        |                    | SD-D3 (I) | UPP-D0 (I/O)   |                        |
|                                       | GPIO21                               | EQEP1B (I)         | MDRA (I)           | CANRXB (I)         | EPWM11B (O)        |                    | SD-C3 (I) | UPP-CLK (I/O)  |                        |
|                                       | GPIO22                               | EQEP1S (I/O)       | MCLKXA (I/O)       | SCITXDB (O)        | EPWM12A (O)        | SPICLKB (I/O)      | SD-D4 (I) |                |                        |
|                                       | GPIO23                               | EQEP1I (I/O)       | MFSXA (I/O)        | SCIRXDB (I)        | EPWM12B (O)        | SPISTEB (I/O)      | SD-C4 (I) |                |                        |
|                                       | GPIO24                               | OUTPUTXBAR1<br>(O) | EQEP2A (I)         | MDXB (O)           |                    | SPISIMOB (I/O)     | SD-D5 (I) |                |                        |
|                                       | GPIO25                               | OUTPUTXBAR2<br>(O) | EQEP2B (I)         | MDRB (I)           |                    | SPISOMIB (I/O)     | SD-C5 (I) |                |                        |
|                                       | GPIO26                               | OUTPUTXBAR3<br>(O) | EQEP2I (I/O)       | MCLKXB (I/O)       | OUTPUTXBAR3<br>(O) | SPICLKB (I/O)      | SD-D6 (I) |                |                        |
|                                       | GPIO27                               | OUTPUTXBAR4<br>(O) | EQEP2S (I/O)       | MFSXB (I/O)        | OUTPUTXBAR4<br>(O) | SPISTEB (I/O)      | SD-C6 (I) |                |                        |

<sup>(1)</sup> I = Input, O = Output, OD = Open Drain

GPIO Index settings of 9, 10, 11, 13, and 14 are reserved. (2)



# Table 4-2. GPIO Muxed Pins<sup>(1)(2)</sup> (continued)

|                      |                       |                    |              | GPIO Mu      | x Selection        |                |           |                | Alternate<br>Function  |
|----------------------|-----------------------|--------------------|--------------|--------------|--------------------|----------------|-----------|----------------|------------------------|
| GPIO Index           | 0, 4, 8, 12           | 1                  | 2            | 3            | 5                  | 6              | 7         | 15             | N/A                    |
| GPyGMUXn.<br>GPIOz = | 00b, 01b,<br>10b, 11b |                    | 00b          |              |                    | 01b            | <u> </u>  | 11b            | GPyAMSEL.<br>GPIOz = 1 |
| GPyMUXn.<br>GPIOz =  | 00b                   | 01b                | 10b          | 11b          | 01b                | 10b            | 11b       | 11b            | GPyAMSEL.<br>GPIOz=1   |
|                      | GPIO28                | SCIRXDA (I)        | EM1CS4 (O)   |              | OUTPUTXBAR5<br>(O) | EQEP3A (I)     | SD-D7 (I) |                |                        |
|                      | GPIO29                | SCITXDA (O)        | EM1SDCKE (O) |              | OUTPUTXBAR6<br>(O) | EQEP3B (I)     | SD-C7 (I) |                |                        |
|                      | GPIO30                | CANRXA (I)         | EM1CLK (O)   |              | OUTPUTXBAR7<br>(O) | EQEP3S (I/O)   | SD-D8 (I) |                |                        |
|                      | GPIO31                | CANTXA (O)         | EM1WE (O)    |              | OUTPUTXBAR8<br>(O) | EQEP3I (I/O)   | SD-C8 (I) |                |                        |
|                      | GPIO32                | SDAA (I/OD)        | EM1CS0 (O)   |              |                    |                |           |                |                        |
|                      | GPIO33                | SCLA (I/OD)        | EM1RNW (O)   |              |                    |                |           |                |                        |
|                      | GPIO34                | OUTPUTXBAR1<br>(O) | EM1CS2 (O)   |              |                    | SDAB (I/OD)    |           |                |                        |
|                      | GPIO35                | SCIRXDA (I)        | EM1CS3 (O)   |              |                    | SCLB (I/OD)    |           |                |                        |
|                      | GPIO36                | SCITXDA (O)        | EM1WAIT (I)  |              |                    | CANRXA (I)     |           |                |                        |
|                      | GPIO37                | OUTPUTXBAR2<br>(O) | EM10E (O)    |              |                    | CANTXA (O)     |           |                |                        |
|                      | GPIO38                |                    | EM1A0 (O)    |              | SCITXDC (O)        | CANTXB (O)     |           |                |                        |
|                      | GPIO39                |                    | EM1A1 (O)    |              | SCIRXDC (I)        | CANRXB (I)     |           |                |                        |
|                      | GPIO40                |                    | EM1A2 (O)    |              |                    | SDAB (I/OD)    |           |                |                        |
|                      | GPIO41                |                    | EM1A3 (O)    |              |                    | SCLB (I/OD)    |           |                |                        |
|                      | GPIO42                |                    |              |              |                    | SDAA (I/OD)    |           | SCITXDA (O)    | USB0DM                 |
|                      | GPIO43                |                    |              |              |                    | SCLA (I/OD)    |           | SCIRXDA (I)    | USB0DP                 |
|                      | GPIO44                |                    | EM1A4 (O)    |              |                    |                |           |                |                        |
|                      | GPIO45                |                    | EM1A5 (O)    |              |                    |                |           |                |                        |
|                      | GPIO46                |                    | EM1A6 (O)    |              |                    | SCIRXDD (I)    |           |                |                        |
|                      | GPIO47                |                    | EM1A7 (O)    |              |                    | SCITXDD (O)    |           |                |                        |
|                      | GPIO48                | OUTPUTXBAR3<br>(O) | EM1A8 (O)    |              |                    | SCITXDA (O)    | SD-D1 (I) |                |                        |
|                      | GPIO49                | OUTPUTXBAR4<br>(O) | EM1A9 (O)    |              |                    | SCIRXDA (I)    | SD-C1 (I) |                |                        |
|                      | GPIO50                | EQEP1A (I)         | EM1A10 (O)   |              |                    | SPISIMOC (I/O) | SD-D2 (I) |                |                        |
|                      | GPIO51                | EQEP1B (I)         | EM1A11 (O)   |              |                    | SPISOMIC (I/O) | SD-C2 (I) |                |                        |
|                      | GPIO52                | EQEP1S (I/O)       | EM1A12 (O)   |              |                    | SPICLKC (I/O)  | SD-D3 (I) |                |                        |
|                      | GPIO53                | EQEP1I (I/O)       | EM1D31 (I/O) | EM2D15 (I/O) |                    | SPISTEC (I/O)  | SD-C3 (I) |                |                        |
|                      | GPIO54                | SPISIMOA (I/O)     | EM1D30 (I/O) | EM2D14 (I/O) | EQEP2A (I)         | SCITXDB (O)    | SD-D4 (I) |                |                        |
|                      | GPIO55                | SPISOMIA (I/O)     | EM1D29 (I/O) | EM2D13 (I/O) | EQEP2B (I)         | SCIRXDB (I)    | SD-C4 (I) |                |                        |
|                      | GPIO56                | SPICLKA (I/O)      | EM1D28 (I/O) | EM2D12 (I/O) | EQEP2S (I/O)       | SCITXDC (O)    | SD-D5 (I) |                |                        |
|                      | GPIO57                | SPISTEA (I/O)      | EM1D27 (I/O) | EM2D11 (I/O) | EQEP2I (I/O)       | SCIRXDC (I)    | SD-C5 (I) |                |                        |
|                      | GPIO58                | MCLKRA (I/O)       | EM1D26 (I/O) | EM2D10 (I/O) | OUTPUTXBAR1<br>(O) | SPICLKB (I/O)  | SD-D6 (I) | SPISIMOA (I/O) |                        |
|                      | GPIO59                | MFSRA (I/O)        | EM1D25 (I/O) | EM2D9 (I/O)  | OUTPUTXBAR2<br>(O) | SPISTEB (I/O)  | SD-C6 (I) | SPISOMIA (I/O) |                        |
|                      | GPIO60                | MCLKRB (I/O)       | EM1D24 (I/O) | EM2D8 (I/O)  | OUTPUTXBAR3<br>(O) | SPISIMOB (I/O) | SD-D7 (I) | SPICLKA (I/O)  |                        |
|                      | GPIO61                | MFSRB (I/O)        | EM1D23 (I/O) | EM2D7 (I/O)  | OUTPUTXBAR4<br>(O) | SPISOMIB (I/O) | SD-C7 (I) | SPISTEA (I/O)  |                        |
|                      | GPIO62                | SCIRXDC (I)        | EM1D22 (I/O) | EM2D6 (I/O)  | EQEP3A (I)         | CANRXA (I)     | SD-D8 (I) |                |                        |
|                      | GPIO63                | SCITXDC (O)        | EM1D21 (I/O) | EM2D5 (I/O)  | EQEP3B (I)         | CANTXA (O)     | SD-C8 (I) | SPISIMOB (I/O) |                        |
|                      | GPIO64                | , ,                | EM1D20 (I/O) | EM2D4 (I/O)  | EQEP3S (I/O)       | SCIRXDA (I)    | ,,        | SPISOMIB (I/O) |                        |
|                      | GPIO65                |                    | EM1D19 (I/O) | EM2D3 (I/O)  | EQEP3I (I/O)       | SCITXDA (O)    |           | SPICLKB (I/O)  |                        |
|                      | GPIO66                |                    | EM1D18 (I/O) | EM2D2 (I/O)  | , ,                | SDAB (I/OD)    |           | SPISTEB (I/O)  |                        |
|                      | GPIO67                |                    | EM1D17 (I/O) | EM2D1 (I/O)  |                    | . ,            |           | , ,            |                        |
|                      | GPIO68                |                    | EM1D16 (I/O) | EM2D0 (I/O)  |                    |                |           |                |                        |
|                      | GPIO69                |                    | EM1D15 (I/O) |              |                    | SCLB (I/OD)    |           | SPISIMOC (I/O) |                        |
|                      | GPIO70                |                    | EM1D14 (I/O) |              | CANRXA (I)         | SCITXDB (O)    |           | SPISOMIC (I/O) |                        |
|                      | GPIO71                |                    | EM1D13 (I/O) |              | CANTXA (O)         | SCIRXDB (I)    |           | SPICLKC (I/O)  |                        |



# Table 4-2. GPIO Muxed Pins<sup>(1)(2)</sup> (continued)

|                      | GPIO Mux Selection    |             |              |                          |              |                |           |               |                       |  |
|----------------------|-----------------------|-------------|--------------|--------------------------|--------------|----------------|-----------|---------------|-----------------------|--|
| GPIO Index           | 0, 4, 8, 12           | 1           | 2            | 3                        | 5            | 6              | 7         | 15            | N/A                   |  |
| GPyGMUXn.<br>GPIOz = | 00b, 01b,<br>10b, 11b |             | 00b          |                          |              | 01b            |           | 11b           | GPyAMSEL<br>GPIOz = 1 |  |
| GPyMUXn.<br>GPIOz =  | 00b                   | 01b         | 10b          | 11b                      | 01b          | 10b            | 11b       | 11b           | GPyAMSEL<br>GPIOz=1   |  |
|                      | GPIO72                |             | EM1D12 (I/O) |                          | CANTXB (O)   | SCITXDC (O)    |           | SPISTEC (I/O) |                       |  |
|                      | GPIO73                |             | EM1D11 (I/O) | XCLKOUT (O)              | CANRXB (I)   | SCIRXDC (I)    |           |               |                       |  |
|                      | GPIO74                |             | EM1D10 (I/O) |                          |              |                |           |               |                       |  |
|                      | GPIO75                |             | EM1D9 (I/O)  |                          |              |                |           |               |                       |  |
|                      | GPIO76                |             | EM1D8 (I/O)  |                          |              | SCITXDD (O)    |           |               |                       |  |
|                      | GPIO77                |             | EM1D7 (I/O)  |                          |              | SCIRXDD (I)    |           |               |                       |  |
|                      | GPIO78                |             | EM1D6 (I/O)  |                          |              | EQEP2A (I)     |           |               |                       |  |
|                      | GPIO79                |             | EM1D5 (I/O)  |                          |              | EQEP2B (I)     |           |               |                       |  |
|                      | GPIO80                |             | EM1D4 (I/O)  |                          |              | EQEP2S (I/O)   |           |               |                       |  |
|                      | GPIO81                |             | EM1D3 (I/O)  |                          |              | EQEP2I (I/O)   |           |               |                       |  |
|                      | GPIO82                |             | EM1D2 (I/O)  |                          |              |                |           |               |                       |  |
|                      | GPIO83                |             | EM1D1 (I/O)  |                          |              |                |           |               |                       |  |
|                      | GPIO84                |             |              |                          | SCITXDA (O)  | MDXB (O)       |           | MDXA (O)      |                       |  |
|                      | GPIO85                |             | EM1D0 (I/O)  |                          | SCIRXDA (I)  | MDRB (I)       |           | MDRA (I)      |                       |  |
|                      | GPIO86                |             | EM1A13 (O)   | EM1CAS (O)               | SCITXDB (O)  | MCLKXB (I/O)   |           | MCLKXA (I/O)  |                       |  |
|                      | GPIO87                |             | EM1A14 (O)   | EM1RAS (O)               | SCIRXDB (I)  | MFSXB (I/O)    |           | MFSXA (I/O)   |                       |  |
|                      | GPIO88                |             | EM1A15 (O)   | EM1DQM0 (O)              |              | , ,            |           | , ,           |                       |  |
|                      | GPIO89                |             | EM1A16 (O)   | EM1DQM1 (O)              |              | SCITXDC (O)    |           |               |                       |  |
|                      | GPIO90                |             | EM1A17 (O)   | EM1DQM2 (O)              |              | SCIRXDC (I)    |           |               |                       |  |
|                      | GPIO91                |             | EM1A18 (O)   | EM1DQM3 (O)              |              | SDAA (I/OD)    |           |               |                       |  |
|                      | GPIO92                |             | EM1A19 (O)   | EM1BA1 (O)               |              | SCLA (I/OD)    |           |               |                       |  |
|                      | GPIO93                |             |              | EM1BA0 (O)               |              | SCITXDD (O)    |           |               |                       |  |
|                      | GPIO94                |             |              | (0)                      |              | SCIRXDD (I)    |           |               |                       |  |
|                      | GPIO95                |             |              |                          |              |                |           |               |                       |  |
|                      | GPIO96                |             |              | EM2DQM1 (O)              | EQEP1A (I)   |                |           |               |                       |  |
|                      | GPIO97                |             |              | EM2DQM0 (O)              | EQEP1B (I)   |                |           |               |                       |  |
|                      | GPIO98                |             |              | EM2A0 (O)                | EQEP1S (I/O) |                |           |               |                       |  |
|                      | GPIO99                |             |              | EM2A1 (O)                | EQEP1I (I/O) |                |           |               |                       |  |
|                      | GPIO100               |             |              | EM2A2 (O)                | EQEP2A (I)   | SPISIMOC (I/O) |           |               |                       |  |
|                      | GPIO101               |             |              | EM2A3 (O)                | EQEP2B (I)   | SPISOMIC (I/O) |           |               |                       |  |
|                      | GPIO102               |             |              | EM2A4 (O)                | EQEP2S (I/O) | SPICLKC (I/O)  |           |               |                       |  |
|                      | GPIO103               |             |              | EM2A5 (O)                | EQEP2I (I/O) | SPISTEC (I/O)  |           |               |                       |  |
|                      | GPIO104               | SDAA (I/OD) |              | EM2A6 (O)                | EQEP3A (I)   | SCITXDD (O)    |           |               |                       |  |
|                      | GPIO105               | SCLA (I/OD) |              | EM2A7 (O)                | EQEP3B (I)   | SCIRXDD (I)    |           |               |                       |  |
|                      | GPIO106               | OOLA (I/OD) |              | EM2A8 (O)                | EQEP3S (I/O) | SCITXDC (O)    |           |               |                       |  |
|                      | GPIO107               |             |              | EM2A9 (O)                | EQEP3I (I/O) | SCIRXDC (I)    |           |               |                       |  |
|                      | GPIO107<br>GPIO108    |             |              | EM2A10 (O)               | EQEFSI (I/O) | SCIRADO (I)    |           |               |                       |  |
|                      | GPIO108               |             |              | EM2A11 (O)               |              |                |           |               |                       |  |
|                      | GPIO109<br>GPIO110    |             |              | EWZATT (O)               |              |                |           |               |                       |  |
|                      | GPIO110<br>GPIO111    |             |              | EM3PAC (O)               |              |                |           |               |                       |  |
|                      | GPIO111<br>GPIO112    |             |              | EM2BA0 (O)<br>EM2BA1 (O) |              |                |           |               |                       |  |
|                      |                       |             |              | EM2CAS (O)               |              |                |           |               |                       |  |
|                      | GPIO114               |             |              |                          |              |                |           |               |                       |  |
|                      | GPIO114               |             |              | EM2RAS (O)               |              |                |           |               |                       |  |
|                      | GPIO115               |             |              |                          |              |                |           |               |                       |  |
|                      | GPIO116               |             |              |                          |              |                |           |               |                       |  |
|                      | GPIO117               |             |              |                          |              |                |           |               |                       |  |
|                      | GPIO118               |             |              |                          |              |                |           |               |                       |  |
|                      | GPIO119               |             |              | EM2RNW (O)               |              |                |           | LIODATT: T    |                       |  |
|                      | GPIO120               |             |              | EM2WE (O)                |              |                |           | USB0PFLT      |                       |  |
|                      | GPIO121               |             |              |                          |              |                |           | USB0EPEN      |                       |  |
|                      | GPIO122               |             |              |                          |              | SPISIMOC (I/O) | SD-D1 (I) |               |                       |  |



# Table 4-2. GPIO Muxed Pins<sup>(1)(2)</sup> (continued)

|                      |                       |             |     | GPIO Mu | x Selection |                |           |     | Alternate<br>Function  |
|----------------------|-----------------------|-------------|-----|---------|-------------|----------------|-----------|-----|------------------------|
| GPIO Index           | 0, 4, 8, 12           | 1           | 2   | 3       | 5           | 6              | 7         | 15  | N/A                    |
| GPyGMUXn.<br>GPIOz = | 00b, 01b,<br>10b, 11b |             | 00b |         |             | 01b            |           | 11b | GPyAMSEL.<br>GPIOz = 1 |
| GPyMUXn.<br>GPIOz =  | 00b                   | 01b         | 10b | 11b     | 01b         | 10b            | 11b       | 11b | GPyAMSEL.<br>GPIOz=1   |
|                      | GPIO123               |             |     |         |             | SPISOMIC (I/O) | SD-C1 (I) |     |                        |
|                      | GPIO124               |             |     |         |             | SPICLKC (I/O)  | SD-D2 (I) |     |                        |
|                      | GPIO125               |             |     |         |             | SPISTEC (I/O)  | SD-C2 (I) |     |                        |
|                      | GPIO126               |             |     |         |             |                | SD-D3 (I) |     |                        |
|                      | GPIO127               |             |     |         |             |                | SD-C3 (I) |     |                        |
|                      | GPIO128               |             |     |         |             |                | SD-D4 (I) |     |                        |
|                      | GPIO129               |             |     |         |             |                | SD-C4 (I) |     |                        |
|                      | GPIO130               |             |     |         |             |                | SD-D5 (I) |     |                        |
|                      | GPIO131               |             |     |         |             |                | SD-C5 (I) |     |                        |
|                      | GPIO132               |             |     |         |             |                | SD-D6 (I) |     |                        |
|                      | GPIO133/<br>AUXCLKIN  |             |     |         |             |                | SD-C6 (I) |     |                        |
|                      | GPIO134               |             |     |         |             |                | SD-D7 (I) |     |                        |
|                      | GPIO135               |             |     |         |             | SCITXDA (O)    | SD-C7 (I) |     |                        |
|                      | GPIO136               |             |     |         |             | SCIRXDA (I)    | SD-D8 (I) |     |                        |
|                      | GPIO137               |             |     |         |             | SCITXDB (O)    | SD-C8 (I) |     |                        |
|                      | GPIO138               |             |     |         |             | SCIRXDB (I)    |           |     |                        |
|                      | GPIO139               |             |     |         |             | SCIRXDC (I)    |           |     |                        |
|                      | GPIO140               |             |     |         |             | SCITXDC (O)    |           |     |                        |
|                      | GPIO141               |             |     |         |             | SCIRXDD (I)    |           |     |                        |
|                      | GPIO142               |             |     |         |             | SCITXDD (O)    |           |     |                        |
|                      | GPIO143               |             |     |         |             | , ,            |           |     |                        |
|                      | GPIO144               |             |     |         |             |                |           |     |                        |
|                      | GPIO145               | EPWM1A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO146               | EPWM1B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO147               | EPWM2A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO148               | EPWM2B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO149               | EPWM3A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO150               | EPWM3B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO151               | EPWM4A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO152               | EPWM4B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO153               | EPWM5A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO154               | EPWM5B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO155               | EPWM6A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO156               | EPWM6B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO157               | EPWM7A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO158               | EPWM7B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO159               | EPWM8A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO160               | EPWM8B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO161               | EPWM9A (O)  |     |         |             |                |           |     |                        |
|                      | GPIO162               | EPWM9B (O)  |     |         |             |                |           |     |                        |
|                      | GPIO163               | EPWM10A (O) |     |         |             |                |           |     |                        |
|                      | GPIO164               | EPWM10B (O) |     |         |             |                |           |     |                        |
|                      | GPIO165               | EPWM11A (O) |     |         |             |                |           |     |                        |
|                      | GPIO166               | EPWM11B (O) |     |         |             |                |           |     |                        |
|                      | GPIO167               | EPWM12A (O) |     |         |             |                |           |     |                        |
|                      | GPIO168               | EPWM12B (O) |     |         |             |                |           |     |                        |



## 5 Specifications

# 5.1 Absolute Maximum Ratings (1) (2)

| Supply voltage range, V <sub>DDIO</sub>                                                                              | with respect to V <sub>SS</sub>  | -0.3 V to 4.6 V       |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------|
| Supply voltage range, V <sub>DDSFL</sub>                                                                             | with respect to V <sub>SS</sub>  | –0.3 V to 4.6 V       |
| Supply voltage range, V <sub>DDOSC</sub>                                                                             | with respect to V <sub>SS</sub>  | –0.3 V to 4.6 V       |
| Supply voltage range, V <sub>DD</sub>                                                                                | with respect to V <sub>SS</sub>  | –0.3 V to 1.5 V       |
| Analog voltage range, V <sub>DDA</sub>                                                                               | with respect to V <sub>SSA</sub> | -0.3 V to 4.6 V       |
| Supply ramp rate (V <sub>DDIO</sub> , V <sub>DD</sub> , V <sub>DDA</sub> , V <sub>DDSFL</sub> , V <sub>DDOSC</sub> ) | with respect to V <sub>SS</sub>  | < 10 <sup>5</sup> V/s |
| Input voltage range, V <sub>IN</sub> (3.3 V)                                                                         |                                  | –0.3 V to 4.6 V       |
| Output voltage range, V <sub>O</sub>                                                                                 |                                  | –0.3 V to 4.6 V       |
| Input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0 or V <sub>IN</sub> > V <sub>DDIO</sub> ) <sup>(3)</sup>    |                                  | ±20 mA                |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DDIO</sub> )                    |                                  | ±20 mA                |
| Free-Air temperature, T <sub>A</sub>                                                                                 |                                  | -40°C to 125°C        |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 5.2 is not implied. Exposure to conditions with absolute maximum ratings for extended periods may affect device reliability.

## 5.2 Recommended Operating Conditions

|                                                        |                                | MIN  | NOM | MAX  | UNIT |
|--------------------------------------------------------|--------------------------------|------|-----|------|------|
| Device supply voltage, I/O, V <sub>DDIO</sub> (1)      |                                | 3.14 | 3.3 | 3.47 | V    |
| Device supply voltage, V <sub>DD</sub>                 |                                | 1.14 | 1.2 | 1.26 | V    |
| Supply ground, V <sub>SS</sub>                         |                                |      | 0   |      | V    |
| Analog supply voltage, V <sub>DDA</sub> <sup>(1)</sup> |                                | 3.14 | 3.3 | 3.47 | V    |
| Analog ground, V <sub>SSA</sub>                        |                                |      | 0   |      | V    |
| Device clock frequency (system clock)                  |                                | 2    |     | 200  | MHz  |
| Free-Air temperature, T <sub>A</sub>                   | T version                      | -40  |     | 105  |      |
|                                                        | S version                      | -40  |     | 125  | °C   |
|                                                        | Q version (Q100 qualification) | -40  |     | 125  |      |

<sup>(1)</sup>  $V_{DDIO}$ ,  $V_{DDSFL}$ ,  $V_{DDOSC}$ , and  $V_{DDA}$  should be maintained within approximately 0.3 V of each other.

<sup>2)</sup> All voltage values are with respect to V<sub>SS</sub>, unless otherwise noted.

<sup>(3)</sup> Continuous clamp current per pin is ± 2 mA.



#### 5.3 Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                                          | TEST CONDITIONS                                  | MIN                     | TYP  | MAX                     | UNIT |
|-----------------|----------------------------------------------------|--------------------------------------------------|-------------------------|------|-------------------------|------|
| \ <u>\</u>      | High-level output voltage                          | $I_{OH} = I_{OH} MAX$                            | V <sub>DDIO</sub> * 0.8 |      |                         | V    |
| V <sub>OH</sub> | rigii-ievei output voitage                         | $I_{OH} = 50 \mu A$                              | V <sub>DDIO</sub> - 0.2 |      |                         | V    |
| $V_{OL}$        | Low-level output voltage                           | $I_{OL} = I_{OL} MAX$                            |                         |      | V <sub>DDIO</sub> * 0.2 | V    |
| I <sub>OH</sub> | High-level output source current for all GPIO pins | $V_{OH} = V_{OH(MIN)}$                           |                         |      | -4                      | mA   |
| I <sub>OL</sub> | Low-level output sink current for all GPIO pins    | $V_{OL} = V_{OL(MAX)}$                           |                         |      | 4                       | mA   |
| I <sub>OZ</sub> | Output current, pullup or pulldown disabled        | $V_O = V_{DDIO}$ or 0 V                          |                         | ±2   |                         | μΑ   |
| $V_{IH}$        | High-level input voltage (3.3 V)                   |                                                  | V <sub>DDIO</sub> * 0.7 |      | $V_{\rm DDIO} + 0.3$    | V    |
| $V_{IL}$        | Low-level input voltage (3.3 V)                    |                                                  | $V_{SS} - 0.3$          |      | V <sub>DDIO</sub> * 0.3 | V    |
| I <sub>IH</sub> | Input current on pins with pulldown enabled        | $V_{DDIO} = 3.3 \text{ V}, V_{IN} = V_{DDIO}$    |                         | 120  |                         | μΑ   |
| I <sub>IL</sub> | Input current on pins with pullup enabled          | V <sub>DDIO</sub> = 3.3 V, V <sub>IN</sub> = 0 V |                         | -150 |                         | μΑ   |
| C <sub>I</sub>  | Input capacitance                                  |                                                  |                         | 2    |                         | pF   |

### 5.4 Handling Ratings

|                                 |                                                   | MIN  | MAX | UNIT |
|---------------------------------|---------------------------------------------------|------|-----|------|
| T <sub>stg</sub>                | Storage temperature range <sup>(1)</sup>          | -65  | 150 | °C   |
| V <sub>ESD</sub> <sup>(2)</sup> | Human Body Model (HBM) ESD Stress Voltage (3)     | -2   | 2   | kV   |
|                                 | Charged Device Model (CDM) ESD Stress Voltage (4) | -500 | 500 | V    |

- (1) Long-term high-temperature storage or extended use at maximum temperature conditions may result in a reduction of overall device life. For additional information, see *IC Package Thermal Metrics Application Report* (literature number SPRA953).
- (2) Electrostatic discharge (ESD) to measure device sensitivity/immunity to damage caused by assembly line electrostatic discharges into the device.
- (3) Level listed is the passing level per ANSI/ESDA/JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process, and manufacturing with less than 500-V HBM is possible if necessary precautions are taken. Pins listed as 1000 V may actually have higher performance.
- (4) Level listed is the passing level per ÉIA-JEDÉC JESD22-C101E. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process, and manufacturing with less than 250-V CDM is possible if necessary precautions are taken. Pins listed as 250 V may actually have higher performance.



### 5.5 Timing and Switching Characteristics

#### 5.5.1 Flash Timing

Table 5-1. Flash/OTP Access Timing for CPU1 Subsystem and CPU2 Subsystem<sup>(1)</sup>

|                      | PARAMETER                              | MIN | MAX | UNIT |
|----------------------|----------------------------------------|-----|-----|------|
| t <sub>a(f)</sub>    | Flash access time                      | 20  |     | ns   |
| t <sub>a(OTP)</sub>  | TI OTP access time                     | 40  |     | ns   |
| t <sub>a(UOTP)</sub> | User configurable DCSM OTP access time | 220 |     | ns   |

<sup>(1)</sup> Access time values shown in Table 5-1 are prior to device characterization. Final values will be published in this data manual when the device becomes a fully qualified production device.

Table 5-2. Minimum Required Flash/OTP Wait-States at Different Frequencies for CPU1 Subsystem and CPU2 Subsystem

| CPUCLK<br>(MHz) | CPUCLK<br>(ns) | WAIT-STATE |
|-----------------|----------------|------------|
| 200             | 5              | 3          |
| 190             | 5.26           | 3          |
| 180             | 5.56           | 3          |
| 170             | 5.88           | 3          |
| 160             | 6.25           | 3          |
| 150             | 6.7            | 2          |
| 140             | 7.14           | 2          |
| 130             | 7.7            | 2          |
| 120             | 8.33           | 2          |
| 110             | 9.1            | 2          |
| 100             | 10             | 1          |
| 90              | 11.11          | 1          |
| 80              | 12.5           | 1          |
| 70              | 14.29          | 1          |
| 60              | 16.67          | 1          |
| 50              | 20             | 0          |
| 40              | 25             | 0          |
| 30              | 33.33          | 0          |
| 20              | 50             | 0          |
| 10              | 100            | 0          |

The equation to compute Flash wait-state in Table 5-2 is as follows:

$$RWAIT = \left[ \left( \frac{SYSCLK (MHz)}{50 \, MHz} \right) - 1 \right]$$
 round up to the next integer, or 1, whichever is larger



### 5.5.2 ADC Electrical Data and Timing

#### Table 5-3. ADC Characteristics (16-Bit Mode)

over recommended operating conditions (unless otherwise noted)

| PARAMETER                          | TEST CONDITIONS       | MIN                     | TYP   | MAX                     | UNIT    |
|------------------------------------|-----------------------|-------------------------|-------|-------------------------|---------|
| Input clock                        |                       | 1                       |       | 50                      | MHz     |
| Sample window duration             |                       | 320                     |       |                         | ns      |
| ADC conversion cycles              |                       |                         | 29.5  |                         | ADCCLKs |
| Conversion range                   |                       | V <sub>REFLO</sub>      |       | $V_{REFHI}$             | V       |
| V <sub>REFHI</sub>                 |                       | 1.98                    | 2.5   | $V_{DDA}$               | V       |
| V <sub>REFLO</sub>                 |                       |                         | 0     |                         | V       |
| Gain error                         |                       |                         | ±64   |                         | LSB     |
| Offset error <sup>(1)</sup>        | T <sub>J</sub> = 30°C |                         | ±1    |                         | mV      |
| Offset error drift <sup>(1)</sup>  |                       |                         | ±0.01 |                         | mV/°C   |
| DNL                                |                       |                         | ±0.5  |                         | LSB     |
| INL                                |                       |                         | ±1.5  |                         | LSB     |
| Channel-to-channel offset error    |                       |                         | ±2    |                         | LSB     |
| Common mode voltage <sup>(2)</sup> |                       | V <sub>REFCM</sub> - 50 |       | V <sub>REFCM</sub> + 50 | mV      |

Relative to 2.5-V  $V_{REFHI}/V_{REFLO}$  range.  $V_{REFCM} = (V_{REFHI} + V_{REFLO})/2$ 

### Table 5-4. ADC Characteristics (12-Bit Mode)

over recommended operating conditions (unless otherwise noted)

| PARAMETER                          | TEST CONDITIONS | MIN                     | TYP  | MAX                     | UNIT    |
|------------------------------------|-----------------|-------------------------|------|-------------------------|---------|
| Input clock                        |                 | 1                       |      | 50                      | MHz     |
| Sample window duration             |                 | 75                      |      |                         | ns      |
| ADC conversion cycles              |                 |                         | 10.5 |                         | ADCCLKs |
| Conversion range                   |                 | V <sub>REFLO</sub>      |      | $V_{REFHI}$             | V       |
| V <sub>REFHI</sub>                 |                 | 1.98                    | 3.3  | $V_{DDA}$               | V       |
| V <sub>REFLO</sub>                 |                 |                         | 0    |                         | V       |
| Gain error                         |                 |                         | ±4   |                         | LSB     |
| Offset error                       |                 |                         | ±4   |                         | LSB     |
| DNL                                |                 |                         | ±0.5 |                         | LSB     |
| INL                                |                 |                         | ±1.5 |                         | LSB     |
| Channel-to-channel offset error    |                 |                         | ±2   |                         | LSB     |
| Common mode voltage <sup>(1)</sup> |                 | V <sub>REFCM</sub> - 50 |      | V <sub>REFCM</sub> + 50 | mV      |

<sup>(1)</sup>  $V_{REFCM} = (V_{REFHI} + V_{REFLO})/2$ 

## Temperature Sensor Electrical Data and Timing

### **Table 5-5. Temperature Sensor Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

| PARAMETER            | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------|-----------------|-----|-----|-----|------|
| Temperature accuracy |                 |     | ±15 |     | °C   |
| Startup time         |                 |     | 500 |     | μs   |

Product Folder Links: TMS320F28377D TMS320F28376D TMS320F28375D TMS320F28374D



#### 5.5.4 Buffered DAC Electrical Data and Timing

#### **Table 5-6. Buffered DAC Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

| PARAMETER                    | TEST CONDITIONS     | MIN TYP                            | MAX | UNIT     |
|------------------------------|---------------------|------------------------------------|-----|----------|
| Power supply rejection       | 1 Hz                | 70                                 |     | dB       |
| Noise                        |                     | 500                                |     | μV       |
| Untrimmed offset             | End point corrected | ±40                                | mV  |          |
| Gain error                   |                     | ±2.5                               |     | % of FSR |
| DNL                          |                     | ±0.4                               |     | LSB      |
| INL                          | End point corrected | ±2                                 |     | LSB      |
| Voltage output settling time |                     | 2                                  |     | μs       |
| Resolution                   |                     | 12                                 |     | Bit      |
| Output range                 |                     | 0.6 to<br>(V <sub>REF</sub> – 0.6) |     | V        |
| Maximum capacitive load      |                     | 100                                |     | pF       |
| Minimum resistive load       |                     | 5                                  |     | kΩ       |
| R <sub>PD</sub>              | DAC enabled         | 100                                |     | kΩ       |
|                              | DAC disabled        | 50                                 |     | K12      |

### 5.5.5 CMPSS Electrical Data and Timing

#### **Table 5-7. Comparator Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------------------|-----------------|-----|-----|-----|------|
| Comparator input referred offset |                 |     | ±20 |     | mV   |
| Comparator hysteresis values     |                 |     | 7   |     | mV   |

#### Table 5-8. Comparator/DAC Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                | , , , , , , , , , , , , , , , , , , , , |     |     |     |      |
|----------------|-----------------------------------------|-----|-----|-----|------|
| PARAMETER      | TEST CONDITIONS                         | MIN | TYP | MAX | UNIT |
| DAC offset     |                                         |     | 1   |     | mV   |
| DAC gain error |                                         |     | -1  |     | %    |
| DAC static INL |                                         |     | ±16 |     | LSB  |
| DAC resolution |                                         |     | 12  |     | Bit  |

#### 5.6 Power Sequencing

The voltage on  $V_{DDIO}$  should be greater than or equal to the voltage on  $V_{DD}$  during power up. Before powering the device, no voltage larger than 0.3 V above  $V_{DDIO}$  should be applied to any digital pin, and no voltage larger than 0.3 V above  $V_{DDA}$  should be applied to any analog pin. The internal power-on-reset circuit will ensure glitchless IOs during power up.



#### 5.7 **Current Consumption**

Table 5-9. Typical Current Consumption at 200 MHz

| MODE                 | TEST CONDITIONS <sup>(1)</sup> (2)                                                                                                                                                                                                                                                                                        | I <sub>DD</sub> | I <sub>DDIO</sub> <sup>(3)</sup> | I <sub>DDA</sub> | I <sub>DD3VFL</sub> |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------|------------------|---------------------|
| Operational<br>(RAM) | The following peripherals are exercised:  PWM1 to ePWM12  CAP1 to eCAP6  CAN-A, CAN-B  SPI-A to SPI-C  SCI-A to SCI-D  PC-A, PC-B  MCBSP-A  USB  ADC-A to ADC-D  DAC-A to DAC-C  CMPSS1 to CMPSS8  UPP  CPU1.CLA1, CPU2.CLA1  CPU1.TIMER0, CPU1.TIMER1, CPU1.TIMER2  CPU2.TIMER2  CPU2.TIMER2  CPU2.FPU  CPU2.VCU  EMIF-2 | 335 mA          | 70 mA                            | 25 mA            | 35 mA               |
| IDLE                 | <ul> <li>Both CPU1 and CPU2 are in IDLE mode.</li> <li>Flash is enabled.</li> <li>All peripheral clocks are enabled.</li> <li>XCLKOUT is turned off.</li> </ul>                                                                                                                                                           | 240 mA          | 10 mA                            | 150 μΑ           | 35 mA               |
| STANDBY              | <ul> <li>Both CPU1 and CPU2 are in STANDBY mode.</li> <li>Flash is enabled.</li> <li>All peripheral clocks are gated.</li> <li>XCLKOUT is turned off.</li> </ul>                                                                                                                                                          | 55 mA           | 10 mA                            | 150 µA           | 35 mA               |
| HALT <sup>(4)</sup>  | <ul><li>CPU1 watchdog is running.</li><li>XCLKOUT is turned off.</li></ul>                                                                                                                                                                                                                                                | 20 mA           | 1 mA                             | 150 μΑ           | 35 mA               |
| HIBERNATE (5)        | CPU1.M0 and CPU1.M1 RAMs are in low-power data retention mode. CPU2.M0 and CPU2.M1 RAMs are in low-power data retention mode.                                                                                                                                                                                             | 1 mA            | 1 mA                             | 140 μΑ           | 10 μΑ               |

- The following is done in a loop on CPU1: (1)
  - Code is running out of RAM.
  - All I/O pins are left unconnected.
  - All of the communication peripherals are exercised in loop-back mode.
  - ePWM1-ePWM12 generate 400-kHz PWM output on 24 pins.
  - CPU1.DMA does 32-bit burst transfers.
  - CPU1.CLA1 does multiply-accumulate tasks.
  - ADC performs continuous conversion.
  - DAC ramps voltage up/down at 150 kHz.
  - FLASH is continuously read and in active state.
  - XCLKOUT is enabled.
- (2) The following is done in a loop on CPU2:
  - CPU2.CLA1 does multiply-accumulate tasks.
  - CPU2.VCU does complex multiply/accumulate with parallel load.
  - CPU2.TMU calculates a cosine.
  - CPU2.FPU does multiply/accumulate with parallel load.
- $I_{\rm DDIO}$  current is dependent on the electrical loading on the I/O pins. CPU2 must go into IDLE mode before CPU1 enters HALT mode.
- CPU2 must go into reset/IDLE/STANDBY mode before CPU1 enters HIBERNATE mode.



#### NOTE

The peripheral-I/O multiplexing implemented in the device prevents all available peripherals from being used at the same time because more than one peripheral function may share an I/O pin. Although not useful, it is possible to turn on all peripheral clocks even when the peripheral is not used in the application. If the clocks to all the peripherals are turned on at the same time, the current drawn by the device will be more than the numbers specified in the current consumption table.



### 5.8 Clocking

#### 5.8.1 Clock Sources

Table 5-10 lists four possible clock sources on the F2837xD device.

Table 5-10. Possible Reference Clock Sources on F2837xD Device

| CLOCK SOURCE              | POSSIBLE CLOCK SOURCES                                                     | COMMENTS                                                                                                                                                                          |
|---------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INTOSC1 <sup>(1)</sup>    | Can be used to provide clock for:  watchdog block system clock CPU-Timer 2 | Internal oscillator 1. Zero-pin overhead 10-MHz internal oscillator.                                                                                                              |
| INTOSC2 <sup>(1)(2)</sup> | Can be used to provide clock for:  uxiliary clock system clock CPU-Timer 2 | Internal oscillator 2. Zero-pin overhead 10-MHz internal oscillator.                                                                                                              |
| XTAL <sup>(1)</sup>       | Can be used to provide clock for:  uxiliary clock system clock CPU-Timer 2 | External oscillator connected between X1 and X2 pins. On-chip crystal oscillator enables the use of external crystal/resonator to provide time base when connected to the device. |
| GPIO_AUXCLKIN             | Can be used to provide clock for:  auxiliary clock CPU-Timer 2             | Single-ended 3.3-V level clock source. GPIO133/AUXCLKIN pin should be used to provide the input clock.                                                                            |

<sup>(1)</sup> For power savings, both zero pin internal oscillators and XTAL can be individually powered down if they are not being used by the application.

<sup>(2)</sup> On reset, internal oscillator 2 (INTOSC2) is the default clock source for both system PLL (OSCCLK) and auxiliary PLL (AUXOSCCLK).



Figure 5-1 shows the clocking options for system PLL.



Figure 5-1. Clocking Options for System PLL

#### **NOTE**

The clock name for peripheral clocking "PERx.SYSCLK" is used interchangeably with "SYSCLKOUT" in the device documentation.



Figure 5-2 shows the clocking options for auxiliary PLL.



Figure 5-2. Clocking Options for Auxiliary PLL



Figure 5-3 shows the peripheral clock options.



Figure 5-3. Peripheral Clock Options



Figure 5-4 shows the CPU Timer2 clock options.



Figure 5-4. CPU Timer2 Clock Options



#### 5.8.2 Clock Frequencies, Requirements, and Characteristics

This section provides the frequencies and timing requirements of the input clocks, PLL lock times, frequencies of the internal clocks, and the frequency and switching characteristics of the output clock.

### 5.8.2.1 Input Clock Frequency and Timing Requirements, PLL Lock Times

Table 5-11 shows the frequency requirements for the input clocks to the F2837xD devices. Table 5-12 shows the crystal equivalent series resistance requirements. Table 5-13 and Table 5-14 show the timing requirements for the input clocks to the F2837xD devices. Table 5-15 shows the PLL lock times for the Main PLL and the USB PLL.

Table 5-11. Input Clock Frequency

|                    |                                                        | MIN | MAX | UNIT |
|--------------------|--------------------------------------------------------|-----|-----|------|
| f <sub>(OSC)</sub> | Frequency, X1/X2, from external crystal or resonator   | 2   | 20  | MHz  |
| f <sub>(OCI)</sub> | Frequency, X1, from external oscillator (PLL enabled)  | 2   | 30  | MHz  |
| f <sub>(OCI)</sub> | Frequency, X1, from external oscillator (PLL disabled) | 2   | 100 | MHz  |
| f <sub>(XCI)</sub> | Frequency, XCLKIN, from external oscillator            | 2   | 60  | MHz  |

Table 5-12. Crystal Equivalent Series Resistance (ESR) Requirements (1)

| CRYSTAL FREQUENCY (MHz) | MAXIMUM ESR ( $\Omega$ )<br>(CL1/2 = 12 pF) | MAXIMUM ESR (Ω) (CL1/2 = 24 pF) |
|-------------------------|---------------------------------------------|---------------------------------|
| 2                       | 175                                         | 375                             |
| 4                       | 100                                         | 195                             |
| 6                       | 75                                          | 145                             |
| 8                       | 65                                          | 120                             |
| 10                      | 55                                          | 110                             |
| 12                      | 50                                          | 95                              |
| 14                      | 50                                          | 90                              |
| 16                      | 45                                          | 75                              |
| 18                      | 45                                          | 65                              |
| 20                      | 45                                          | 50                              |

<sup>(1)</sup> Crystal shunt capacitance (C0) should be less than or equal to 7 pF.

#### **Table 5-13. X1 Timing Requirements**

|                     |                                                                | MIN | MAX | UNIT |
|---------------------|----------------------------------------------------------------|-----|-----|------|
| t <sub>f(OCI)</sub> | Fall time, X1                                                  |     | 6   | ns   |
| t <sub>r(OCI)</sub> | Rise time, X1                                                  |     | 6   | ns   |
| t <sub>w(OCL)</sub> | Pulse duration, X1 low as a percentage of t <sub>c(OCI)</sub>  | 45  | 55  | %    |
| t <sub>w(OCH)</sub> | Pulse duration, X1 high as a percentage of t <sub>c(OCI)</sub> | 45  | 55  | %    |

#### Table 5-14. AUXCLKIN Timing Requirements

|                     |                                                                             | MIN | MAX | UNIT |
|---------------------|-----------------------------------------------------------------------------|-----|-----|------|
| $t_{f(XCI)}$        | Fall time, AUXCLKIN                                                         |     | 6   | ns   |
| t <sub>r(XCI)</sub> | Rise time, AUXCLKIN                                                         |     | 6   | ns   |
| t <sub>w(XCL)</sub> | Pulse duration, AUXCLKIN low as a percentage of t <sub>c(XCI)</sub>         | 45  | 55  | %    |
| $t_{w(XCH)}$        | Pulse duration, AUXCLKIN high as a percentage of $t_{\text{c}(\text{XCI})}$ | 45  | 55  | %    |

Specifications



#### Table 5-15. PLL Lock Times

|                    |                                                       | MIN | NOM                 | MAX | UNIT                  |
|--------------------|-------------------------------------------------------|-----|---------------------|-----|-----------------------|
| t <sub>(PLL)</sub> | Lock time, Main PLL (X1, from external oscillator)    |     | 2000 <sup>(1)</sup> |     | input clock<br>cycles |
| t <sub>(USB)</sub> | Lock time, USB PLL (XCLKIN, from external oscillator) |     | 2000 <sup>(1)</sup> |     | input clock<br>cycles |

<sup>(1)</sup> For example, if the input clock to the PLL is 10 MHz, then the PLL lock time is 100 ns x 2000 = 200 µs.

### 5.8.2.2 Internal Clock Frequencies

Table 5-16 provides the clock frequencies for the internal clocks of the F2837xD devices.

**Table 5-16. Internal Clock Frequencies** 

|                     |                                  | MIN | NOM               | MAX | UNIT |
|---------------------|----------------------------------|-----|-------------------|-----|------|
| f <sub>(AUX)</sub>  | Frequency, AUXPLLCLK             |     | 60                |     | MHz  |
| f <sub>(PLL)</sub>  | Frequency, PLLSYSCLK             | 2   |                   | 200 | MHz  |
| f <sub>(OCK)</sub>  | Frequency, OSCCLK                | 2   |                   | 100 | MHz  |
| f <sub>(LSP)</sub>  | Frequency, LSPCLK <sup>(1)</sup> | 2   | 50 <sup>(2)</sup> | 200 | MHz  |
| f <sub>(INT)</sub>  | Frequency, INTOSC1/2CLK          |     | 10                |     | MHz  |
| f <sub>(EPWM)</sub> | Frequency, EPWMCLK               |     |                   | 100 | MHz  |

<sup>(1)</sup> Lower LSPCLK will reduce device power consumption.

### 5.8.2.3 Output Clock Frequency and Switching Characteristics

Table 5-17 provides the frequency of the output clock from the F2837xD devices. Table 5-18 shows the switching characteristics of the output clock from the F2837xD devices, XCLKOUT.

#### **Table 5-17. Output Clock Frequency**

|                                       | MIN | MAX | UNIT |
|---------------------------------------|-----|-----|------|
| f <sub>(XCO)</sub> Frequency, XCLKOUT | 2   | 50  | MHz  |

# Table 5-18. XCLKOUT Switching Characteristics (PLL Bypassed or Enabled)(1)(2)

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                    | MIN   | MAX   | UNIT |
|----------------------|------------------------------|-------|-------|------|
| $t_{f(XCO)}$         | Fall time, XCLKOUT           |       | 5     | ns   |
| t <sub>r(XCO)</sub>  | Rise time, XCLKOUT           |       | 5     | ns   |
| t <sub>w(XCOL)</sub> | Pulse duration, XCLKOUT low  | H – 2 | H + 2 | ns   |
| t <sub>w(XCOH)</sub> | Pulse duration, XCLKOUT high | H – 2 | H + 2 | ns   |

<sup>(1)</sup> A load of 40 pF is assumed for these parameters.

Product Folder Links: TMS320F28377D TMS320F28376D TMS320F28375D TMS320F28374D

<sup>(2)</sup> This is the default reset value if PLLSYSCLK = 200 MHz.

<sup>(2)</sup>  $H = 0.5t_{c(XCO)}$ 



#### 5.8.3 Input Clocks and PLLs

F2837xD devices have multiple input clock pins from which all internal clocks and the output clock are derived. Figure 5-5 shows the recommended methods of connecting crystals, resonators, and oscillators to pins X1/X2 and XCLKIN.



Figure 5-5. Connecting Input Clocks to a F2837xD Device



### 5.8.4 Oscillators

## **Table 5-19. Internal Oscillator Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

| PARAMETER                                         | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|---------------------------------------------------|-----------------------|-----|-----|-----|------|
| Nominal frequency                                 |                       |     | 10  |     | MHz  |
| Frequency accuracy                                | T <sub>J</sub> = 30°C |     | 0.1 |     | %    |
| Drift of frequency across temperature and voltage |                       |     | ±3  |     | %    |
| Startup and settling time                         |                       |     | 22  |     | μs   |



# 6 Detailed Description

# 6.1 Functional Block Diagram

Figure 6-1 shows the CPU system and associated peripherals comprising the TMS320F2837xD device.





Figure 6-1. Functional Block Diagram



### 6.2 Memory Maps

### 6.2.1 RAM Memory Map

Both C28x CPUs on the F2837xD devices have the same memory map except where noted in Table 6-1. Note the GSx\_RAM (Global Shared RAM) should be assigned to either CPU by the GSxMSEL register. Memories accessible by the CLA or DMA (direct memory access) are noted as well.

Table 6-1. RAM Memory Map

| RAM                                     | SIZE      | START ADDRESS | END ADDRESS | CLA ACCESS | DMA ACCESS |
|-----------------------------------------|-----------|---------------|-------------|------------|------------|
| M0_RAM                                  | 1K x 16   | 0x0000 0000   | 0x0000 03FF |            |            |
| M1_RAM                                  | 1K x 16   | 0x0000 0400   | 0x0000 07FF |            |            |
| PieVectTable                            | 512 x 16  | 0x0000 0D00   | 0x0000 0EFF |            |            |
| CPU1.CLA1toCPU1_MSG_RAM                 | 128 x 16  | 0x0000 1480   | 0x0000 14FF | Yes        |            |
| CPU1toCPU1.CLA1_MSG_RAM                 | 128 x 16  | 0x0000 1500   | 0x0000 157F | Yes        |            |
| UPP_TX_MSG_RAM                          | 512 x 16  | 0x0000 6C00   | 0x0000 6DFF | Yes        |            |
| UPP_RX_MSG_RAM                          | 512 x 16  | 0x0000 6E00   | 0x0000 6FFF | Yes        |            |
| LS0_RAM                                 | 2K x 16   | 0x0000 8000   | 0x0000 87FF | Yes        |            |
| LS1_RAM                                 | 2K x 16   | 0x0000 8800   | 0x0000 8FFF | Yes        |            |
| LS2_RAM                                 | 2K x 16   | 0x0000 9000   | 0x0000 97FF | Yes        |            |
| LS3_RAM                                 | 2K x 16   | 0x0000 9800   | 0x0000 9FFF | Yes        |            |
| LS4_RAM                                 | 2K x 16   | 0x0000 A000   | 0x0000 A7FF | Yes        |            |
| LS5_RAM                                 | 2K x 16   | 0x0000 A800   | 0x0000 AFFF | Yes        |            |
| D0_RAM                                  | 2K x 16   | 0x0000 B000   | 0x0000 B7FF |            |            |
| D1_RAM                                  | 2K x 16   | 0x0000 B800   | 0x0000 BFFF |            |            |
| GS0_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0000 C000   | 0x0000 CFFF |            | Yes        |
| GS1_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0000 D000   | 0x0000 DFFF |            | Yes        |
| GS2_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0000 E000   | 0x0000 EFFF |            | Yes        |
| GS3_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0000 F000   | 0x0000 FFFF |            | Yes        |
| GS4_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0001 0000   | 0x0001 0FFF |            | Yes        |
| GS5_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0001 1000   | 0x0001 1FFF |            | Yes        |
| GS6_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0001 2000   | 0x0001 2FFF |            | Yes        |
| GS7_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0001 3000   | 0x0001 3FFF |            | Yes        |
| GS8_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0001 4000   | 0x0001 4FFF |            | Yes        |
| GS9_RAM <sup>(1)</sup>                  | 4K x 16   | 0x0001 5000   | 0x0001 5FFF |            | Yes        |
| GS10_RAM <sup>(1)</sup>                 | 4K x 16   | 0x0001 6000   | 0x0001 6FFF |            | Yes        |
| GS11_RAM <sup>(1)</sup>                 | 4K x 16   | 0x0001 7000   | 0x0001 7FFF |            | Yes        |
| GS12_RAM <sup>(1)(2)</sup>              | 4K x 16   | 0x0001 8000   | 0x0001 8FFF |            | Yes        |
| GS13_RAM <sup>(1)(2)</sup>              | 4K x 16   | 0x0001 9000   | 0x0001 9FFF |            | Yes        |
| GS14_RAM <sup>(1)(2)</sup>              | 4K x 16   | 0x0001 A000   | 0x0001 AFFF |            | Yes        |
| GS15_RAM <sup>(1)(2)</sup>              | 4K x 16   | 0x0001 B000   | 0x0001 BFFF |            | Yes        |
| CPU2_to_CPU1_Message_RAM <sup>(1)</sup> | 1K x 16   | 0x0003 F800   | 0x0003 FBFF |            | Yes        |
| CPU1_to_CPU2_Message_RAM <sup>(1)</sup> | 1K x 16   | 0x0003 FC00   | 0x0003 FFFF |            | Yes        |
| USB_RAM <sup>(3)</sup>                  | 2K x 16   | 0x0004 1000   | 0x0004 17FF |            | Yes        |
| CAN_A_Message_RAM <sup>(1)</sup>        | 2K x 16   | 0x0004 8800   | 0x0004 97FF |            |            |
| CAN_B_Message_RAM <sup>(1)</sup>        | 2K x 16   | 0x0004 A800   | 0x0004 B7FF |            |            |
| Flash                                   | 256K x 16 | 0x0008 0000   | 0x000B FFFF |            |            |
| Secure_ROM                              | 32K x 16  | 0x003F 0000   | 0x003F 7FFF |            |            |
| Boot_ROM                                | 32K x 16  | 0x003F 8000   | 0x003F FFBD |            |            |
| Vectors                                 | 64        | 0x003F FFBE   | 0x003F FFFF |            |            |

<sup>(1)</sup> Shared between CPU subsystems.

<sup>2)</sup> Only available on F28377D and F28375D.

Only on the CPU1 subsystem.



#### 6.2.2 Flash Memory Map

On the F28377D and F28375D devices, each CPU has its own flash bank (256KW), the total flash for each device is 512KW. Only one bank can be programmed or erased at a time and the code to program the flash should be executed out of RAM. Table 6-2 shows the addresses of flash sectors on CPU1 and CPU2 for F28377D and F28375D.

Table 6-2. Addresses of Flash Sectors on CPU1 and CPU2 for F28377D and F28375D

| SECTOR                     | SIZE     | START ADDRESS | END ADDRESS |
|----------------------------|----------|---------------|-------------|
| TI OTP                     | 1K x 16  | 0x07 0000     | 0x07 03FF   |
| User configurable DCSM OTP | 1K x 16  | 0x07 8000     | 0x07 83FF   |
| Sector A                   | 8K x 16  | 0000 80x0     | 0x08 1FFF   |
| Sector B                   | 8K x 16  | 0x08 2000     | 0x08 3FFF   |
| Sector C                   | 8K x 16  | 0x08 4000     | 0x08 5FFF   |
| Sector D                   | 8K x 16  | 0x08 6000     | 0x08 7FFF   |
| Sector E                   | 32K x 16 | 0x08 8000     | 0x08 FFFF   |
| Sector F                   | 32K x 16 | 0x09 0000     | 0x09 7FFF   |
| Sector G                   | 32K x 16 | 0x09 8000     | 0x09 FFFF   |
| Sector H                   | 32K x 16 | 0x0A 0000     | 0x0A 7FFF   |
| Sector I                   | 32K x 16 | 0x0A 8000     | 0x0A FFFF   |
| Sector J                   | 32K x 16 | 0x0B 0000     | 0x0B 7FFF   |
| Sector K                   | 8K x 16  | 0x0B 8000     | 0x0B 9FFF   |
| Sector L                   | 8K x 16  | 0x0B A000     | 0x0B BFFF   |
| Sector M                   | 8K x 16  | 0x0B C000     | 0x0B DFFF   |
| Sector N                   | 8K x 16  | 0x0B E000     | 0x0B FFFF   |

On the F28376D and F28374D devices, each CPU has its own flash bank (128KW), the total flash for each device is 256KW. Only one bank can be programmed or erased at a time and the code to program the flash should be executed out of RAM. Table 6-3 shows the addresses of flash sectors on CPU1 and CPU2 for F28376D and F28374D.

Table 6-3. Addresses of Flash Sectors on CPU1 and CPU2 for F28376D and F28374D

| SECTOR                     | SIZE     | START ADDRESS | END ADDRESS |
|----------------------------|----------|---------------|-------------|
| TI OTP                     | 1K x 16  | 0x07 0000     | 0x07 03FF   |
| User configurable DCSM OTP | 1K x 16  | 0x07 8000     | 0x07 83FF   |
| Sector A                   | 8K x 16  | 0x08 0000     | 0x08 1FFF   |
| Sector B                   | 8K x 16  | 0x08 2000     | 0x08 3FFF   |
| Sector C                   | 8K x 16  | 0x08 4000     | 0x08 5FFF   |
| Sector D                   | 8K x 16  | 0x08 6000     | 0x08 7FFF   |
| Sector E                   | 32K x 16 | 0x08 8000     | 0x08 FFFF   |
| Sector F                   | 32K x 16 | 0x09 0000     | 0x09 7FFF   |
| Sector G                   | 32K x 16 | 0x09 8000     | 0x09 FFFF   |



### 6.2.3 EMIF Chip Select Memory Map

The EMIF1 memory map is the same for both CPU subsystems. EMIF2 is only available on the CPU1 subsystem.

Table 6-4. EMIF Chip Select Memory Map

| EMIF CHIP SELECT                           | SIZE      | START ADDRESS | END ADDRESS | CLA ACCESS      | DMA ACCESS |
|--------------------------------------------|-----------|---------------|-------------|-----------------|------------|
| EMIF1_CS0n - Data                          | 256M x 16 | 0x8000 0000   | 0x8FFF FFFF |                 | Yes        |
| EMIF1_CS2n - Program + Data                | 2M x 16   | 0x0010 0000   | 0x002F FFFF |                 | Yes        |
| EMIF1_CS3n - Program + Data                | 512K x 16 | 0x0030 0000   | 0x0037 FFFF |                 | Yes        |
| EMIF1_CS4n - Program + Data                | 393K x 16 | 0x0038 0000   | 0x003D FFFF |                 | Yes        |
| EMIF2_CS0n - Data <sup>(1)</sup>           | 256M x 16 | 0x9000 0000   | 0x9FFF FFFF |                 |            |
| EMIF2_CS2n - Program + Data <sup>(1)</sup> | 4K x 16   | 0x0000 2000   | 0x0000 2FFF | Yes (Data only) |            |

<sup>(1)</sup> Only available on the CPU1 subsystem.

### 6.2.4 Peripheral Registers Memory Map

The peripheral registers can be assigned to either the CPU1 or CPU2 subsystems except where noted in Table 6-5. Registers in the peripheral frames share a secondary master (CLA or DMA) selection with all other registers within the same peripheral frame. See the TMS320F2837xD Delfino Microcontrollers Technical Reference Manual (literature number SPRUHM8) for details on the CPU subsystem and secondary master selection.

Table 6-5. Peripheral Registers Memory Map

| REGISTERS                    | STRUCTURE NAME     | START ADDRESS | END ADDRESS | CLA<br>ACCESS | DMA<br>ACCESS |
|------------------------------|--------------------|---------------|-------------|---------------|---------------|
| AdcaResultRegs               | ADC_RESULT_REGS    | 0x0000 0B00   | 0x0000 0B1F | Yes           | Yes           |
| AdcbResultRegs               | ADC_RESULT_REGS    | 0x0000 0B20   | 0x0000 0B3F | Yes           | Yes           |
| AdccResultRegs               | ADC_RESULT_REGS    | 0x0000 0B40   | 0x0000 0B5F | Yes           | Yes           |
| AdcdResultRegs               | ADC_RESULT_REGS    | 0x0000 0B60   | 0x0000 0B7F | Yes           | Yes           |
| CpuTimer0Regs <sup>(1)</sup> | CPU_TIMER_REGS     | 0x0000 0C00   | 0x0000 3C07 |               |               |
| CpuTimer1Regs <sup>(1)</sup> | CPU_TIMER_REGS     | 0x0000 0C08   | 0x0000 5C0F |               |               |
| CpuTimer2Regs <sup>(1)</sup> | CPU_TIMER_REGS     | 0x0000 0C10   | 0x0000 C17F |               |               |
| PieCtrlRegs <sup>(1)</sup>   | PIE_CTRL_REGS      | 0x0000 0CE0   | 0x0000 0CFF |               |               |
| DmaRegs <sup>(1)</sup>       | DMA_REGS           | 0x0000 1000   | 0x0000 11FF |               |               |
| Cla1Regs <sup>(1)</sup>      | CLA_REGS           | 0x0000 1400   | 0x0000 147F |               |               |
|                              | Peripheral Frame 1 |               |             |               |               |
| EPwm1Regs                    | EPWM_REGS          | 0x0000 4000   | 0x0000 40FF | Yes           | Yes           |
| EPwm2Regs                    | EPWM_REGS          | 0x0000 4100   | 0x0000 41FF | Yes           | Yes           |
| EPwm3Regs                    | EPWM_REGS          | 0x0000 4200   | 0x0000 42FF | Yes           | Yes           |
| EPwm4Regs                    | EPWM_REGS          | 0x0000 4300   | 0x0000 43FF | Yes           | Yes           |
| EPwm5Regs                    | EPWM_REGS          | 0x0000 4400   | 0x0000 44FF | Yes           | Yes           |
| EPwm6Regs                    | EPWM_REGS          | 0x0000 4500   | 0x0000 45FF | Yes           | Yes           |
| EPwm7Regs                    | EPWM_REGS          | 0x0000 4600   | 0x0000 46FF | Yes           | Yes           |
| EPwm8Regs                    | EPWM_REGS          | 0x0000 4700   | 0x0000 47FF | Yes           | Yes           |
| EPwm9Regs                    | EPWM_REGS          | 0x0000 4800   | 0x0000 48FF | Yes           | Yes           |
| EPwm10Regs                   | EPWM_REGS          | 0x0000 4900   | 0x0000 49FF | Yes           | Yes           |
| EPwm11Regs                   | EPWM_REGS          | 0x0000 4A00   | 0x0000 4AFF | Yes           | Yes           |
| EPwm12Regs                   | EPWM_REGS          | 0x0000 4B00   | 0x0000 4BFF | Yes           | Yes           |
| ECap1Regs                    | ECAP_REGS          | 0x0000 5000   | 0x0000 501F | Yes           | Yes           |
| ECap2Regs                    | ECAP_REGS          | 0x0000 5020   | 0x0000 503F | Yes           | Yes           |
| ECap3Regs                    | ECAP_REGS          | 0x0000 5040   | 0x0000 505F | Yes           | Yes           |

Detailed Description

Copyright © 2013-2014, Texas Instruments Incorporated



STRUMENTS

Table 6-5. Peripheral Registers Memory Map (continued)

| REGISTERS                       | STRUCTURE NAME       | START ADDRESS | END ADDRESS | CLA<br>ACCESS | DMA<br>ACCESS |
|---------------------------------|----------------------|---------------|-------------|---------------|---------------|
| ECap4Regs                       | ECAP_REGS            | 0x0000 5060   | 0x0000 507F | Yes           | Yes           |
| ECap5Regs                       | ECAP_REGS            | 0x0000 5080   | 0x0000 509F | Yes           | Yes           |
| ECap6Regs                       | ECAP_REGS            | 0x0000 50A0   | 0x0000 50BF | Yes           | Yes           |
| ECap7Regs                       | ECAP_REGS            | 0x0000 50C0   | 0x0000 50DF | Yes           | Yes           |
| ECap8Regs                       | ECAP_REGS            | 0x0000 50E0   | 0x0000 50FF | Yes           | Yes           |
| EQep1Regs                       | EQEP_REGS            | 0x0000 5100   | 0x0000 513F | Yes           | Yes           |
| EQep2Regs                       | EQEP_REGS            | 0x0000 5140   | 0x0000 517F | Yes           | Yes           |
| EQep3Regs                       | EQEP_REGS            | 0x0000 5180   | 0x0000 51BF | Yes           | Yes           |
| DacaRegs                        | DAC_REGS             | 0x0000 5C00   | 0x0000 5C0F | Yes           | Yes           |
| DacbRegs                        | DAC_REGS             | 0x0000 5C10   | 0x0000 5C1F | Yes           | Yes           |
| DaccRegs                        | DAC_REGS             | 0x0000 5C20   | 0x0000 5C2F | Yes           | Yes           |
| Cmpss1Regs                      | CMPSS_REGS           | 0x0000 5C80   | 0x0000 5C9F | Yes           | Yes           |
| Cmpss2Regs                      | CMPSS_REGS           | 0x0000 5CA0   | 0x0000 5CBF | Yes           | Yes           |
| Cmpss3Regs                      | CMPSS_REGS           | 0x0000 5CC0   | 0x0000 5CDF | Yes           | Yes           |
| Cmpss4Regs                      | CMPSS_REGS           | 0x0000 5CE0   | 0x0000 5CFF | Yes           | Yes           |
| Cmpss5Regs                      | CMPSS_REGS           | 0x0000 5D00   | 0x0000 5D1F | Yes           | Yes           |
| Cmpss6Regs                      | CMPSS_REGS           | 0x0000 5D20   | 0x0000 5D3F | Yes           | Yes           |
| Cmpss7Regs                      | CMPSS_REGS           | 0x0000 5D40   | 0x0000 5D5F | Yes           | Yes           |
| Cmpss8Regs                      | CMPSS_REGS           | 0x0000 5D60   | 0x0000 5D7F | Yes           | Yes           |
| Sdfm1Regs                       | SDFM_REGS            | 0x0000 5E00   | 0x0000 5E7F | Yes           | Yes           |
| Sdfm2Regs                       | SDFM_REGS            | 0x0000 5E80   | 0x0000 5EFF | Yes           | Yes           |
|                                 | Periphera            | al Frame 2    | ı           |               |               |
| McbspaRegs                      | MCBSP_REGS           | 0x0000 6000   | 0x0000 603F | Yes           | Yes           |
| McbspbRegs                      | MCBSP_REGS           | 0x0000 6040   | 0x0000 607F | Yes           | Yes           |
| SpiaRegs                        | SPI_REGS             | 0x0000 6100   | 0x0000 610F | Yes           | Yes           |
| SpibRegs                        | SPI_REGS             | 0x0000 6110   | 0x0000 611F | Yes           | Yes           |
| SpicRegs                        | SPI_REGS             | 0x0000 6120   | 0x0000 612F | Yes           | Yes           |
| UppRegs <sup>(2)</sup>          | UPP_REGS             | 0x0000 6200   | 0x0000 62FF | Yes           | Yes           |
|                                 |                      |               |             | <u>.</u>      |               |
| WdRegs <sup>(1)</sup>           | WD_REGS              | 0x0000 7000   | 0x0000 703F |               |               |
| NmiIntruptRegs <sup>(1)</sup>   | NMI_INTRUPT_REGS     | 0x0000 7060   | 0x0000 706F |               |               |
| XintRegs <sup>(1)</sup>         | XINT_REGS            | 0x0000 7070   | 0x0000 707F |               |               |
| SciaRegs                        | SCI_REGS             | 0x0000 7200   | 0x0000 720F |               |               |
| ScibRegs                        | SCI_REGS             | 0x0000 7210   | 0x0000 721F |               |               |
| ScicRegs                        | SCI_REGS             | 0x0000 7220   | 0x0000 722F |               |               |
| ScidRegs                        | SCI_REGS             | 0x0000 7230   | 0x0000 723F |               |               |
| I2caRegs                        | I2C_REGS             | 0x0000 7300   | 0x0000 733F |               |               |
| I2cbRegs                        | I2C_REGS             | 0x0000 7340   | 0x0000 737F |               |               |
| AdcaRegs                        | ADC_REGS             | 0x0000 7400   | 0x0000 747F | Yes           |               |
| AdcbRegs                        | ADC_REGS             | 0x0000 7480   | 0x0000 74FF | Yes           |               |
| AdccRegs                        | ADC_REGS             | 0x0000 7500   | 0x0000 757F | Yes           |               |
| AdcdRegs                        | ADC_REGS             | 0x0000 7580   | 0x0000 75FF | Yes           |               |
| TrigRegs <sup>(2)</sup>         | TRIG_REGS            | 0x0000 7900   | 0x0000 791F |               |               |
| DmaClaSrcSelRegs <sup>(1)</sup> | DMA_CLA_SRC_SEL_REGS | 0x0000 7980   | 0x0000 798F |               |               |
| EPwmXbarRegs <sup>(2)</sup>     | EPWM_XBAR_REGS       | 0x0000 7A00   | 0x0000 7A3F |               |               |
| OutputXbarRegs <sup>(2)</sup>   | OUTPUT_XBAR_REGS     | 0x0000 7A80   | 0x0000 7ABF |               |               |
| GpioCtrlRegs <sup>(2)</sup>     | GPIO_CTRL_REGS       | 0x0000 7C00   | 0x0000 7D7F |               |               |
|                                 |                      |               |             |               |               |



### Table 6-5. Peripheral Registers Memory Map (continued)

|                                     | · · · · · · · · · · · · · · · · · · · |               | <u> </u>    |               |               |
|-------------------------------------|---------------------------------------|---------------|-------------|---------------|---------------|
| REGISTERS                           | STRUCTURE NAME                        | START ADDRESS | END ADDRESS | CLA<br>ACCESS | DMA<br>ACCESS |
| GpioDataRegs <sup>(1)</sup>         | GPIO_DATA_REGS                        | 0x0000 7F00   | 0x0000 7F2F | Yes           |               |
| UsbaRegs <sup>(2)</sup>             | USB_REGS                              | 0x0004 0000   | 0x0004 0FFF |               |               |
| Emif1Regs                           | EMIF_REGS                             | 0x0004 7000   | 0x0004 77FF |               |               |
| Emif2Regs <sup>(2)</sup>            | EMIF_REGS                             | 0x0004 7800   | 0x0004 7FFF |               |               |
| CanaRegs                            | CAN_REGS                              | 0x0004 8000   | 0x0004 87FF |               |               |
| CanbRegs                            | CAN_REGS                              | 0x0004 A000   | 0x0004 A7FF |               |               |
| IpcRegs <sup>(1)</sup>              | IPC_REGS_CPU1<br>IPC_REGS_CPU2        | 0x0005 0000   | 0x0005 0FFF |               |               |
| DevCfgRegs <sup>(2)</sup>           | DEV_CFG_REGS                          | 0x0005 D000   | 0x0005 D19F |               |               |
| AnalogSubsysRegs <sup>(2)</sup>     | ANALOG_SUBSYS_REGS                    | 0x0005 D1A0   | 0x0005 D1FF |               |               |
| ClkCfgRegs <sup>(3)</sup>           | CLK_CFG_REGS                          | 0x0005 D200   | 0x0005 D2FF |               |               |
| CpuSysRegs <sup>(1)</sup>           | CPU_SYS_REGS                          | 0x0005 D300   | 0x0005 D3FF |               |               |
| RomPrefetchRegs <sup>(2)</sup>      | ROM_PREFETCH_REGS                     | 0x0005 E608   | 0x0005 E60B |               |               |
| DcsmZ1Regs <sup>(1)</sup>           | DCSM_Z1_REGS                          | 0x0005 F000   | 0x0005 F02F |               |               |
| DcsmZ2Regs <sup>(1)</sup>           | DCSM_Z2_REGS                          | 0x0005 F040   | 0x0005 F05F |               |               |
| DcsmCommonRegs <sup>(1)</sup>       | DCSM_COMMON_REGS                      | 0x0005 F070   | 0x0005 F07F |               |               |
| MemCfgRegs <sup>(1)</sup>           | MEM_CFG_REGS                          | 0x0005 F400   | 0x0005 F47F |               |               |
| Emif1ConfigRegs <sup>(1)</sup>      | EMIF1_CONFIG_REGS                     | 0x0005 F480   | 0x0005 F49F |               |               |
| Emif2ConfigRegs <sup>(2)</sup>      | EMIF2_CONFIG_REGS                     | 0x0005 F4A0   | 0x0005 F4BF |               |               |
| AccessProtectionRegs <sup>(1)</sup> | ACCESS_PROTECTION_REGS                | 0x0005 F4C0   | 0x0005 F4FF |               |               |
| MemoryErrorRegs <sup>(1)</sup>      | MEMORY_ERROR_REGS                     | 0x0005 F500   | 0x0005 F53F |               |               |
| RomWaitStateRegs <sup>(2)</sup>     | ROM_WAIT_STATE_REGS                   | 0x0005 F540   | 0x0005 F541 |               | -             |
| FlashCtrlRegs <sup>(1)</sup>        | FLASH_CTRL_REGS                       | 0x0005 F800   | 0x0005 FAFF |               |               |
| FlashEccRegs <sup>(1)</sup>         | FLASH_ECC_REGS                        | 0x0005 FB00   | 0x0005 FB3F |               |               |

- (1) A unique copy of these registers exist on each CPU subsystem.
- (2) These registers are only available on the CPU1 subsystem.
- (3) These registers are mapped to either CPU1 or CPU2 based on a semaphore.

## 6.3 Device Identification Registers

**Table 6-6. Device Identification Registers** 

| NAME    | ADDRESS     | SIZE (x16) | D                                 | ESCRIPTION  |
|---------|-------------|------------|-----------------------------------|-------------|
| PARTIDH | 0x0005 D00A | 2          | Device part identification number |             |
|         |             |            | TMS320F28377D                     | 0x00FF 0300 |
|         |             |            | TMS320F28376D                     | TBD         |
|         |             |            | TMS320F28375D                     | TBD         |
|         |             |            | TMS320F28374D                     | TBD         |
| REVID   | 0x0005 D00C | 2          | Silicon revision number           |             |
|         |             |            | Revision 0                        | 0x0000 0000 |
|         |             |            | Revision A                        | 0x0000 0000 |

Detailed Description



#### 6.4 Bus Architecture – Peripheral Connectivity

Table 6-7 shows a broad view of the peripheral and configuration register accessibility from each bus master. Peripherals can be individually assigned to the CPU1 or CPU2 subsystem (for example, ePWM can be assigned to CPU1 and eQEP assigned to CPU2). Peripherals within peripheral frames 1 or 2 will all be mapped to the respective secondary master as a group (if SPI is assigned to CPUx.DMA, then McBSP is also assigned to CPUx.DMA).

**Table 6-7. Bus Master Peripheral Access** 

| - p                                                                                              |                    |                     |         |          |                           |          |
|--------------------------------------------------------------------------------------------------|--------------------|---------------------|---------|----------|---------------------------|----------|
| PERIPHERALS<br>(BY BUS ACCESS TYPE)                                                              | CPU1.DMA           | CPU1.CLA1           | CPU1    | CPU2     | CPU2.CLA1                 | CPU2.DMA |
| Peripherals that can be assigned to CPU1 or CPU2 and have common selectable Secondary Masters    |                    |                     |         |          |                           |          |
| Peripheral Frame 1:                                                                              |                    |                     |         |          |                           |          |
| ePWM/HRPWM                                                                                       |                    |                     |         |          |                           |          |
| • SDFM                                                                                           |                    |                     |         |          |                           |          |
| • eCAP <sup>(1)</sup>                                                                            | Y                  | Y                   | Y       | Υ        | Y                         | Υ        |
| • eQEP <sup>(1)</sup> • CMPSS <sup>(1)</sup>                                                     |                    |                     |         |          |                           |          |
| • DAC <sup>(1)</sup>                                                                             |                    |                     |         |          |                           |          |
|                                                                                                  |                    |                     |         |          |                           |          |
| Peripheral Frame 2:  • SPI                                                                       |                    |                     |         |          |                           |          |
| McBSP                                                                                            | Y                  | Y                   | Υ       | Υ        | Y                         | Υ        |
| uPP Configuration on CPU1 subsystem only<br>(but still within Peripheral Frame 1) <sup>(1)</sup> | '                  | •                   |         |          | •                         | •        |
| , , ,                                                                                            | it can be assigne  | d to CPU1 or CP     | U2 subs | ystems   |                           |          |
| SCI                                                                                              | 3 -                |                     | Υ       | Υ        |                           |          |
| I <sup>2</sup> C                                                                                 |                    |                     | Υ       | Υ        |                           |          |
| CAN                                                                                              |                    |                     | Υ       | Υ        |                           |          |
| ADC Configuration                                                                                |                    | Υ                   | Υ       | Υ        | Y                         |          |
| EMIF1                                                                                            | Y                  |                     | Υ       | Υ        |                           | Υ        |
| Peripherals and Dev                                                                              | vice Configuration | n Registers only    | on CPU  | 1 subsys | stem                      |          |
| EMIF2                                                                                            |                    | Υ                   | Υ       |          |                           |          |
| USB and USB RAM                                                                                  | Y                  |                     | Υ       |          |                           |          |
| Device Capability, Peripheral Reset, Peripheral CPU Select                                       |                    |                     | Υ       |          |                           |          |
| GPIO Pin Mapping and Configuration                                                               |                    |                     | Υ       |          |                           |          |
| Analog System Control                                                                            |                    |                     | Υ       |          |                           |          |
| uPP Message RAMs                                                                                 |                    | Y                   | Υ       |          |                           |          |
| Reset Configuration                                                                              |                    |                     | Υ       |          |                           |          |
| Accessible                                                                                       | by only one CP     | U at a time with \$ | Semaph  | ore      |                           |          |
| Clock and PLL Configuration                                                                      |                    |                     | Υ       | Υ        |                           |          |
| Peripherals and Registers wi                                                                     | th Unique Copies   | of Registers for    | each C  | PU and   | CLA Master <sup>(2)</sup> |          |
| System Configuration (WD, NMIWD, LPM, Peripheral Clock Gating)                                   |                    |                     | Υ       | Y        |                           |          |
| Flash Configuration (3)                                                                          |                    |                     | Υ       | Υ        |                           |          |
| CPU Timers                                                                                       |                    |                     | Υ       | Υ        |                           |          |
| DMA and CLA Trigger Source Select                                                                |                    |                     | Υ       | Υ        |                           |          |
| GPIO Data <sup>(4)</sup>                                                                         |                    | Υ                   | Υ       | Υ        | Y                         |          |
| ADC Results                                                                                      | Y                  | Υ                   | Υ       | Υ        | Y                         | Υ        |
|                                                                                                  | l                  |                     |         |          |                           |          |

<sup>(1)</sup> These modules are on a Peripheral Frame with DMA access; however, they do not support DMA transfers.

<sup>(2)</sup> Each CPUx and CPUx.CLA1 can only access its own copy of these registers.

<sup>(3)</sup> At any given time, only one CPU can perform program or erase operations on the Flash.

<sup>(4)</sup> The GPIO Data Registers are unique for each CPUx and CPUx.CLAx. When the GPIO Pin Mapping Register is configured to assign a GPIO to a particular master, the respective GPIO Data Register will control the GPIO. See the "General-Purpose Input/Output (GPIO)" chapter of the TMS320F2837xD Delfino Microcontrollers Technical Reference Manual (literature number SPRUHM8) for more details.



### 6.5 CPU and System Control

#### 6.5.1 C28x Processor

The CPU is a 32-bit fixed-point processor. This device draws from the best features of digital signal processing; reduced instruction set computing (RISC); and microcontroller architectures, firmware, and tool sets.

The CPU features include a modified Harvard architecture and circular addressing. The RISC features are single-cycle instruction execution, register-to-register operations, and modified Harvard architecture. The microcontroller features include ease of use through an intuitive instruction set, byte packing and unpacking, and bit manipulation. The modified Harvard architecture of the CPU enables instruction and data fetches to be performed in parallel. The CPU can read instructions and data while it writes data simultaneously to maintain the single-cycle instruction operation across the pipeline. The CPU does this over six separate address/data buses.

For more information on CPU architecture and instruction set, see the *TMS320C28x CPU and Instruction Set Reference Guide* (literature number SPRU430).

#### 6.5.1.1 Floating-Point Unit

The C28x plus floating-point (C28x+FPU) processor extends the capabilities of the C28x fixed-point CPU by adding registers and instructions to support IEEE single-precision floating point operations.

Devices with the C28x+FPU include the standard C28x register set plus an additional set of floating-point unit registers. The additional floating-point unit registers are the following:

- Eight floating-point result registers, RnH (where n = 0-7)
- Floating-point Status Register (STF)
- · Repeat Block Register (RB)

All of the floating-point registers, except the repeat block register, are shadowed. This shadowing can be used in high-priority interrupts for fast context save and restore of the floating-point registers.

For more information, see the *TMS320C28x Extended Instruction Sets Reference Guide* (literature number SPRUHS1).

#### 6.5.1.2 Trigonometric Math Unit

The TMU extends the capabilities of a C28x+FPU by adding instructions and leveraging existing FPU instructions to speed up the execution of common trigonometric and arithmetic operations listed in Table 6-8.

Table 6-8. TMU Supported Instructions

| INSTRUCTIONS            | C EQUIVALENT OPERATION                     | PIPELINE CYCLES |
|-------------------------|--------------------------------------------|-----------------|
| MPY2PIF32 RaH,RbH       | a = b * 2pi                                | 2/3             |
| DIV2PIF32 RaH,RbH       | a = b / 2pi                                | 2/3             |
| DIVF32 RaH,RbH,RcH      | a = b/c                                    | 5               |
| SQRTF32 RaH,RbH         | a = sqrt(b)                                | 5               |
| SINPUF32 RaH,RbH        | $a = \sin(b^*2pi)$                         | 4               |
| COSPUF32 RaH,RbH        | $a = \cos(b^*2pi)$                         | 4               |
| ATANPUF32 RaH,RbH       | a = atan(b)/2pi                            | 4               |
| QUADF32 RaH,RbH,RcH,RdH | Operation to assist in calculating ATANPU2 | 5               |

No changes have been made to existing instructions, pipeline or memory bus architecture. All TMU instructions use the existing FPU register set (R0H to R7H) to carry out their operations. A detailed explanation of the workings of the FPU can be found in the *TMS320C28x Extended Instruction Sets Reference Guide* (literature number SPRUHS1).

70 Detailed Description



#### 6.5.1.3 Viterbi, Complex Math, and CRC Unit II (VCU-II)

The VCU-II is the second-generation Viterbi, Complex Math, and CRC extension to the C28x CPU. The VCU-II extends the capabilities of the C28x CPU by adding registers and instructions to accelerate the performance of FFTs and communications-based algorithms. The C28x+VCU-II supports the following algorithm types:

#### · Viterbi Decoding

Viterbi decoding is commonly used in baseband communications applications. The Viterbi decode algorithm consists of three main parts: branch metric calculations, compare-select (Viterbi butterfly), and a traceback operation. Table 6-9 shows a summary of the VCU performance for each of these operations.

Table 6-9. Viterbi Decode Performance

| VITERBI OPERATION                           | VCU CYCLES       |
|---------------------------------------------|------------------|
| Branch Metric Calculation (code rate = 1/2) | 1                |
| Branch Metric Calculation (code rate = 1/3) | 2p               |
| Viterbi Butterfly (add-compare-select)      | 2 <sup>(1)</sup> |
| Traceback per Stage                         | 3 <sup>(2)</sup> |

<sup>(1)</sup> C28x CPU takes 15 cycles per butterfly.

#### Cyclic Redundancy Check

Cyclic redundancy check (CRC) algorithms provide a straightforward method for verifying data integrity over large data blocks, communication packets, or code sections. The C28x+VCU can perform 8-bit, 16-bit, 24-bit, and 32-bit CRCs. For example, the VCU can compute the CRC for a block length of 10 bytes in 10 cycles. A CRC result register contains the current CRC, which is updated whenever a CRC instruction is executed.

#### Complex Math

Complex math is used in many applications, a few of which are:

- Fast Fourier Transform (FFT)
  - The complex FFT is used in spread spectrum communications, as well as in many signal processing algorithms.
- Complex filters

Complex filters improve data reliability, transmission distance, and power efficiency. The C28x+VCU can perform a complex I and Q multiply with coefficients (four multiplies) in a single cycle. In addition, the C28x+VCU can read/write the real and imaginary parts of 16-bit complex data to memory in a single cycle.

Table 6-10 shows a summary of the VCU operations enabled by the VCU.

**Table 6-10. Complex Math Performance** 

| COMPLEX MATH OPERATION VCU CYCLES |      | NOTES                                               |  |  |
|-----------------------------------|------|-----------------------------------------------------|--|--|
| Add or Subtract                   | 1    | 32 +/- 32 = 32-bit (Useful for filters)             |  |  |
| Add or Subtract                   | 1    | 16 +/- 32 = 15-bit (Useful for FFT)                 |  |  |
| Multiply                          | 2p   | 16 x 16 = 32-bit                                    |  |  |
| Multiply and Accumulate (MAC)     | 2p   | 32 + 32 = 32-bit, 16 x 16 = 32-bit                  |  |  |
| RPT MAC                           | 2p+N | Repeat MAC. Single cycle after the first operation. |  |  |

For more information, see the *TMS320C28x Extended Instruction Sets Reference Guide* (literature number SPRUHS1).

<sup>(2)</sup> C28x CPU takes 22 cycles per stage.

#### 6.5.2 Control Law Accelerator

The CLA is an independent single-precision (32-bit) floating-point unit processor with its own bus structure, fetch mechanism, and pipeline. Eight individual CLA tasks can be specified. Each task is started by software or a peripheral such as the ADC, ePWM, eCAP, eQEP, or CPU Timer 0. The CLA executes one task at a time to completion. When a task completes, the main CPU is notified by an interrupt to the PIE and the CLA automatically begins the next highest-priority pending task. The CLA can directly access the ADC Result registers, ePWM, eCAP, eQEP, Comparator and DAC registers. Dedicated message RAMs provide a method to pass additional data between the main CPU and the CLA.

Figure 6-2 shows the CLA block diagram.



Figure 6-2. CLA Block Diagram



# 6.5.3 Direct Memory Access

Each CPU has its own 6-channel DMA module. The DMA module provides a hardware method of transferring data between peripherals and/or memory without intervention from the CPU, thereby freeing up bandwidth for other system functions. Additionally, the DMA has the capability to orthogonally rearrange the data as it is transferred as well as "ping-pong" data between buffers. These features are useful for structuring data into blocks for optimal CPU processing.

The DMA module is an event-based machine, meaning it requires a peripheral or software trigger to start a DMA transfer. Although it can be made into a periodic time-driven machine by configuring a timer as the interrupt trigger source, there is no mechanism within the module itself to start memory transfers periodically. The interrupt trigger source for each of the six DMA channels can be configured separately and each channel contains its own independent PIE interrupt to let the CPU know when a DMA transfer has either started or completed. Five of the six channels are exactly the same, while Channel 1 has the ability to be configured at a higher priority than the others.

#### DMA features include:

- 6 channels with independent PIE interrupts
- Peripheral interrupt trigger sources
  - ADC interrupts and EVT signals
  - Multichannel buffered serial port transmit and receive
  - External interrupts
  - CPU timers
  - EPWMxSOC signals
  - SPIx transmit and receive
  - USBx transmit and receive
  - Sigma Delta Filter Module
  - Software trigger
- Data sources and destinations:
  - GSx RAM
  - CPU message RAM (IPC RAM)
  - USB RAM
  - ADC result registers
  - ePWMx
  - SPI
  - McBSP
  - EMIF
- Word Size: 16-bit or 32-bit (SPI and McBSP limited to 16-bit)
- Throughput: 4 cycles/word (without arbitration)

Figure 6-3 shows a device-level block diagram of the DMA for CPU1 and CPU2.



Figure 6-3. DMA Block Diagram



# 6.5.4 Interprocessor Communication Module

The IPC module supports several methods of interprocessor communication:

- Thirty-two IPC flags per CPU, which can be used to signal events or indicate status via software polling. Four flags per CPU can generate interrupts.
- Shared data registers, which can be used to send commands or other small pieces of information between CPUs. Although the register names were chosen to support a command/response system, they can be used for any purpose as defined in software.
- Boot mode and status registers, which allow CPU1 to control the CPU2 boot process.
- A general-purpose free-running 64-bit counter.
- Two shared message RAMs, which can be used to transfer bulk data. Each RAM can be read by both CPUs. CPU1 can write to one RAM and CPU2 can write to the other.

Figure 6-4 shows the IPC architecture.



Figure 6-4. IPC Architecture



# 6.5.5 Boot ROM and Peripheral Booting

The device boot ROM (on both the CPUs) is factory programmed with bootloading software. The CPU1 boot ROM does the system initialization before bringing CPU2 out of reset. The device boot ROM is executed each time the device comes out of reset. Users can configure the device to boot to flash (using GET mode) or choose to boot the device through one of the bootable peripherals by configuring the boot mode GPIO pins.

The CPU1 boot ROM, being master, owns the boot mode GPIO and boot configurations. The CPU2 boot ROM either boots to flash (if configured to do so via user configurable DCSM OTP) or enters a WAIT BOOT mode if no OTP is programmed. In WAIT BOOT mode, the CPU1 application instructs the CPU2 boot ROM on how to boot further using boot mode IPC commands supported by CPU2 boot ROM.

Table 6-11 shows the possible boot modes supported on the device. The default boot mode pins are GPIO72 (boot mode pin 1) and GPIO 84 (boot mode pin 0). Users may choose to have weak pullups for boot mode pins if they use a peripheral on these pins as well, so the pullups can be overdriven. On this device, customers can change the factory default boot mode pins by programming user configurable DCSM OTP locations. This is recommended only for cases in which the factory default boot mode pins do not fit into the customer design. More details on the locations to be programmed is available in the TMS320F2837xD Delfino Microcontrollers Technical Reference Manual (literature number SPRUHM8).

Table 6-11. Device Boot Mode – Decoded by CPU1

| MODE<br>NO. | CPU1 BOOT MODE                     | CPU2 BOOT MODE   | TRST | GPIO72<br>(BOOT<br>MODE<br>PIN 1) | GPIO84<br>(BOOT<br>MODE<br>PIN 0) |
|-------------|------------------------------------|------------------|------|-----------------------------------|-----------------------------------|
| 0           | Parallel IO                        | Boot from Master | 0    | 0                                 | 0                                 |
| 1           | SCI Mode                           | Boot from Master | 0    | 0                                 | 1                                 |
| 2           | Wait Boot Mode                     | Boot from master | 0    | 1                                 | 0                                 |
| 3           | Get Mode                           | Boot from Master | 0    | 1                                 | 1                                 |
| 4-7         | EMU Boot Mode (Emulator Connected) | Boot from Master | 1    | X                                 | X                                 |

### 6.5.5.1 EMU Boot or Emulation Boot

The CPU enters this boot when it detects that  $\overline{TRST}$  is HIGH (in other words, when an emulator/debugger is connected). In this mode, the user can program the EMUBOOTCTRL register (at location 0xD00) to instruct the device on how to boot. If the contents of the EMUBOOTCTRL locations are invalid, then the device would default into WAIT Boot mode. The emulation boot allows users to verify the device boot before programming the boot mode into OTP.

#### 6.5.5.2 WAIT Boot Mode

The device in this boot mode loops in the boot ROM. This mode is useful if users want to connect a debugger on a secure device or if users do not want the device to execute an application in flash yet.



#### 6.5.5.3 Get Mode

The default behavior of Get mode is boot-to-flash. This behavior can be changed by programming the Zx-OTPBOOTCTRL locations in user configurable DCSM OTP. The user configurable DCSM OTP on this device is divided in to two secure zones: Z1 and Z2. The Get mode function in boot ROM first checks if a valid OTPBOOTCTRL value is programmed in Z1. If the answer is yes, then the device boots as per the Z1-OTPBOOTCTRL location. The Z2-OTPBOOTCTRL location is read and decodes only if Z1-OTPBOOTCTRL is invalid or not programmed. If either Zx-OTPBOOTCTRL location is not programmed, then the device defaults to factory default operation, which is to use factory default boot mode pins to boot to flash if the boot mode pins are set to GET MODE. Users can choose the device through which to boot—SPI, I2C, CAN and USB—by programming proper values into the user configurable DCSM OTP. More details on this can be found in the *TMS320F2837xD Delfino Microcontrollers Technical Reference Manual* (literature number SPRUHM8).

### 6.5.5.4 Peripheral Pins used by Bootloaders

Table 6-12 shows the GPIO pins used by each peripheral bootloader. This device supports two sets of GPIOs for each mode, as shown in Table 6-12.

Table 6-12. GPIO Pins Used by Each Peripheral Bootloader

| BOOTLOADER    | GPIO PINS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | NOTES                                                      |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|
| SCI-Boot0     | SCITXDA: GPIO84 SCIA Boot IO option 1 (default SCI option SCIRXDA: GPIO85 SCIA Boot IO option 1 (default SCI option SCIA Boot IO option II (default SCI option SCIA Boot IO option II (default SCI option II |                                                            |  |
| SCI-Boot1     | SCITXDA: GPIO28<br>SCIRXDA: GPIO29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SCIA Boot option 2 – with alternate IOs.                   |  |
| Parallel Boot | D0 – GPIO65<br>D1 – GPIO64<br>D2 – GPIO58<br>D3 – GPIO59<br>D4 – GPIO60<br>D5 – GPIO61<br>D6 – GPIO62<br>D7 – GPIO63<br>HOST_CTRL – GPIO70<br>DSP_CTRL – GPIO69                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                            |  |
| CAN-Boot0     | CANRXA: GPIO70<br>CANTXA: GPIO71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | CAN-A Boot -IO Option 1                                    |  |
| CAN-Boot1     | CANRXA: GPIO62<br>CANTXA: GPIO63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | CAN-A Boot -IO option 2                                    |  |
| I2C-Boot0     | SDAA: GPIO91<br>SCLA: GPIO92                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I2CA Boot- IO option 1                                     |  |
| I2C-Boot1     | SDAA: GPIO32<br>SCLA: GPIO33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I2CA Boot- IO option 2                                     |  |
| SPI-Boot0     | SPISIMOA - GPIO58 SPISOMIA - GPIO59 SPICLKA - GPIO60 SPISTEA - GPIO61 SPISTEA - GPIO61                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                            |  |
| SPI-Boot1     | SPISIMOA – GPIO16<br>SPISOMIA – GPIO17<br>SPICLKA – GPIO18<br>SPISTEA – GPIO19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                            |  |
| USB Boot      | USB0DM - GPIO42<br>USB0DP - GPIO43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | CPU1 Only (USB Boot implements USB custom DFU device type) |  |



### 6.5.6 **Memory**

### 6.5.6.1 Dedicated RAM (Mx and Dx RAM)

Each CPU subsystem has four dedicated ECC-capable RAM blocks: M0, M1, D0, and D1. M0/M1 memories are small non-secure blocks that are tightly coupled with the CPU (that is, only the CPU has access to them). D0/D1 memories are secure blocks and also have the access-protection feature (CPU write/CPU fetch protection).

### 6.5.6.2 Local Shared RAM (LSx RAM)

RAM blocks which are dedicated to each subsystem and are accessible to its CPU and CLA only, are called local shared RAMs (LSx RAMs).

All LSx RAM blocks have parity. These memories are secure and have the access protection (CPU write/CPU fetch) feature.

By default, these memories are dedicated to the CPU only, and the user could choose to share these memories with the CLA by configuring the MSEL\_LSx bit field in the LSxMSEL registers appropriately.

Table 6-13. Master Access for LSx RAM (With Assumption That all Other Access Protections are Disabled)

| MSEL_LSx | CLAPGM_LSx | CPUx ALLOWED<br>ACCESS            | CPUx.CLA1 ALLOWED ACCESS | COMMENT                                        |
|----------|------------|-----------------------------------|--------------------------|------------------------------------------------|
| 00       | X          | All                               | _                        | LSx memory is configured as CPU dedicated RAM. |
| 01       | 0          | All                               | Data Read<br>Data Write  | LSx memory is shared between CPU and CLA1.     |
| 01       | 1          | Emulation Read<br>Emulation Write | Fetch Only               | LSx memory is CLA1 program memory.             |

### 6.5.6.3 Global Shared RAM (GSx RAM)

RAM blocks which are accessible from both the CPU and DMA are called global shared RAMs (GSx RAMs). Each shared RAM block can be owned by either CPU subsystem based on the configuration of respective bits in the GSxMSEL register.

When a GSx RAM block is owned by a CPU subsystem, the CPUx and CPUx.DMA will have full access to that RAM block whereas the other CPUy and CPUy.DMA will only have read access (no fetch/write access).

Table 6-14. Master Access for GSx RAM (With Assumption That all Other Access Protections are Disabled)

| GSxMSEL | CPU1 FETCH | CPU1 READ | CPU1 WRITE | CPU1.DMA<br>READ | CPU1.DMA<br>WRITE | CPU2 FETCH | CPU2 READ | CPU2 WRITE | CPU2.DMA<br>READ | CPU2.DMA<br>WRITE |
|---------|------------|-----------|------------|------------------|-------------------|------------|-----------|------------|------------------|-------------------|
| 0       | Yes        | Yes       | Yes        | Yes              | Yes               | No         | Yes       | No         | Yes              | No                |
| 1       | No         | Yes       | No         | Yes              | No                | Yes        | Yes       | Yes        | Yes              | Yes               |

All these RAMs have access protection (CPU write/CPU fetch/DMA write).



### 6.5.6.4 Message RAM (MSGRAM)

These RAM blocks are used to share data between the CPU and CLA of the same subsystem, or between CPU1 and CPU2. Since these RAMs are used for interprocessor communication, they are also called IPC RAMs.

The message RAMs between two CPUs will have CPU/DMA read/write access from one subsystem, and CPU/DMA read only access from the other subsystem. Similarly, for message RAMs between CPU and CLA of the same subsystem, either the CPU or CLA will have read/write access and the other one will have only read access.

All MSGRAMs have parity.

# 6.5.7 Dual Code Security Module

The dual code security module (DCSM) prevents access to on-chip secure memories. The term "secure" means access to secure memories and resources is blocked. The term "unsecure" means access is allowed; for example, through a debugging tool such as Code Composer Studio.

The code security mechanism offers protection for two zones, Zone 1 (Z1) and Zone 2 (Z2). The security implementation for both the zones is identical. Each zone has its own dedicated secure resource and allocated secure resource.

The security of each zone is ensured by its own 128-bit password (CSM password). The password for each zone is stored in an OTP memory location based on a zone-specific link pointer. The link pointer value can be changed to program a different set of security settings (including passwords) in OTP. The secure resources available are: OTP memory, CLA, LSx RAM, flash sectors, and secure ROM.

### **6.5.8 Timers**

CPU-Timers 0, 1, and 2 are identical 32-bit timers with presettable periods and with 16-bit clock prescaling. The timers have a 32-bit count-down register that generates an interrupt when the counter reaches zero. The counter is decremented at the CPU clock speed divided by the prescale value setting. When the counter reaches zero, it is automatically reloaded with a 32-bit period value.

CPU-Timer 0 is for general use and is connected to the PIE block. CPU-Timer 1 is also for general use and is connected to INT13 of the CPU. CPU-Timer 2 is reserved for SYSBIOS. It is connected to INT14 of the CPU. If SYSBIOS is not being used, CPU-Timer 2 is available for general use.

CPU-Timer 2 can be clocked by any one of the following:

- CPUx.SYSCLK (default)
- Internal zero-pin oscillator 1 (INTOSC1)
- Internal zero-pin oscillator 2 (INTOSC2)
- External clock source



# 6.5.9 Interrupts

Figure 6-5 provides a high-level view of the interrupt architecture.

As shown in Figure 6-5, the devices support five external interrupts (XINT1 to XINT5) that can be mapped onto any of the GPIO pins.

In this device, sixteen ePIE block interrupts are grouped into one CPU interrupt. In total, there are 12 CPU interrupt groups, with 16 interrupts per group.



Figure 6-5. External and ePIE Interrupt Sources



### 6.5.10 Nonmaskable Interrupt Watchdog

The non-maskable interrupt (NMI) is used to monitor erroneous conditions in the system. There is a NMIWD module for each CPU. The conditions monitored are:

- A missing clock condition
- Uncorrectable memory errors on C28x access to Flash
- Uncorrectable memory errors on C28x, CLA, or DMA access to RAM
- Vector fetch ERROR on the other CPU

If the software does not respond to the enabled latched FAIL condition, then the NMI watchdog will trigger a reset after a preprogrammed time interval.

# 6.5.11 Watchdog

The watchdog module is the same as the one on previous C2000<sup>™</sup> devices, but with an optional lower limit on the time between software resets of the counter. This windowed countdown is disabled by default, so the watchdog is fully backwards-compatible.

The watchdog is capable of generating either a reset or an interrupt. It is clocked from the internal oscillator with a selectable frequency divider.

Figure 6-6 shows the various functional blocks within the watchdog module.



Figure 6-6. Windowed Watchdog



#### 6.5.12 Low-Power Modes

This device has three clock-gating low-power modes and a special power-gating mode.

Further details, as well as the entry and exit procedure, for all of the low-power modes can be found in the "Low Power Modes" section of the *TMS320F2837xD Delfino Microcontrollers Technical Reference Manual* (literature number SPRUHM8).

### 6.5.12.1 Clock-Gating Low-Power Modes

IDLE, STANDBY, and HALT modes on this device are similar to those on other C28x devices. Table 6-15 describes the effect on the system when any of the clock-gating low-power modes are entered.

Table 6-15. Effect of Clock-Gating Low-Power Modes on the Device

| MODULES/<br>CLOCK DOMAIN                        | CPU1 IDLE | CPU1 STANDBY                      | CPU2 IDLE | CPU2 STANDBY                      | HALT                                      |
|-------------------------------------------------|-----------|-----------------------------------|-----------|-----------------------------------|-------------------------------------------|
| CPU1.CLKIN                                      | Active    | Gated                             | N/A       | N/A                               | Gated                                     |
| CPU1.SYSCLK                                     | Active    | Gated                             | N/A       | N/A                               | Gated                                     |
| CPU1.CPUCLK                                     | Gated     | Gated                             | N/A       | N/A                               | Gated                                     |
| CPU2.CLKIN                                      | N/A       | N/A                               | Active    | Gated                             | Gated                                     |
| CPU2.SYSCLK                                     | N/A       | N/A                               | Active    | Gated                             | Gated                                     |
| CPU2.CPUCLK                                     | N/A       | N/A                               | Gated     | Gated                             | Gated                                     |
| Clock to modules<br>Connected to<br>PERx.SYSCLK | Active    | Gated if<br>CPUSEL.PERx =<br>CPU1 | Active    | Gated if<br>CPUSEL.PERx =<br>CPU2 | Gated                                     |
| WD1CLK                                          | Active    | Active                            | Active    | Active                            | Gated if CLKSRCCTL1.WDHALTI = 0           |
| WD2CLK                                          | Active    | Active                            | Active    | Active                            | Gated                                     |
| AUXPLLCLK                                       | Active    | Active                            | Active    | Active                            | Gated                                     |
| PLL                                             | Powered   | Powered                           | Powered   | Powered                           | Powered-Down                              |
| INTOSC1                                         | Powered   | Powered                           | Powered   | Powered                           | Powered down if<br>CLKSRCCTL1.WDHALTI = 0 |
| INTOSC2                                         | Powered   | Powered                           | Powered   | Powered                           | Powered down if<br>CLKSRCCTL1.WDHALTI = 0 |
| Flash                                           | Powered   | Powered                           | Powered   | Powered                           | Software-Controlled                       |
| X1,X2 OSC                                       | Powered   | Powered                           | Powered   | Powered                           | Powered-Down                              |

# 6.5.12.2 Power-Gating Low-Power Modes

HIBERNATE mode is the lowest power mode on this device. It is a global low-power mode that gates the supply voltages to most of the system. HIBERNATE is essentially a controlled power-down with remote wakeup capability, and can be used to save power during long periods of inactivity. Table 6-16 describes the effects on the system when the HIBERNATE mode is entered.

Table 6-16. Effect of Power-Gating Low-Power Mode on the Device

| MODULES/POWER DOMAINS                       | HIBERNATE                                                                                                                          |  |  |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CPUx's M0 and M1 memories                   | <ul> <li>Remain on with memory retention if CPUx.LPMCR.M0M1MODE = 0x00</li> <li>Are off when CPUx.LPMCR.M0M1MODE = 0x01</li> </ul> |  |  |
| CPU1, CPU2, digital peripherals             | Powered down                                                                                                                       |  |  |
| Dx, LSx, GSx memories                       | Power down, memory contents are lost                                                                                               |  |  |
| IOs                                         | On with output state preserved                                                                                                     |  |  |
| Oscillators, PLL, analog peripherals, Flash | Enters Low-Power Mode                                                                                                              |  |  |

Detailed Description



# 6.6 Peripheral Information and Timings

#### **NOTE**

For the actual number of each peripheral on a specific device, see Table 3-1.

# 6.6.1 Analog Peripherals

The analog subsystem consists of:

- Four ADCs with selectable resolution of 16 bits or 12 bits
- Eight comparator subsystems, each containing a 12-bit reference DAC, two comparators, and a digital deglitching filter
- Three 12-bit buffered output DACs

Figure 6-7 shows the Analog Subsystem Block Diagram for the 337-ball ZWT package. Figure 6-8 shows the Analog Subsystem Block Diagram for the 176-pin PTP package.





Figure 6-7. Analog Subsystem Block Diagram (337-Ball ZWT)





Figure 6-8. Analog Subsystem Block Diagram (176-Pin PTP)



### 6.6.1.1 Analog-to-Digital Converter

The ADCs on this device are successive approximation (SAR) style ADCs with selectable resolution of either 16 bits or 12 bits. There are multiple ADC modules, allowing simultaneous sampling or independent operation. The ADC wrapper is start-of-conversion (SOC) based [see the "SOC Principle of Operation" section of the *TMS320F2837xD Delfino Microcontrollers Technical Reference Manual* (literature number SPRUHM8)].

Each ADC has the following features:

- · Selectable resolution of 16 bits or 12 bits
- Ratiometric external reference set by V<sub>REFHI</sub> and V<sub>REFLO</sub>
- · Differential signal conversions
- Single-ended signal conversions (12-bit mode only)
- Input multiplexer with up to 16 channels (single-ended) or 8 channels (differential)
- 16 configurable SOCs
- 16 individually addressable result registers
- Multiple trigger sources
  - Software immediate start
  - All ePWMs ADCSOC A, B, C, or D
  - GPIO XINT2
  - CPU timers
  - ADCINT1 or 2
- Four flexible PIE interrupts
- · Burst mode
- Four post-processing blocks, each with:
  - Saturating offset calibration
  - Error from setpoint calculation
  - High, low, and zero-crossing compare, with interrupt and ePWM trip capability
  - Trigger-to-sample delay capture





Figure 6-9. ADC Module Block Diagram

Product Folder Links: TMS320F28377D TMS320F28376D TMS320F28375D TMS320F28374D



### 6.6.1.2 Buffered Digital-to-Analog Converter

The buffered DAC module consists of an internal reference DAC and an analog output buffer that is capable of driving an external load. An integrated pull-down resistor on the DAC output helps to provide a known pin voltage when the output buffer is disabled. This pull-down resistor cannot be disabled and remains as a passive component on the pin, even for other shared pin mux functions. Software writes to the DAC value register can take effect immediately or can be synchronized with PWMSYNC events.

Each Buffered DAC has the following features:

- 12-bit programmable internal DAC
- Selectable reference voltage
- Analog output buffer with programmable gain setting (Gain = 1 or Gain = 2)
- · Pull-down resistor on output
- · Ability to synchronize with PWMSYNC

The block diagram for the buffered DAC is shown in Figure 6-10.



Figure 6-10. DAC Module Block Diagram



### 6.6.1.3 Comparator Subsystem

Each CMPSS module includes two sets of comparators, internal voltage reference DACs, digital glitch filters, and ramp generator logic. There are two inputs, CMPINxP and CMPINxN. Each of these will be internally connected to an ADCIN pin. The CMPINxP pin is always connected to the positive input of the CMPSS comparators. CMPINxN can be used instead of the DAC output to drive the negative comparator inputs. There are two comparators, and therefore two outputs from the CMPSS module, which are connected to the input of a digital filter module before being passed on to the Comparator TRIP crossbar and either PWM modules or directly to a GPIO pin. Figure 6-11 shows the CMPSS connectivity.



Figure 6-11. CMPSS Connectivity



### 6.6.2 Control Peripherals

# 6.6.2.1 Sigma Delta Filter Module

The SDFM is a four-channel digital filter designed specifically for current measurement and resolver position decoding in motor control applications. Each channel can receive an independent sigma-delta  $(\Sigma\Delta)$  modulated bit stream. The bit streams are processed by four individually programmable digital decimation filters. The filter set includes a fast comparator for immediate digital threshold comparisons for over-current and under-current monitoring. The flexible SDFM also offers a filter-bypass mode to enable data logging, analysis, and customized filtering. Figure 6-12 shows a block diagram of the SDFMs.

### SDFM features include:

- Four external pins per SDFM module:
  - Four sigma delta data input pins per SDFM module (SD-Dx, where x = 1 to 4)
  - Four sigma delta clock input pins per SDFM module (SD-Cx, where x = 1 to 4)
- Four different configurable modulator clock modes:
  - Modulator clock rate equals modulator data rate
  - Modulator clock rate running at half the modulator data rate
  - Modulator data is Manchester encoded. Modulator clock not required.
  - Modulator clock rate is double that of modulator data rate
- Four independent configurable comparator units:
  - Four different filter type selection (Sinc1/Sinc2/Sincfast/Sinc3) options available
  - Ability to detect over-value and under-value conditions
  - OSR value for comparator programmable from 1 to 32
- Four independent configurable sinc filter units:
  - Four different filter type selection (Sinc1/Sinc2/Sincfast/Sinc3) options available
  - Ability to bypass filter module
  - OSR value for filter unit programmable from 1 to 256
  - Ability to enable or disable individual filter module
  - Ability to synchronize all four independent filters of a SDFM module using the Master Filter Enable (MFE) bit or the PWM signals.
- Filter data can be 16-bit or 32-bit representation
- PWMs can be used to generate modulator clock for sigma delta modulators

Detailed Description

**ISTRUMENTS** 



Figure 6-12. SDFM

Filter Channel 2

Filter Channel 3

Filter Channel 4

Register

Мар

Data Bus

Sinc Filter

SysCLK

SD-D6

SD-D7

SD-C7

SD-D8

SD-C8



### 6.6.2.2 Enhanced Pulse Width Modulator

The ePWM peripheral is a key element in controlling many of the power electronic systems found in both commercial and industrial equipment. The ePWM type-4 module is able to generate complex pulse width waveforms with minimal CPU overhead by building the peripheral up from smaller modules with separate resources that can operate together to form a system. Some of the highlights of the ePWM type-4 module include complex waveform generation, dead-band generation, a flexible synchronization scheme, advanced trip-zone functionality, and global register reload capabilities.

Figure 6-13 shows the signal interconnections with the ePWM.





A. These events are generated by the type-4 ePWM digital compare (DC) submodule.

Figure 6-13. ePWM Sub-Modules Showing Critical Internal Signal Interconnections





Figure 6-14. ePWM



### 6.6.2.2.1 Control Peripherals Synchronization

The ePWM and eCAP Synchronization Chain on the device provides flexibility in partitioning the ePWM and eCAP modules between CPU1 and CPU2 and allows localized synchronization within the modules belonging to the same CPU. Like all F2837xD peripherals, the partitioning of the ePWM and eCAP modules needs to be done using the CPUSELx registers. Figure 6-15 shows the Synchronization Chain Architecture.



Figure 6-15. Synchronization Chain Architecture



# 6.6.2.3 High-Resolution Pulse Width Modulator

The HRPWM combines multiple delay lines in a single module and a simplified calibration system by using a dedicated calibration delay line. For each ePWM module there is one HR delay line.

The HRPWM module offers PWM resolution (time granularity) that is significantly better than what can be achieved using conventionally derived digital PWM methods. The key points for the HRPWM module are:

- Significantly extends the time resolution capabilities of conventionally derived digital PWM
- This capability can be utilized in both single edge (duty cycle and phase-shift control) as well as dual edge control for frequency/period modulation.
- Finer time granularity control or edge positioning is controlled via extensions to the Compare A, phase, and period registers of the ePWM module.





### 6.6.2.4 Enhanced Capture

Figure 6-16 shows the block diagram of an eCAP module.



Figure 6-16. eCAP Block Diagram

The eCAP module is clocked at the SYSCLKOUT rate.

The clock enable bits (ECAP1–ECAP6) in the PCLKCR3 register turn off the eCAP module individually (for low-power operation). Upon reset, ECAP1ENCLK is set to low, indicating that the peripheral clock is off.



#### 6.6.2.5 Enhanced Quadrature Encoder Pulse

Figure 6-17 shows the eQEP block diagram.



Figure 6-17. eQEP Block Diagram



# 6.6.3 Communications Peripherals

### 6.6.3.1 Serial Peripheral Interface

The SPI is a high-speed synchronous serial input/output (I/O) port that allows a serial bit stream of programmed length (1 to 16 bits) to be shifted into and out of the device at a programmed bit-transfer rate. The SPI is normally used for communications between the microcontroller and external peripherals or another controller. Typical applications include external I/O or peripheral expansion via devices such as shift registers, display drivers, and ADCs. Multi-device communications are supported by the master/slave operation of the SPI. The port supports 16-level receive and transmit FIFOs for reducing CPU servicing overhead.

The SPI module features include:

- SPISOMI: SPI slave-output/master-input pin
- SPISIMO: SPI slave-input/master-output pin
- SPISTE: SPI slave transmit-enable pin
- · SPICLK: SPI serial-clock pin
- Two operational modes: master and slave
- Baud rate: 125 different programmable rates
- Data word length: 1 to 16 data bits
- Four clocking schemes (controlled by clock polarity and clock phase bits) include:
  - Falling edge without phase delay: SPICLK active-high. SPI transmits data on the falling edge of the SPICLK signal and receives data on the rising edge of the SPICLK signal.
  - Falling edge with phase delay: SPICLK active-high. SPI transmits data one half-cycle ahead of the falling edge of the SPICLK signal and receives data on the falling edge of the SPICLK signal.
  - Rising edge without phase delay: SPICLK inactive-low. SPI transmits data on the rising edge of the SPICLK signal and receives data on the falling edge of the SPICLK signal.
  - Rising edge with phase delay: SPICLK inactive-low. SPI transmits data one half-cycle ahead of the falling edge of the SPICLK signal and receives data on the rising edge of the SPICLK signal.
- Simultaneous receive-and-transmit operation (transmit function can be disabled in software)
- Transmitter and receiver operations are accomplished through either interrupt-driven or polled algorithms.
- 16-level transmit and receive FIFO
- Delayed transmit control



The SPI operates in master or slave mode. The master initiates data transfer by sending the SPICLK signal. For both the slave and the master, data is shifted out of the shift registers on one edge of the SPICLK and latched into the shift register on the opposite SPICLK clock edge. If the CLOCK PHASE bit (SPICTL.3) is high, data is transmitted and received a half-cycle before the SPICLK transition. As a result, both controllers send and receive data simultaneously. The application software determines whether the data is meaningful or dummy data. There are three possible methods for data transmission:

- · Master sends data; slave sends dummy data
- · Master sends data; slave sends data
- Master sends dummy data; slave sends data

The master can initiate a data transfer at any time because it controls the SPICLK signal. The software, however, determines how the master detects when the slave is ready to broadcast data.



Figure 6-18. SPI



#### 6.6.3.2 Serial Communications Interface

The SCI is a two-wire asynchronous serial port, commonly known as a UART. The SCI module supports digital communications between the CPU and other asynchronous peripherals that use the standard non-return-to-zero (NRZ) format

The SCI receiver and transmitter each have a 16-level-deep FIFO for reducing servicing overhead, and each has its own separate enable and interrupt bits. Both can be operated independently for half-duplex communication, or simultaneously for full-duplex communication. To specify data integrity, the SCI checks received data for break detection, parity, overrun, and framing errors. The bit rate is programmable to different speeds through a 16-bit baud-select register.

Features of the SCI module include:

- Two external pins:
  - SCITXD: SCI transmit-output pin
  - SCIRXD: SCI receive-input pin
    - NOTE: Both pins can be used as GPIO if not used for SCI.
  - Baud rate programmable to 64K different rates
- Data-word format
  - One start bit
  - Data-word length programmable from one to eight bits
  - Optional even/odd/no parity bit
  - One or two stop bits
- Four error-detection flags: parity, overrun, framing, and break detection
- · Two wake-up multiprocessor modes: idle-line and address bit
- Half- or full-duplex operation
- Double-buffered receive and transmit functions
- Transmitter and receiver operations can be accomplished through interrupt-driven or polled algorithms with status flags.
  - Transmitter: TXRDY flag (transmitter-buffer register is ready to receive another character) and TX EMPTY flag (transmitter-shift register is empty)
  - Receiver: RXRDY flag (receiver-buffer register is ready to receive another character), BRKDT flag (break condition occurred), and RX ERROR flag (monitoring four interrupt conditions)
- Separate enable bits for transmitter and receiver interrupts (except BRKDT)
- NRZ (non-return-to-zero) format
- Auto baud-detect hardware logic
- 16-level transmit and receive FIFO

#### NOTE

All registers in this module are 8-bit registers. When a register is accessed, the register data is in the lower byte (bits 7–0), and the upper byte (bits 15–8) is read as zeros. Writing to the upper byte has no effect.



Figure 6-19. SCI Block Diagram

The major elements used in full-duplex operation include:

- A transmitter (TX) and its major registers:
  - SCITXBUF register Transmitter Data Buffer register. Contains data (loaded by the CPU) to be transmitted
  - TXSHF register Transmitter Shift register. Accepts data from the SCITXBUF register and shifts data onto the SCITXD pin, one bit at a time
- A receiver (RX) and its major registers:
  - RXSHF register Receiver Shift register. Shifts data in from the SCIRXD pin, one bit at a time
  - SCIRXBUF register Receiver Data Buffer register. Contains data to be read by the CPU. Data from a remote processor is loaded into the RXSHF register and then into the SCIRXBUF and SCIRXEMU registers
- A programmable baud generator
- Data-memory-mapped control and status registers enable the CPU to access the I<sup>2</sup>C module registers and FIFOs.

The SCI receiver and transmitter operate independently.



# 6.6.3.3 Inter-Integrated Circuit

The I<sup>2</sup>C module has the following features:

- Compliance with the Philips Semiconductors I<sup>2</sup>C-bus specification (version 2.1):
  - Support for 1-bit to 8-bit format transfers
  - 7-bit and 10-bit addressing modes
  - General call
  - START byte mode
  - Support for multiple master-transmitters and slave-receivers
  - Support for multiple slave-transmitters and master-receivers
  - Combined master transmit/receive and receive/transmit mode
  - Data transfer rate of from 10 kbps up to 400 kbps (I<sup>2</sup>C Fast-mode rate)
- One 4-word receive FIFO and one 4-word transmit FIFO
- One interrupt that can be used by the CPU. This interrupt can be generated as a result of one of the following conditions:
  - Transmit-data ready
  - Receive-data ready
  - Register-access ready
  - No-acknowledgment received
  - Arbitration lost
  - Stop condition detected
  - Addressed as slave
- An additional interrupt that can be used by the CPU when in FIFO mode
- Module enable/disable capability
- · Free data format mode

Figure 6-20 shows how the I<sup>2</sup>C peripheral module interfaces within the device.



Figure 6-20. I<sup>2</sup>C Peripheral Module Interfaces



#### 6.6.3.4 Multichannel Buffered Serial Port

The McBSP module has the following features:

- Compatible to McBSP in TMS320C28x/TMS320F28x DSP devices
- Full-duplex communication
- Double-buffered data registers that allow a continuous data stream
- · Independent framing and clocking for receive and transmit
- · External shift clock generation or an internal programmable frequency shift clock
- 8-bit data transfer mode can be configured to transmit with LSB or MSB first
- · Programmable polarity for both frame synchronization and data clocks
- · Highly programmable internal clock and frame generation
- Direct interface to industry-standard CODECs, Analog Interface Chips (AICs), and other serially connected A/D and D/A devices
- Works with SPI-compatible devices
- The following application interfaces can be supported on the McBSP:
  - T1/E1 framers
  - IOM-2 compliant devices
  - AC97-compliant devices (the necessary multiphase frame synchronization capability is provided.)
  - IIS-compliant devices
  - SPI
- McBSP clock rate,

$$CLKG = \frac{CLKSRG}{(1 + CLKGDV)}$$

where CLKSRG source could be LSPCLK, CLKX, or CLKR. Serial port performance is limited by I/O buffer switching speed. Internal prescalers must be adjusted such that the peripheral speed is less than the I/O buffer speed limit.

Figure 6-21 shows the block diagram of the McBSP module.



Figure 6-21. McBSP Block Diagram



#### 6.6.3.5 Universal Serial Bus Controller

The USB controller operates as a full-speed or low-speed function controller during point-to-point communications with USB host or device functions.

The USB module has the following features:

- USB 2.0 full-speed (12 Mbps) and low-speed (1.5 Mbps) operation
- Integrated PHY
- · Four transfer types: control, interrupt, bulk, and isochronous
- 32 endpoints
  - One dedicated control IN endpoint and one dedicated control OUT endpoint
  - 15 configurable IN endpoints and 15 configurable OUT endpoints
- Four KB dedicated endpoint memory: one endpoint may be defined for double-buffered 1023-byte isochronous packet size
- · Efficient transfers using DMA controller
  - Separate channels for transmit and receive for up to three IN endpoints and three OUT endpoints
  - Channel requests asserted when FIFO contains required amount of data



Figure 6-22. USB Block Diagram



#### 6.6.3.6 Controller Area Network

The CAN module has the following features:

- Fully compliant with CAN protocol, version 2.0B
- Supports data rates up to 1 Mbps
- Thirty-two mailboxes, each with the following properties:
  - Configurable as receive or transmit
  - Configurable with standard or extended identifier
  - Has a programmable receive mask
  - Individual identifier mask for each message object
  - Supports data and remote frame
  - Composed of 0 to 8 bytes of data
  - Uses a 32-bit time stamp on receive and transmit message
  - Protects against reception of new message
  - Holds the dynamically programmable priority of transmit message
  - Employs a programmable interrupt scheme with two interrupt levels
  - Employs a programmable alarm on transmission or reception time-out
  - Programmable FIFO mode for message objects
  - Message RAM parity check mechanism
- Low-power mode
- Programmable wake-up on bus activity
- Automatic reply to a remote request message
- Automatic retransmission of a frame in case of loss of arbitration or error
- 32-bit local network time counter synchronized by a specific message (communication in conjunction with mailbox 16)
- Self-test mode
  - Operates in a loopback mode receiving its own message. A "dummy" acknowledge is provided, thereby eliminating the need for another node to provide the acknowledge bit.

### **NOTE**

For a CANx Bit-CLK of 200 MHz, the smallest bit rate possible is 7.8125 kbps.

**Detailed Description** 



### 6.6.3.7 External Memory Interface

This EMIF memory controller is compliant with the JESD21-C SDR SDRAMs utilizing a 32-bit/16-bit data bus. The purpose of this EMIF is to provide a means for the CPU to connect to a variety of external devices.

### 6.6.3.7.1 Asynchronous Memory Support

The EMIF supports asynchronous memories:

- SRAMs
- NOR Flash memories

There is an external wait input that allows slower asynchronous memories to extend the memory access. The EMIF module supports up to three chip selects (EMIF\_CS[4:2]). Each chip select has the following individually programmable attributes:

- · Data bus width
- Read cycle timings: setup, hold, strobe
- · Write cycle timings: setup, hold, strobe
- · Bus turnaround time
- Extended wait option with programmable timeout
- · Select strobe option

## 6.6.3.7.2 Synchronous DRAM Support

The EMIF module supports 16-bit/32-bit synchronous DRAM (SDRAM), it has a single SDRAM chip select (EMIF\_CS[0]). SDRAM configurations supported are:

- One-bank, two-bank, and four-bank SDRAM devices
- Devices with eight, nine, ten, and eleven column addresses
- CAS latency of two or three clock cycles
- 16-bit/32-bit data bus width
- 3.3-V LVCMOS interface

Additionally, the EMIF supports placing the SDRAM in self-refresh and power-down modes. Self-refresh mode allows the SDRAM to be put in a low-power state while still retaining memory contents; since the SDRAM will continue to refresh itself even without clocks from the microcontroller. Power-down mode achieves even lower power, except the microcontroller must periodically wake up and issue refreshes if data retention is required. Note that the EMIF module does not support mobile SDRAM devices.



## **Device and Documentation Support**

## **Device Support**

## 7.1.1 Development Support

Texas Instruments (TI) offers an extensive line of development tools for the C28x family of MCUs, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules.

The following products support development:

### **Software Development Tools**

- Code Composer Studio Integrated Development Environment (IDE)
  - C/C++ Compiler
  - Code generation tools
  - Assembler/Linker
  - Cycle Accurate Simulator
- Application algorithms
- Sample applications code

## **Hardware Development Tools**

- Development and evaluation boards
- JTAG-based emulators XDS510<sup>™</sup> class, XDS560<sup>™</sup> emulator, XDS100v2, XDS200
- Flash programming tools

For a complete listing of development-support tools for the processor platform, visit the Texas Instruments website at www.ti.com. For technical questions, visit http://e2e.ti.com. For information on pricing and availability, contact the nearest TI field sales office or authorized distributor.

## 7.1.2 Device and Development Support Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all TMS320™ MCU devices and support tools. Each TMS320 MCU commercial family member has one of three prefixes: TMX, TMP, or TMS (for example, TMS320F28377D). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (with TMX for devices and TMDX for tools) through fully qualified production devices and tools (with TMS for devices and TMDS for tools).

Device development evolutionary flow:

**TMX** Experimental device that is not necessarily representative of the final device's electrical specifications

**TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification

**TMS** Fully qualified production device

Support tool development evolutionary flow:

**TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing

TMDS Fully qualified development-support product

Device and Documentation Support

110



TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PTP) and temperature range (for example, S). Figure 7-1 provides a legend for reading the complete device name for any family member.

For device part numbers and further ordering information, see the TI website (<a href="www.ti.com">www.ti.com</a>) or contact your TI sales representative.

For additional description of the device nomenclature markings on the die, see the *TMS320F28377D*, *TMS320F28375D*, *TMS320F28375D*, *TMS320F28374D* Delfino Microcontrollers Silicon Errata (literature number SPRZ412).



Figure 7-1. Device Nomenclature



## 7.2 Documentation Support

Extensive documentation supports all of the TMS320 MCU family generations of devices from product announcement through applications development. The types of documentation available include: data sheets and data manuals, with design specifications; and hardware and software applications.

The following documents can be downloaded from the TI website (www.ti.com):

#### **Data Manual and Errata**

SPRS880 TMS320F28377D, TMS320F28376D, TMS320F28375D, TMS320F28374D Dual-Core Delfino™ Microcontrollers Data Manual contains the pinout, signal descriptions, as well as electrical and timing specifications for the 2837xD devices.

SPRZ412 TMS320F28377D, TMS320F28376D, TMS320F28375D, TMS320F28374D Delfino Microcontrollers Silicon Errata describes known advisories on silicon and provides workarounds.

#### **Technical Reference Manual**

SPRUHM8 TMS320F2837xD Delfino Microcontrollers Technical Reference Manual details the integration, the environment, the functional description, and the programming models for each peripheral and subsystem in the 2837xD microcontrollers.

#### **CPU User's Guides**

**SPRU430 TMS320C28x CPU and Instruction Set Reference Guide** describes the central processing unit (CPU) and the assembly language instructions of the TMS320C28x fixed-point digital signal processors (DSPs). This Reference Guide also describes emulation features available on these DSPs.

**SPRUHS1 TMS320C28x Extended Instruction Sets Reference Guide** describes the architecture, pipeline, and instruction set of the TMU, VCU-II, and FPU accelerators.

### **Peripheral Guides**

SPRU566 TMS320x28xx, 28xxx DSP Peripheral Reference Guide describes the peripheral reference guides of the 28x DSPs.

#### **Tools Guides**

SPRU513 TMS320C28x Assembly Language Tools v6.2.4 User's Guide describes the assembly language tools (assembler and other tools used to develop assembly language code), assembler directives, macros, common object file format, and symbolic debugging directives for the TMS320C28x device.

SPRU514 TMS320C28x Optimizing C/C++ Compiler v6.2.4 User's Guide describes the TMS320C28x C/C++ compiler. This compiler accepts ANSI standard C/C++ source code and produces TMS320 DSP assembly language source code for the TMS320C28x device.

SPRU608 TMS320C28x Instruction Set Simulator Technical Overview describes the simulator, available within the Code Composer Studio for TMS320C2000 IDE, that simulates the instruction set of the C28x core.



#### 7.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 7-1. Related Links

| PARTS         | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------------|----------------|--------------|---------------------|---------------------|---------------------|
| TMS320F28377D | Click here     | Click here   | Click here          | Click here          | Click here          |
| TMS320F28376D | Click here     | Click here   | Click here          | Click here          | Click here          |
| TMS320F28375D | Click here     | Click here   | Click here          | Click here          | Click here          |
| TMS320F28374D | Click here     | Click here   | Click here          | Click here          | Click here          |

## 7.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

TI Embedded Processors Wiki Texas Instruments Embedded Processors Wiki. Established to help developers get started with Embedded Processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

#### 7.5 Trademarks

Delfino, Code Composer Studio, DSP/BIOS, PowerPAD, C2000, XDS510, XDS560, TMS320 are trademarks of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 7.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 7.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.



## 8 Mechanical Packaging and Orderable Information

## 8.1 Packaging Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## ZWT (S-PBGA-N337)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. This is a Pb-free solder ball design.
- D. Falls within JEDEC MO-275.



# PTP (S-PQFP-G176)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Falls within JEDEC MO-026

PowerPAD is a trademark of Texas Instruments.



# PTP (S-PQFP-G176)

# PowerPAD™ PLASTIC QUAD FLATPACK

## THERMAL INFORMATION

This PowerPAD  $^{\mathbf{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

NOTE: Keep—out features are identified to prevent board routing interference. These exposed metal features may vary within the identified area or be completely absent on some devices.

PowerPAD is a trademark of Texas Instruments







23-Jan-2014

#### PACKAGING INFORMATION

| Orderable Device  | Status  | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|-------------------|---------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                   | (1)     |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| TMS320F28376DPTPS | PREVIEW | HLQFP        | PTP     | 176  | 40      | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |
| TMS320F28376DPTPT | PREVIEW | HLQFP        | PTP     | 176  | 40      | TBD      | Call TI          | Call TI       | -40 to 105   |                |         |
| TMS320F28376DZWTS | PREVIEW | NFBGA        | ZWT     | 337  | 90      | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |
| TMS320F28376DZWTT | PREVIEW | NFBGA        | ZWT     | 337  | 90      | TBD      | Call TI          | Call TI       | -40 to 105   |                |         |
| TMS320F28377DPTPQ | PREVIEW | HLQFP        | PTP     | 176  | 40      | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |
| TMS320F28377DPTPS | PREVIEW | HLQFP        | PTP     | 176  | 40      | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |
| TMS320F28377DPTPT | PREVIEW | HLQFP        | PTP     | 176  | 40      | TBD      | Call TI          | Call TI       | -40 to 105   |                |         |
| TMS320F28377DZWTQ | PREVIEW | NFBGA        | ZWT     | 337  | 90      | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |
| TMS320F28377DZWTS | PREVIEW | NFBGA        | ZWT     | 337  | 90      | TBD      | Call TI          | Call TI       | -40 to 105   |                |         |
| TMS320F28377DZWTT | PREVIEW | NFBGA        | ZWT     | 337  | 90      | TBD      | Call TI          | Call TI       | -40 to 105   |                |         |
| TMX320F28377DPTPT | ACTIVE  | HLQFP        | PTP     | 176  | 1       | TBD      | Call TI          | Call TI       | -40 to 105   |                | Samples |
| TMX320F28377DZWTT | ACTIVE  | NFBGA        | ZWT     | 337  | 1       | TBD      | Call TI          | Call TI       | -40 to 105   |                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

23-Jan-2014

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>