# Every Walk's a Hit: Making Page Walks Single-Access Cache Hits

Chang Hyun Park, Ilias Vougioukas, Andreas Sandberg, and David Black-Schaffer





# Today's Virtual Memory Translations don't scale

- TLB reach is not scaling with DRAM
  - 8 MB/4 GB when using 4 KB/2 MB pages<sup>1</sup>
- TLB misses resolved with Page Table Walks
  - Four serial memory accesses required
- Page Walk Caches help by skipping levels
- 1.1 ~ 2.5 (avg 1.5) memory accesses per TLB miss
  - Workloads with memory sizes up to 8GB



| Coverage <sup>2</sup> | # mem access<br>per walk |
|-----------------------|--------------------------|
| 48 MB                 | 1                        |
| 4 GB                  | 2                        |
| 2 TB                  | 3                        |
| > 2 TB                | 4                        |



Page Walker Cache coverages don't scale! E.g. Larger memory sizes, 5-level page tables



#### Past Proposals: Require large contiguous physical memory

Address Translation with Prefetching (ASAP)<sup>1</sup> - Prefetch leaf nodes



• Elastic Cuckoo Page Tables (ECPT)<sup>2</sup> – multi-way hash PTs





## Challenge: Contiguous Physical Memory

- Page table allocation is a critical task
  - Cannot fail, cannot take too long (e.g. tail latency!)
- Difficult to get large physically contiguous memory allocations
  - Availability of contiguous memory is not guaranteed
- Implications: guarantee contiguous allocations or suffer latency spikes or PT allocation failures

Can we have a scalable page walk that does not need contiguity guarantees?





#### Our Work

**Problem:** Page table walks → 1.1-2.5 accesses (incl. DRAM), Large physically contiguous memory

**Solution:** Making Page Table Walks Single-access Cache Hits

<u>Flatten</u> the page table

Prioritize the page table in the cache





### Conventional (4-level tree) Page Tables





**arm** Research

#### Flattening two levels





Gather the scattered L1 Page tables of a L2 into one L2+L1 flattened page table

Flattened nodes stored in 2MB pages: leverages existing OS 2MB support



## Flattening the Page Table





Flattening reduces serial memory accesses 4 → 2

Trade-off memory space for shorter page table walks



### Various Combinations of Flattening



#### What if a 2MB Allocation Fails?

- 1. Allocating root node
- 2. Allocating L2+L1



Note: Flattened L2+L1 may coexist with unflattened L2 and L1 PTs





#### HW and SW Changes





#### Flattening and 2 MB data pages

Conventional PT and 2 MB Data



Replicated 2MB entries



Flattening + non-flattening



2 MB Data pointed by L2 PT entries

Flattened Entries can point to each sub-4 KB data page of 2 MB page

Requires more PT entries, bad cache performance

Don't flatten 1 GB regions with many large pages!



## Summary: Flattening

Conventional 4-level Page Table



Flattened Page Table



- Flattening reduces serial memory accesses
  - 4 → 2 memory accesses
  - In practice: 1.5 → 1 memory accesses (PWC)
- Memory access are still missing the cache
  - Long latency accesses to the DRAM

Can we do something about the DRAM accesses?



# Prioritize Keeping Page Table in the Cache

- Workloads with high TLB miss show high data cache miss ratio
  - L2: 95% miss ratio, L3: 80% miss ratio

→ Cache page table instead!

Insight: PTE covers 64 cachelines

→ 64x as likely to see reuse

- Simple solution: bias replacement to keep page table entries
  - 99x more likely to evict data



| L3 Miss ratio     | Data  | PT Walk |
|-------------------|-------|---------|
| Normal            | 99.1% | 54.5%   |
| PT Prioritization | 99.5% | 14.7%   |

Data miss ratio hardly changed, walker miss rate improved by 3.7x





#### **Evaluation Methodology**

- Simulation infrastructure
  - Gem5
  - System-call emulation mode
- Graph, bioinformatics, SPEC CPU, linear classifiers, microbenchmarks

| Component               | Configuration                                                                     |
|-------------------------|-----------------------------------------------------------------------------------|
| Processor               | 2GHz, OoO x86                                                                     |
| Caches                  | L1 I/D: 32KB, 8-way<br>L2: 256KB, 8-way<br>L3: 16MB, 8-way                        |
| Memory                  | DDR4-2400, 4 channels                                                             |
| L1 TLB                  | 64-entry, 4-way, 4KB<br>32-entry, 4-way, 2MB                                      |
| L2 TLB                  | 1,536-entry, 12 way<br>(Shared by 4KB and 2MB)                                    |
| Page Structure<br>Cache | 4-entry L4 cache entries<br>4-entry L3 cache entries<br>24-entry L2 cache entries |





#### Performance Results

Both: 9.2%

Prioritization: 6.8%

Flattening: 2.3%





Outperforms prior work using smaller chunks (2MB) of contiguous memory



#### Looking further into the results







Flattening alone (little benefit)
50.9 → 46.3 cycles (avg)

Prioritization
50.9 → 33.0 cycles (avg)

Both 50.9 → 29.1 cycles (avg)





#### **Energy implications**



ASAP issues prefetches for leaf page table entries

→ Increased cache accesses

ECPT issues multiple concurrent memory accesses,
 → Increased cache and memory accesses

Flattening reduces number of accesses per walk

Reduced cache accesses

Prioritization increases cache hits for walks

→ Reduced memory accesses

Flattening and Prioritization reduces both memory and cache accesses



#### More in the Paper

- Flattening
  - How we support large page data
  - Various flattening options
  - Flattening for virtualization
  - Supporting recursive PTs (Windows)
- Results
  - Multi-core results
  - Virtualization results
  - Performance results with different cache size
  - Case study: flattening for mobile systems



#### Conclusion

- Page table walks need to be short
  - Current page walk caching does not scale
  - Prior work require large contiguous physical memory and has no fallback path

- Flattening and Prioritizing -> Single-access cache hitting page walks
  - Simple: Uses existing large pages for the page table
  - Practical: Provides graceful fallback when large pages are not available
  - **Results:** Performance gains 9.2% (14.0% in virtualized systems) Energy reductions (5.1% cache, 4.7% memory)



# Every Walk's a Hit: Making Page Walks Single-Access Cache Hits

Chang.Hyun.Park@it.uu.se, Ilias.Vougioukas@arm.com, Andreas.Sandberg@arm.com, and David.Black-Schaffer@it.uu.se



