# CS 677 Project Proposal: Pattern Recognition Applications in VLSI

Ian S. Jackson

Lane Department of Computer Science and Electrical Engineering
West Virginia University
Morgantown, United States
isj0001@mix.wvu.edu

### I. INTRODUCTION

The integration of pattern recognition techniques into VLSI design has allowed for enhancing the efficiency and performance of integrated circuit design. As the complexity and demand of semiconductor manufacturing and design grows, leveraging machine learning becomes increasingly important in addressing challenges such as defect detection, and timing analysis. This proposal outlines two potential projects that explore the application of pattern recognition in areas of VLSI.

# II. POTENTIAL PROJECTS

A. Defect Detection in Semiconductor Wafers Using Image Classification

**Objective:** The objective of this project is to develop a machine learning model capable of classifying wafer images into different defect categories. By leveraging image classification techniques, the system can automate the defect detection process and provide insights into common failure modes.

**Dataset:** The targeted dataset for this project is the WM-811K Wafer Map Dataset [1]. The dataset contains 811,457 wafer maps collected from 46,393 lots in real-world fabrication, with defect types of: Center, Donut, Edge-Loc, Edge-Ring, Loc, Random, Scratch, Near-full, and none.

**Model Development:** The project will use CNNs to extract features and classify defects. As well as, experiment with alternative models such as support vector machines (SVMs) or decision trees with manually extracted image features. The model will be evaluated by metrics such as accuracy, precision, recall, and F1-score to evaluate model performance.

This project aims to deliver: A trained and validated machine learning model capable of accurately classifying semi-conductor wafer defects, visualizations of correctly classified and misclassified images, and a comprehensive report summarizing the methodology, results, and recommendations for further enhancements.

# B. Predicting Timing Violations in VLSI Circuits

**Objective:** The objective of this project is to develop a machine learning model that predicts potential timing violations based on circuit design parameters and layout data. This predictive tool will help identify high-risk areas during the early stages of design, minimizing the likelihood of post-layout fixes.

**Dataset:** This project will utilize benchmark or open-source VLSI datasets containing circuit design parameters, layout data, and timing information. Using open-source VLSI tools such as OpenTimer [2] or OpenROAD [3], the simulation of timing constraints and the extraction of relevant design parameters can be obtained.

**Model Development:** The development will consist of train machine learning models such as linear regression, support vector machines (SVMs), and neural networks to predict timing violations. The model will be evaluated using standard metrics such as precision, recall, F1-score, and mean squared error (MSE). The model's predictions will be compared against the ground truth timing data.

This project aims to deliver: A machine learning model capable of predicting timing violations with high accuracy, insights into the design characteristics most associated with timing risks, and visualizations of predicted high-risk paths for improved understanding and decision-making.

### III. COMPARISON OF OPTIONS

Both Option A (Defect Detection) and Option B (Predicting Timing Violations) apply pattern recognition to VLSI but focus on different challenges: manufacturing quality or design reliability. Option A does not require any EDA tools to achieve the objective; however, option B requires the use of open source EDA tools to extract design parameters and timing information. With Option B, there might be the issue of dataset accessibility, as the availability of open-source VLSI datasets with large number of designs may be limited.

# IV. CONCLUSION

Either project topic will provide valuable insights into the application of pattern recognition in VLSI design. These both align with the course objectives as well as my area of work.

### REFERENCES

- [1] Q. Yi, "WM811K Wafer Map Dataset," Kaggle, 2020. Available: https://www.kaggle.com/datasets/qingyi/wm811k-wafer-map. [Accessed: Jan. 28, 2025].
- [2] OpenTimer, "OpenTimer: A High-Performance Timing Analysis Tool," [Online]. Available: https://github.com/OpenTimer/OpenTimer. [Accessed: 28-Jan-2025].
- [3] The OpenROAD Project, "OpenROAD: An Open-Source EDA Tool," [Online]. Available: https://github.com/The-OpenROAD-Project/OpenROAD. [Accessed: 28-Jan-2025].