# CHENGYI ZHANG

+1(341) 766-9131  $\diamond$  Berkeley, CA

iansseijelly@berkeley.edu Github Page Personal Site

### **EDUCATION**

University of California, Berkeley, Bachelor of Arts, Computer Science

Expected 2024

GPA: **3.975**/4 (Dean's List)

Selected Coursework: **EECS151** Digital Design and Integrated Circuits, **CS152** Computer Architecture and Engineering, **ELENG105** Microelectronic Devices and Circuits, **EECS251B** Advanced Digital Circuits, **CS61C** Computer Architecture & Machine Structures, **ELENG140** Linear Integrated Circuits

### **SKILLS**

| Digital Design | Verilog, Chisel, Chipyard, Firesim, VCS, Verilator, Innovus, Genus, Voltus, Vivado |
|----------------|------------------------------------------------------------------------------------|
| Analog Design  | Cadence Virtuoso, ADE-L Simulation, H-SPice and LT-SPice Simulation, SQL           |
| Programming    | C, RISC-V Assembly, Python, Scala, Java, MatLab, Javascript                        |
| Data Analysis  | Numpy Pandas Seaborn Matplotlib Sklearn                                            |

### **EXPERIENCE**

Student Researcher SLICE Lab @ Berkelev Aug 2022 - Present

Berkeley, CA

- Advised by Dima Nikiforov and Professor Sophia Shao.
- Research interests include: Design and Simulation Infrastructure, General-Purpose Hardware Architecture, Robotics SoC accelerator, and Hardware-Software Co-design. See research projects for details.

# Student Researcher & Developer

Jan 2022 - Present

Berkeley, CA

ACE Lab @ Berkeley

- Advised by Professor Dan Garcia.
- Research interests include: automatic question generator, autograder, class project development
- Re-Developed CS10's Fa2022 Project V: Pyturis. Developed the GUI to decouple from non-builtin libraries. Developed the external autograder on online assessment platform Priarielearn to improve the autograding process's robustness, accuracy, and convenience.

### Academic Student Employee

Jan 2022 - Present Berkeley, CA

UC Berkeley

• Computer Science Mentor, Junior Mentor, CS61C: Intro to Computer Architecture, Sp2022

- Course Reader, EECS151: Digital Design, Fa2022
- Course Teaching Assistance, EECS151: Digital Design, Sp2023

# CPU Design Verification Intern

May 2023 - August 2023

Apple

Cupertino, CA

• Detail not disclosed due to confidentiality constraints.

#### RESEARCH PROJECTS

RoSE, Hardware Software Cosimulation Pre-Silicon Full-Stack Robotics SoC Evaluation Infrastructure

- Extended the hardware simulator portion, Firesim, to use its experimental feature of local FPGA deployment
- Extended the software simulator portion, Airsim, to simulate with autonomous vehicle model

- Conducted exploratory data analysis across different software and hardware architecture for the optimal design points under specific workloads. Sweep over different synchronization granularity and time scales to characterize the accuracy-efficiency tradeoff of the infrastructure.
- Paper submitted to and published in ISCA 2023.
- Currently rearchitecting and implementing the hardware peripheral model for sensor inputs in chisel to support multi-tenant, latency and bandwidth aware, fully configurable generation of polling, streaming, interrupt, and Direct Memory Access typed sensor inputs.

# Multi-FPGA Firesim, partitioned cycle-accurate FPGA accelerated RTL simulation

- Established connection over the QSFP optical port of Alveon U250 Accerlerator Card FPGAs through the Interlaken 150G and Aurora 64B66B Vivado IP core.
- Measured the latency-throughput tradeoff of the connector and the transceiver in simulation.
- Currently stepping into mapping the design onto physical card and developing the infrastructure.

BaceQG, configurable, randomized, difficulty-balancing Boolean Algebra Circuit & Expression Question Generator.

- This project is done in ACE Lab @ Berkeley.
- Designed the rule-based generator architecture and devised an automatic difficulty control algorithm.
- Implemented the generator program in python and integrated it to an online assessment platform, Prairielearn.
- Scripted the generation flow for fully automated, multiple-configurations generation.

### COURSE PROJECTS

# Verilog CPU, single core in-order RISC-V processor

EECS151

- Designed and implemented a CPU with RISC-V instruction set architecture and a 3-stage pipeline using Verilog,
  7nm ASAP standard cells, and using Cadence Innovus and Synopsys VCS as simulation, verification, synthesis,
  and PAR tools.
- Coded the Arithmetic Logic Unit, Register File, Immediate Generator, Control Signal, and Memories.
- Implemented bypassing paths for data hazards and reordered the PC logic before fetching stage for control hazards.
- Implemented a direct-mapped, write-back cache, and an Memory controller to improve interface clarity.

## NumC, high-performance library for Matrix Operation

CS61C

- Coded a library for matrix allocation, addition, multiplication, and power using naive C code.
- Accelerated the matrix multiplication operation by 64 times and power operation by 743 times compared to naive C implementation. Achieved the optimization by implementing SIMD using Intel vector Intrinsics, MIMD using OpenMP, fast exponentiation algorithm, matrix transposition, loop unrolling, and cache blocking.

## LCD Driver, high frequency, low-power analog driver for LCD Display

EE140

- Designed an analog folded telescopic differential amplifier for driving an RC-modeled LCD Display matrix with a given digital input.
- Reached a low power consumption of 0.542mW and a settling error of 0.105% within 180ns delay.
- The design has a full output voltage swing of 1.4V and a stable phase margin of 75 degrees. It has a PSRR of 51.5dB and a CMRR of 73dB, showing good noise rejection ratio

## UCIE, high speed chiplets interconnect standard in Chipyard

EECS251B

• Designing and Implementing the sideband channel and relevant modules