# Flynn's Taxonomy

- SISD Single instruction stream, single data stream
- SIMD Single instruction stream, multiple data streams
  - Extend pipelined execution of many data operations, superscalar
  - Simultaneous parallel data operations in most instruction set. E.g. SSE( streaming SIMD extensions), AVX
  - New: <u>SIMT</u> Single Instruction Multiple Threads (for GPUs)
- MISD Multiple instruction streams, single data stream
  - No commercial implementation
- MIMD Multiple instruction streams, multiple data streams
  - Tightly-coupled MIMD (shared memory, NUMAs), OpenMP and Pthreads
  - Loosely-coupled MIMD (distributed memory system, e.g. cluster),
     MPI

### Advantages of SIMD architectures

- 1. Can exploit significant data-level parallelism for:
  - A set of applications has significant datalevel parallelism

Matrix-oriented scientific computing
Media-oriented image and sound processors
Tensor-oriented Al applications (training, inference)

- 2. More energy efficient than MIMD
  - Only needs to fetch one instruction per multiple data operations, rather than one instr. per data op.
  - 2. Makes SIMD attractive for personal mobile devices
- 3. Allows programmers to continue thinking sequentially

# SIMD parallelism

- SIMD architectures
  - A. Vector architectures, extends pipelined execution (SI) of many data operations (MD).
    - SIMD extensions for mobile systems and multimedia applications, multimedia extensions (MMX) in 1996, streaming SIMD extensions (SSE), advanced vector extensions (AVX)
  - B. Graphics Processor Units (SIMT, GPUs)



#### Example of vector architecture

- RV64V → RV64G, RV64V extended RV64G with vector instructions, here RV (RISC-V)
  - RISC-V (pronounced "risk-five") is an open standard instruction set architecture (ISA) based on established reduced instruction set computer (RISC) principles.
- Vector registers
  - Each register holds a 32-element, 64 bits/element vector
  - Register file has 16 read ports and 8 write ports, A register file is an array of processor registers in a central processing unit (CPU).
- Vector functional units FP add and multiply
  - Fully pipelined
  - Data and control hazards are detected
- Vector load-store unit
  - Fully pipelined
  - One word per clock cycle after initial latency
- Scalar registers
  - 31 general-purpose registers
  - 32 floating-point registers
  - Provide data as input to the vector functional units
  - Compute addresses to pass to the vector load/store unit

### Optimizations

- 1. <u>Multiple Lanes</u> (多条车道) → processing more than one element per clock cycle
- 2. <u>Vector Length Registers</u> (向量长度寄存器) → handling non-32 wide vectors
- 3. <u>Vector Mask Registers</u> (向量遮罩寄存器) → handling IF statements in vector code
- 4. <u>Memory Banks</u> (内存组) → memory system optimizations to support vector processors
- 5. <u>Stride</u> (步幅) → handling multi-dimensional arrays
- 6. <u>Scatter-Gather</u> (分散-集中) → handling sparse matrices
- 7. <u>Programming Vector Architectures</u> (向量体系结构编程) → program structures affecting performance

Question: how these optimizations map to MPI and OpenMP?

### 1. A four lane vector unit

- RV64V instructions only allow element N of one vector to take part in operations involving element N from other vector registers → this simplifies the construction of a highly parallel vector unit
  - Lane → contains one portion of the vector register elements and one execution pipeline from each functional unit
  - Analog with a highway with multiple lanes!!



### **Optimizations**

- 1. <u>Multiple Lanes</u> (多条车道) → processing more than one element per clock cycle
- 2. <u>Vector Length Registers</u> (向量长度寄存器) → handling non-32 wide vectors
- 3. <u>Vector Mask Registers</u> (向量遮罩寄存器) → handling IF statements in vector code
- 4. <u>Memory Banks</u> (内存组) → memory system optimizations to support vector processors
- 5. <u>Stride</u> (步幅) → handling multi-dimensional arrays
- 6. <u>Scatter-Gather</u> (分散-集中) → handling sparse matrices
- 7. <u>Programming Vector Architectures</u> (向量体系结构编程) → program structures affecting performance

Question: how these optimizations map to MPI and OpenMP?

## 4. Memory banks

- Memory system must be designed to support high bandwidth for vector loads and stores
  - Memory start-up time: get the first word from memory in to a register
- Spread accesses across multiple banks
  - Control bank addresses independently
  - Load or store non-sequential words
  - Support multiple vector processors sharing the same memory
- Example:
  - 32 processors, each generating 4 loads and 2 stores/cycle
  - Processor cycle time is 2.167 ns, DRAM bank busy time (and bank latency) is 15 ns or about 67 M per second.
  - How many minimum memory banks needed to allow all processors to run at the full memory bandwidth (no bank conflicts)?
    - 32 processors x 6 =192 memory accesses,
    - 15ns DRAM cycle /2.167ns processor cycle≈7 processor cycles
    - $7 \times 192 \rightarrow 1344!$

#### Memory Banks & Full Memory Bandwidth

 No bank conflict is a critical condition for achieving full memory bandwidth.





### Theoretical Memory Bandwidth

- DRAM clock frequency
- Number of data transfers per clock: Two, in the case of "double data rate" (DDR, DDR2, DDR3, DDR4) memory.
- Memory bus (interface) width: Each DDR, DDR2, or DDR3 memory interface is 64 bits wide. Those 64 bits are sometimes referred to as a "line."
- Number of interfaces: Modern personal computers typically use two memory interfaces (dual-channel mode) for an effective 128-bit bus width.
- For example, a computer with dual-channel memory and one DDR2-800 module per channel running at 400 MHz would have a theoretical maximum memory bandwidth of:
- 400,000,000 clocks per second × 2 transfers per clock × 64 bits per line × 2 interfaces = 102,400,000,000 (102.4 billion) bits per second (in bytes, 12,800 MB/s or 12.8 GB/s)

### Memory operations

- Load/store operations move groups of data between registers and memory
- Three types of addressing
  - Unit stride
    - Contiguous block of information in memory
    - Fastest: always possible to optimize this
  - Non-unit (constant) stride
    - Harder to optimize memory system for all possible strides
    - Prime number of data banks makes it easier to support different strides at full bandwidth
  - <u>Indexed</u> (gather-scatter)
    - Vector equivalent of register indirect
    - Good for sparse arrays of data
    - Increases number of programs that vectorize

## Roofline performance model

- Basic idea:
  - Peak floating-point performance as a function of arithmetic intensity
  - Ties together floating-point performance and memory performance

C

- <u>Arithmetic intensity</u> (计算密度、计算访存比)→ Floating-point operations per byte read
- Max Attainable GFLOPs/sec = Min (Peak Memory BW × Arithmetic Intensity, Peak Floating Point Performance)
   Stream is a benchmark for memory performance



Dense matrix operations scale with problem size but sparse matrix operations do not!!

## Examples

Roofline: on the sloped portion of the roof the performance is limited by the memory bandwidth, on the flat portion it is limited by peak floating point performance



#### C. Graphical Processing Unit - GPU

- Given the hardware invested to do graphics well, how can it be supplemented to improve performance of a wider range of applications (General-purpose GPU)?
- Basic idea:
  - Heterogeneous execution model
    - CPU is the host, GPU is the device
  - Develop a C-like programming language for GPU
    - Compute Unified Device Architecture (CUDA)
    - OpenCL for vendor-independent language
  - Unify all forms of GPU parallelism as CUDA thread
  - Programming model: "Single Instruction Multiple Thread" (SIMT)

### Threads, blocks, and grid (CUDA terminology)

- A <u>CUDA thread</u> is associated with each data element
  - CUDA threads → thousands of threads are utilized to various styles of parallelism: multithreading, SIMD, MIMD, ILP
- CUDA threads with index are organized into <u>thread</u> <u>blocks</u>
  - Thread Blocks: groups of up to 512 elements
  - Executed on Multithreaded SIMD Processor. hardware that executes a whole thread block (32 elements executed per SIMD thread at a time)
- Thread Blocks with index are organized into a <u>grid</u>
  - Blocks are executed independently and in any order
  - Different blocks cannot communicate directly but can coordinate using atomic memory operations in Global Memory
- CUDA thread management handled by GPU hardware and CUDA runtime not by applications or OS
  - A multiprocessor composed of multithreaded SIMD processors
  - A Thread Block Scheduler (Hardware)

#### Terms used in this chapter to official NVIDIA/CUDA

|                      | Academic                                    |                                                | Industry                            |                                                                                                                                                                   |
|----------------------|---------------------------------------------|------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type                 | Descriptive name                            | Closest old term<br>outside of GPUs            | Official<br>CUDA/NVIDIA<br>GPU term | Short explanation                                                                                                                                                 |
| Program abstractions | Vectorizable<br>Loop                        | Vectorizable Loop                              | Grid                                | A vectorizable loop, executed on the GPU, made up of one or more Thread Blocks (bodies of vectorized loop) that can execute in parallel                           |
|                      | Body of<br>Vectorized<br>Loop               | Body of a (Strip-<br>Mined)<br>Vectorized Loop | Thread Block                        | A vectorized loop executed on a multithreaded SIMD Processor made up of one or more threads of SIMD instructions. They can communicate via local memory           |
|                      | Sequence of<br>SIMD Lane<br>Operations      | One iteration of a<br>Scalar Loop              | CUDA Thread                         | A vertical cut of a thread of SIMD instructions corresponding to one element executed by one SIMD Lane. Result is stored depending on mask and predicate register |
| Machine object       | A Thread of SIMD Instructions (SIMD Thread) | Thread of Vector<br>Instructions               | Warp                                | A traditional thread, but it only contains SIMD instructions that are executed on a multithreaded SIMD Processor. Results stored depending on a perelement mask   |
|                      | SIMD<br>Instruction                         | Vector Instruction                             | PTX<br>Instruction                  | A single SIMD instruction executed across SIMD Lanes                                                                                                              |

#### Terms used in this chapter to official NVIDIA/CUDA

| Processing hardware | Multithreaded<br>SIMD<br>Processor | (Multithreaded)<br>Vector Processor      | Streaming<br>Multiprocessor      | A multithreaded SIMD Processor executes threads of SIMD instructions, independent of other SIMD Processors                                                |
|---------------------|------------------------------------|------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Thread Block<br>Scheduler          | Scalar Processor                         | Giga Thread<br>Engine            | Assigns multiple Thread Blocks (bodies of vectorized loop) to multithreaded SIMD Processors                                                               |
|                     | SIMD Thread<br>Scheduler           | Thread Scheduler in a Multithreaded CPU  | Warp<br>Scheduler                | Hardware unit that schedules and issues threads of SIMD instructions when they are ready to execute; includes a scoreboard to track SIMD Thread execution |
|                     | SIMD Lane                          | Vector Lane                              | Thread<br>Processor              | A SIMD Lane executes the operations in a thread of SIMD instructions on a single element. Results stored depending on mask                                |
| Memory hardware     | GPU Memory                         | Main Memory                              | Global<br>Memory                 | DRAM memory accessible by all multithreaded SIMD Processors in a GPU                                                                                      |
|                     | Private Memory                     | Stack or Thread<br>Local Storage<br>(OS) | Local Memory                     | Portion of DRAM memory private to each SIMD Lane                                                                                                          |
|                     | Local Memory                       | Local Memory                             | Shared<br>Memory                 | Fast local SRAM for one multithreaded SIMD<br>Processor, unavailable to other SIMD Processors                                                             |
|                     | SIMD Lane<br>Registers             | Vector Lane<br>Registers                 | Thread<br>Processor<br>Registers | Registers in a single SIMD Lane allocated across a full Thread Block (body of vectorized loop)                                                            |

#### Example: multiply two vectors of length 8192

C code version:

```
// Invoke DAXPY
daxpy(n, 2.0, x, y);
// DAXPY in C
void daxpy(int n = 8192, double a, double *A, double *B, double *C)
{
     for (int i = 0; i < n; ++i)
        A[i] = B[i] * C[i];
}
// Invoke DAXPY with 512 threads point int nblocks = (n+511) / 512;
```

#### CUDA version:

It seems that we are programming on a CUDA thread at element level.
 (Abstraction: SIMT)

Q: Principle differences between C SIMD and CUDA SIMT?

```
// Invoke DAXPY with 512 threads per Thread Block
// code in C
int nblocks = (n + 511) / 512;
daxpy<<<nblocks, 512 >>>(n, 2.0, A, B, C);
// DAXPY in CUDA
  _global___ void daxpy (int n, double a, double *A,
                        double *B, double *C)
          int i = blockIdx.x*blockDim.x + threadIdx.x;
          if (i < n)
                    A[i] = B[i] * C[i];
```

#### Example: multiply two vectors of length 8192





32 elements (CUDA threads) per SIMD thread (Warp) x 16 SIMD threads=512 elements per thread block

→ 512 elements (CUDA threads) per thread block, SIMD instruction executes 32 elements at a time

Grid size = 8192 vector elements / 512 elements per block = 16 thread blocks

- Thread block scheduler → assigns a thread block to a multithreaded SIMD processor
- Current-generation GPUs (Pascal P100) have 56 multithreaded SIMD processors (Streaming processors)



#### Terms in CUDA Prog. Model vs GPU Architecture



CUDA Grid contains 4 thread blocks





Warps of a CUDA thread block can be viewed as SIMD threads in GPU architecture concurrently running on a SIMD processor and scheduled by SIMD thread scheduler.



**CUDA Thread** 

SIMD processor's lane

### Threads, blocks, and grid example



**Figure 4.14** Simplified block diagram of a multithreaded SIMD Processor. It has 16 SIMD Lanes. The SIMD Thread Scheduler has, say, 64 independent threads of SIMD instructions that it schedules with a table of 64 program counters (PCs). Note that each lane has 1024 32-bit registers.



Figure 4.16 Scheduling of threads of SIMD instructions. The scheduler selects a ready thread of SIMD instructions and issues an instruction synchronously to all the SIMD Lanes executing the SIMD thread. Because threads of SIMD instructions are independent, the scheduler may select a different SIMD thread each time.

### NVIDIA GPU memory structures

- Each SIMD Lane (CUDA Thread) has private section of off-chip DRAM
  - "Private memory", not shared by any other lanes (CUDA Thread)
  - Contains stack frame, register spilling, and private variables that don't fit in the registers.
  - Recent GPUs cache this private memory in L1 and L2 caches
- Each multithreaded SIMD processor also has local memory (Shared Memory) that is on-chip
  - Shared by SIMD lanes / threads within a block only
  - Latency is 100x lower than GPU Memory.
  - Threads can access data in local memory loaded from global memory by other threads within the same thread block
- The off-chip memory shared by SIMD processors is GPU memory (Global memory)
  - Host can read and write GPU memory



#### Figure 4.18 GPU Memory structures.

- GPU Memory (Global Memory) shared by all Grids (vectorized loops),
- <u>Local Memory (Shared Memory)</u> shared by all threads of SIMD instructions within a thread block (body of a vectorized loop).
- Private Memory private to a single CUDA thread.

#### Terminology (GPU hardware)

#### Threads of SIMD instructions

- Each has its own PC
- Thread scheduler uses scoreboard to dispatch
- No data dependencies between threads!
- Keeps track of up to e.g. 48 threads of SIMD instructions
  - Hides memory latency

#### Thread block scheduler

 Schedule thread blocks to SIMD processors, each thread block is split to manageable sets (warps) (e.g. 32 CUDA threads / warp) and assigned to SIMD threads running on a SIMD processor.

### Within each SIMD processor:

- 16 or 32 SIMD lanes
- Wide and shallow compared to vector processors

## Conditional branching

- GPU branch hardware uses:
  - Internal mask registers
  - Branch synchronization stack
    - Entries consist of masks for each SIMD lane
    - i.e. which threads commit their results (all threads execute)
  - Instruction markers to manage when a branch diverges into multiple execution paths
    - Push on divergent branch
  - ...and when paths converge
    - Act as barriers
    - Pops stack
- Per-thread-lane 1-bit predicate register, specified by programmer

# Example

if (X[i] != 0)X[i] = X[i] - Y[i];else X[i] = Z[i];

ld.global.f64 RD0, [X+R8] setp.neq.s32 P1, RD0, #0 @!P1, bra ELSE1, \*Push

ld.global.f64 RD2, [Y+R8]

RD0, RD0, RD2 sub.f64

st.global.f64 [X+R8], RD0

@P1, bra

with \*Push, \*Comp, \*Pop indicating the branch synchronization markers inserted by the PTX assembler that push the old mask, complement the current mask, and pop to restore the old mask

; RD0 = X[i]

; P1 is predicate register 1

; Push old mask, set new mask bits

; if P1 false, go to ELSE1

; RD2 = Y[i]

Q. How ; Difference in RD0 the PTX

X[i] = RD0

codes are ;bitwise complement mask bitsexecuted

; if P1 true, go to ENDIF1

on GPU?

SIMT

ELSE1: Id.global.f64 RD0, [Z+R8]

ENDIF1, \*Comp

st.global.f64 [X+R8], RD0

; X[i] = RD0

; RD0 = Z[i]

; pop to restore old mask

**ENDIF1**: <next instruction>, \*Pop

Note: a thread has 64 vector components, each a 32 bit floating point

# Example

```
if (X[i] != 0)

X[i] = X[i] - Y[i];

else

X[i] = Z[i];
```

with \*Push, \*Comp, \*Pop indicating the branch synchronization markers inserted by the PTX assembler that push the old mask, complement the current mask, and pop to restore the old mask



#### Pascal architecture innovations

- Each SIMD processor has
  - Two SIMD thread schedulers, two instruction dispatch units
  - Two sets of 16 SIMD lanes (SIMD instruction width=32, chime=2 cycles), 16 load-store units, 4 special function units
  - Thus, two threads of SIMD instructions are scheduled every two clock cycles
- Fast single-precision, double-precision, and half-precision floating-point arithmetic: The single precision floating-point is up to 10 TeraFLOP/s. Double-precision is at 5 TeraFLOP/s, and half-precision is about at 20 TeraFLOP/s when expressed as 2-element vectors.
- High-bandwidth memory: Stacked, high-bandwidth memory (HBM2) has a wide bus with 4096 data wires running at 0.7 GHz offering a peak bandwidth of 732 GB/s, which is more than twice as fast as previous GPUs.
- High-speed chip-to-chip interconnect: Pascal GP100 introduces the NVLink communication channel that supports data transfers of up to 20 GB/s in each direction.

# Loop-level parallelism

- Focuses on determining whether data accesses in later iterations are dependent on data values produced in earlier iterations
  - Loop-carried dependence

#### Example 1:

```
for (i=999; i>=0; i=i-1)
x[i] = x[i] + s;
```

No loop-carried dependence

### Loop-level parallelism example 2

- S1 and S2 use values computed by S1 in previous iteration
- S2 uses value computed by S1 in same iteration
- There are two different dependences:
- 1. S1 uses a value computed by S1 in an earlier iteration, because iteration i computes A[i+1], which is read in iteration i+1. The same is true of S2 for B[i] and B[i+1]. (loop-carried)
- 2. S2 uses the value A[i+1] computed by S1 in the same iteration. (no loop-carried)

### Loop-level parallelism example 3

S1 uses value computed by S2 in previous iteration but dependence is not circular, neither statement depends on itself, and although S1 depends on S2, S2 does not depend on S1. A loop is parallel if it can be written without a cycle in the dependences because the absence of a cycle means that the dependences give a partial ordering on the statements. so loop is parallel. Transform to:

```
A[0] = A[0] + B[0];
for (i=0; i<99; i=i+1) {
 B[i+1] = C[i] + D[i];
 A[i+1] = A[i+1] + B[i+1];
}
B[100] = C[99] + D[99];
```

#### Loop-level parallelism examples 4 and 5

```
for (i=0;i<100;i=i+1) {
A[i] = B[i] + C[i];
D[i] = A[i] * E[i];
}
```

No loop-carried dependence

```
for (i=1;i<100;i=i+1) {
    Y[i] = Y[i-1] + Y[i];
}
```

Loop-carried dependence in the form of recurrence

### Reductions

Reduction Operation:

```
for (i=9999; i>=0; i=i-1)

sum = sum + x[i] * y[i];
```

Transform to...

```
for (i=9999; i>=0; i=i-1)

sum [i] = x[i] * y[i];

for (i=9999; i>=0; i=i-1)

finalsum = finalsum + sum[i];
```

Do on p processors:

```
for (i=999; i>=0; i=i-1)
    finalsum[p] = finalsum[p] + sum[i+1000*p];
For (i=0; i < p; i++)
    finalsumall = finalsum[i] + finalsumall;</pre>
```

Note: assumes associativity!