



### **TP:** Dynamic Partial Reconfiguration <sup>1</sup>

#### Goals:

- -Use the VIVADO environment and SDK tool from Xilinx
- -Understand the steps to generate partial reconfiguration bistreams
- -Discover the project and the script modes to realize the partial reconfiguration design flow

#### Introduction

During this lab, you will re-use the integrated design environment from Xilinx, called VIVADO. This environment gathers a lot of tools for FPGA design, analysis and programming. You will also be able to understand the partial reconfiguration (PR) mechanisms and how to make it work on FPGA devices. At the end of this session, you will have acquired all the prerequisites to develop your own design .

#### The lab is organized as follows:

First, general explanations about partial reconfiguration and required sources files are given. Then, during the first exercise, you will understand the different partial reconfiguration mechanisms and apply them during a concrete example. You will also be able to use the Vivado PR flow using TCL scripts.

### **General explanations:**

### • Partial reconfiguration

One of the main advantage of PR is to increase design flexibility, allowing to change a part of the FPGA design while the circuit is still running. This is realized by loading a partial configuration file (partial bit file) in the FPGA without disturbing the rest of the design.



Basics of Partial Reconfiguration [1]

Such technique allows to increase the flexibility by changing block of algorithms (hardware reconfiguration) during the execution, to improve design reliability and so on.

<sup>&</sup>lt;sup>1</sup> This document is based on two Vivado tutorials from Xilinx [1,2].





- Partial reconfiguration main steps [1]:
  - 1) Synthesize of the static and Reconfigurable modules separately (in out-of-context mode)
  - 2) Create physical constraints (pBlocks) to define the reconfigurable regions
  - 3) Set the HD.RECONFIGURABLE property on each Reconfigurable Partition
  - 4) Implement a complete design (static+ one or more reconfigurable modules)
  - 5) Save a design checkpoint for the fully routed design
  - 6) Remove reconfigurable modules from the design and save a static-only design checkpoint
  - 7) Lock the static placement and routing
  - 8) For every reconfigurable modules
    - a. Add new reconfigurable modules to the static design and implement this new configuration
    - b. Saving a checkpont for the full routed design
  - 9) Run a verification utility (pr\_verify) on all configurations
  - 10) Create bistreams for each configuration

### • Objectives of the lab

During this lab, we will have 2 reconfigurable modules (RM):

- -A counter
- -A shifter

From this, we will define two configurations per RM in a way to partially reconfigure the functionality of the counter and the shifter. For each module, we will choose to reconfigure the counter as an up counter or a down counter and the shifter as a right or left shifter.

### Project Mode vs Script Mode

The partial reconfiguration flow can be realized in two different ways but leading to the same result. First, we will realize the most common flow using the project mode based on VIVADO GUI. In a second time, we will realize the same flow but using only TCL (Tool Command Lines) scripts, providing an efficient way to generate the bitstream when all sources and files are already defined.

### **Exercise 1: Partial Reconfiguration**

During the project mode, you will realize the different steps in order to generate all the required files for the partial reconfiguration.





- 1) **Before Launching Vivado**, create the appropriate folders in your local directory.

  Please respect the following folder hierarchy in your directory by creating the missing ones:
  - -Project\_directory
  - -DCP
  - -Sources -xdc
    - -hdl
  - -Bitstream
- 2) Retrieve the sources files from the archive *TP\_PR\_Sources.zip* we provide at this website: <a href="http://perso-etis.ensea.fr/lorandel/M2">http://perso-etis.ensea.fr/lorandel/M2</a> ESA SoC.php
- 3) Launch **vivado** in a terminal using:

source /usr/lsa/apps/Xilinx/Vivado/2017.4/settings64.sh

and then

vivado

4) Then Create New Project > Next



- 5) Define a project name and the project location (in your local directory where you create the previous folder<sup>2</sup>)
- 6) In page Add source files, add the HDL files we provided, excepted Top.v.

<sup>&</sup>lt;sup>2</sup> Avoid any special character in the path to the project folder as well as in the name of the directory.







- 7) In page Add constraint, add the .xdc files that we provided
- 8) Select the zedboard as target platform and FINISH



### I) SYNTHESIS

We have to synthesize every reconfigurable module (RM) individually in a specific mode called **out-of-context**. To this purpose, we will create design checkpoint (\*.dcp file) file for every RM. This file contains the corresponding netlist of the considered RP after the synthesis.





#### A) For every reconfigurable module:

-Set as Top\_level



-In the TCL Console:

**synth\_design -top XXX -part xc7z020clg484-1 -mode out\_of\_context** where XXX is the name of the module (count or shift).

-Create a DCP (Design CheckPoint) for each partial module directly after the synthesis using this tcl command :

### write\_checkpoint FULLPATH/DCP/XXX\_synth.dcp

where XXX is the name of count\_up/count\_down/shift\_right/shift\_left.

Note: you will need to add the full path to the final directory before the dcp. For example: C:/Users/../../count\_up\_synth.dcp



-Close the design close\_design

#### END for every module

Now we will have multiple design checkpoints for the corresponding reconfigurable modules in the DCP folder. We can now synthesize the main project with no definition for RM.

-Remove all the source files (*shift\_left.v*, *shift\_right.v*, *count\_up.v*, *count\_down.v*), excepted the top.v file



- A) Synthesis the main file top.v
  - -Set the top.v file as **top level**.
  - -click on run synthesis in the Flow Navigator:

launch\_runs synth\_1

or use the tcl command: synth\_design -top top -part xc7z020clg484-1





B) After the synthesis of the main file, **Open Synthesized Design** 

As indicated in the figure on the right, you can notice that the partial RM called inst\_count and inst\_shift are defined as blackbox.



-save the top design

write\_checkpoint FULLPATH/DCP/top\_synth.dcp

### **Defining the reconfigurable areas:**

C) Drawing Pblock for the 2 modules

-Right click on 1 of the 2 modules < Floorplanning < draw pblock

Note: Perform the same floorplanning as shown below:



-Let the default name for the 2 pblocks

Note: Have a look at the physical ressource estimates

-Specify properties SNAPPING\_MODE to ON for the 2 pblocks, and check that the RESET\_AFTER\_RECONFIG is enabled.







-Save the design and the modified constraint file as well

### **Defining the first configuration:**

D) Allocate Design Checkpoints (DCP) to blackboxes

We can load the configuration of one of the PR modules to the blackbox by the following tel command:

#### read\_checkpoint -cell rp1 FULLPATH/DCP/rp1\_synth.dcp

*Note*: you will need to add the full path before the dcp for example:

C:/Users/lorandel/Desktop/rp1\_synth.dcp

RP1 corresponds to inst\_count or inst\_shift

- -Load the inst\_count with count\_up.dcp
- -Load the inst shift with the shift left.dcp

You can note that the 2 blackboxes have been filled with the synthesized netlist as illustrated:



-Define the pblocks as reconfigurable using

### set\_property HD.RECONFIGURABLE true [get\_cells rp1]

With  $rp1 = inst\_count \ or \ inst\_shift$ .

- -Save the design
- -Check if the pblock are valid using **report DRC**





Normally, the analysis will deliver no DRC violations. If you have one or more errors, try to find them ②! Re-run the drc analysis until you obtain any error. Finally, if you still have some errors, call the teacher!



E) Generation of the 1st configuration

-Use these tcl commands to optimize, place and route the first configuration:

opt\_design place\_design route\_design

Now the first configuration is fully placed and routed. You can see in the floorplanning view, the cells that are used by the design in every RM:







#### F) Save the results

Save the full design checkpoint and create report files using these commands: write\_checkpoint -force FULLPATH/DCP/Config\_shift\_left\_count\_up\_route.dcp write\_checkpoint -cell inst\_count FULLPATH/DCP/count\_up\_route.dcp write\_checkpoint -cell inst\_shift FULLPATH/DCP/shift\_left\_route.dcp

At this point, we have created a fully implemented the first configuration from which we can generate full and partial bitstreams. The static portion of this configuration must be used for all subsequent configurations and has to be isolated. For generating the static design, the current reconfigurable modules must be removed.

G) Generate the static configuration

Clear out reconfigurable module logic by issuing the following commands:

```
update_design -cell inst_shift -black_box
update design -cell inst count -black box
```

We now have to write a design checkpoint of the remaining static-only design.

```
lock_design -level routing
write_checkpoint -force FULLPATH/DCP/static_route_design.dcp
```

This static-only checkpoint would be used for any future configurations, but in this lab, we simply keep this design open in memory.

- -You can now close the design
- H) Generation of other configurations

The static design is now established, and we will use it as context for implementing further reconfigurable modules.

### $open\_checkpoint\ FULLPATH/DCP/static\_route\_design.dcp$

```
-We can now add other synthesized netlist to the RMs read_checkpoint -cell inst_shift FULLPATH/DCP/shift_right_synth.dcp read_checkpoint -cell inst_count FULLPATH/DCP/count_down_synth.dcp
```

-Use these tcl commands to generate the second configuration:

```
opt_design
    place_design
    route_design
-Save the results
```

write\_checkpoint FULLPATH/DCP/Config\_shift\_right\_count\_down\_route\_design.dcp write\_checkpoint -cell inst\_shift FULLPATH/DCP/Shift\_right\_route\_design.dcp write\_checkpoint -cell inst\_count FULLPATH/DCP/Count\_down\_route\_design.dcp





#### I) Generate the bitstreams

-Verify configuration:

Before generating bitstreams, verify all configurations to ensure that the static portion of each configuration match identically, so the resulting bitstreams are safe to use in silicon. The PR Verify feature examines the complete static design up to and including the partition pins, confirming that they are identical. Placement and routing within the reconfigurable modules is not checked, as different module results are expected here.

-Run the pr\_verify command from the Tcl Console:

 $\label{lem:count_up_route.dcp} $$ pr_verify FULLPATH/DCP/Config_shift_left_count_up_route.dcp FULLPATH/DCP/Config_shift_right_count_down_route.dcp-file FULLPATH/config1_config2.log$ 

If successful, this command returns the following message. Have a look to the log file if necessary.

INFO: [Vivado 12-3253] PR VERIFY: check points

- .../DCP/Config\_shift\_right\_count\_up\_route.dcp and
- .../DCP/Config\_shift\_left\_count\_down\_route.dcp are compatible

By default, only the first mismatch (if any) is reported. To see all mismatches, use the -full\_check option.

Now, the configurations have been verified, we can generate bitstreams and use them to target the zedboard.

- -Open the first configuration open\_checkpoint FULLPATH/DCP/Config\_shift\_right\_count\_down\_route\_design.dcp
- Generate full and partial bitstreams for this design. Be sure to keep the bit files in a unique directory related to the full design checkpoint from which they were created. write\_bitstream FULLPATH/Bitstreams/Config\_shift\_right\_count\_down close\_project

At this point, we can notice that the three bitstreams were created in the bitstream directory:

- Config\_shift\_right\_count\_down.bit This is the power-up, full design bitstream.
- Config\_shift\_right\_count\_down\_pblock\_inst\_count\_partial.bit This is the partial bit file for the count downt module.
- Config\_shift\_right\_count\_down\_pblock\_inst\_shift\_partial. This is the partial bit file for the shift\_left module.

You can perform the same steps for the second config

-Open the first configuration

 $open\_checkpoint\ FULLPATH/DCP/Config\_shift\_left\_count\_up\_route\_design.dcp\\ write\_bitstream\ FULLPATH/Bitstreams/Config\_shift\_left\_count\_up\\ close\_project$ 





-Generate a full bitstream with black boxes, plus blanking bitstreams for the reconfigurable modules. Blanking bitstreams can be used to "erase" an existing configuration to reduce power consumption.

open\_checkpoint FULLPATH /DCP/static\_route\_design.dcp write\_bitstream FULLPATH/Bitstreams/Blank close\_project

The base configuration bitstream will have no logic for either reconfigurable partition.

J) Partially reconfigure the FPGA



- -Connect the zedboard to the computer and power on the board.
- -From VIVADO, select Flow > Open Hardware Manager
- -Select **Open a new hardware target** on the green banner. Follow the steps in the wizard to establish communication with the board.



-Select **Program device** on the green banner and select the xc7z FPGA device. Navigate to the Bitstreams folder to select **Config\_shift\_right\_count\_down.bit**, then click **OK** to program the device.

You should now see the bank of GPIO LEDs performing two tasks. Four LEDs are performing a counting-down function (MSB is on the left), and the other four are shifting to the right. Note the amount of time it took to configure the full device.

At this point, you can partially reconfigure the active device with any of the partial bitstreams that you have created:

- Select **Program device** on the green banner again. Navigate to the Bitstreams folder to select **Config\_shift\_left\_count\_up\_pblock\_inst\_shift\_partial.bit**, then click **OK** to program the device.

The shift portion of the LEDs has changed direction, but the counter kept counting down, unaffected by the reconfiguration. Note the much shorter configuration time.

-Select **Program device** on the green banner again. Navigate to the Bitstreams folder to select **Config\_shift\_left\_count\_up\_pblock\_inst\_count\_partial.bit**, then click **OK** to program the device.





The counter is now counting up, and the shifting LEDs were unaffected by the reconfiguration. This process can be repeated with the other bit file to return to the original configuration, or with the blanking partial bit files to stop activity on the LEDs (they will stay on).

### **Exercise: Dynamic Partial Reconfiguration using PCAP**

We now want to avoid the loading of partial bitstreams from the JTAG. To this purpose, we will use the (PCAP) Processor Configuration Access Port, as detailed in the course, and the DevCFG controller to configure the FPGA directly from an application on the processor.

How these elements are linked together:



The Device Configuration interface (DevC), illustrated in the figure above, has three main blocks: an AXI-PCAP bridge (center) for interfacing the PL configuration logic, device security management (left), and an XADC interface (right). In our case, only the AXI-PCAP bridge is of interest.

The AXI-PCAP bridge converts 32-bit AXI formatted data to the 32-bit PCAP protocol and vice versa. A transmit and receive FIFO buffer data between the AXI and the PCAP interface.





A DMA engine moves data between the FIFOs and a memory device, typically the OCM (on-chip memory), the DDR memory, or one of the peripheral memories. The 32-bit PCAP interface is clocked at 100 MHz and supports 400 MB/s download throughput for non-secure PL configuration and 100 MB/s for secure PL configuration where data is sent only every 4th clock cycle. To transfer data across the PCAP interface a DevC driver function needs to be called. The driver will take care of setting the correct PCAP mode and initiating the DMA transfer. The function call will only return after both the AXI and the PCAP transfers are complete

### **Required materials:**

- An application template of the source code is available. Call the teacher.
- Place the files into a folder in a local repository (Pay attention, avoid any special characters in the path!!!)
- <u>Bitstreams must be converted into Binary files</u> to be download to the PL through PCAP (**See Appendice 1**); If needed, the teacher can give you access to binary files
- Binary files must be copied into the SD card
- Replace the SD card into the zedboard and power on the board

#### ☐ Application program

In the terminal, launch SDK and select the folder, where you placed the source code, as workspace.

source /usr/lsa/apps/Xilinx/SDK/2017.4/settings64.sh
xsdk

1) Create a new application: **File -> New -> Application Project** 



2) Configure your project as indicated in the figure below:







- 3) Then **Next** and select **Empty Application** Template
- 4) The easiest way to add the source file .c in the project is to directly copy the .c file in the project directory (Workspace\_directory/project\_name/src). Once done, under SDK, you only have to refresh (F5) the project explorer and check that the file was correctly detected and added to the project.
- ☐ Program Analysis
  - Q: According to you, using few words, explain the program functionality?
  - O: wht

#define PARTIAL\_COUNT\_UP\_FILE\_ADDR 0x01000000 #define PARTIAL\_COUNT\_UP\_FILE\_SIZE 0x771A\*4

- Q: What is the objective of the SD\_TransferPartial() function?
- Q: What is the objective of the XDcfg TransferBitfile() function?
- ☐ Modification of the program
  - 1. Modify the main\_student.c program where it is indicated in order to be able to load all the binary files into the DDR memory and then, according to the number obtained from the user in the serial terminal, perform the dynamic partial reconfiguration of the reconfigurable module in the FPGA, as follow:





Case '1' => load partial bitstream of the down counter

Case '2' => load partial bitstream of the up counter

Case '3' => load partial bitstream of the shift right module

Case '4' => load partial bitstream of the shift left module

- 5) Debug your application: Righ click on the project, **Debug As / Launch on Hardware** (**System Debugger**)
- 6) Click Yes for the perspective switch.
- 7) Validate the functionality;
- 8) If ok; Call the teacher;)

### **Conclusion & Summary**

In this tutorial, you:

- Synthesized a design and realize the partial reconfiguration implementation
- Created two configurations with common static results
- Implemented these two configurations, saving the static design to be used in each
- Created checkpoints for static and reconfigurable modules for later reuse
- Examined framesets and verified the two configurations
- Created full and partial bitstreams
- Configured and partially reconfigured an FPGA using JTAG and PCAP interface

During this practical work, you have realized an entire partial reconfiguration design flow using Vivado. The Vivado GUI project Mode with some TCL scripts was used. You also learnt how partial reconfiguration can be performed <u>dynamically</u> on FPGA devices through the PCAP and what are the underlying mechanisms.

### **Bibliography**

[1]Xilinx, 'Vivado Design Suite User Guide: Partial Reconfiguration', User Guide UG909, v2015.4 November 2015,

https://www.xilinx.com/support/documentation/sw\_manuals\_j/xilinx2014\_1/ug940-vivadotutorial-embedded-design.pdf

[2]Xilinx, 'Vivado Design Suite Tutorial: Partial Reconfiguration', User Guide UG947, v2013.3 October 2013,

https://www.xilinx.com/support/documentation/sw\_manuals/xilinx2013\_3/ug947-vivado-partial-reconfiguration-tutorial.pdf

[3]Zedboard, 'ZedBoard (ZynqTM Evaluation and Development) Hardware User's Guide', v2.2 jan. 2014,

http://zedboard.org/sites/default/files/documentations/ZedBoard HW UG v2 2.pdf





### **Training resources**

Vivado partial reconfiguration video : <a href="https://www.xilinx.com/video/hardware/partial-reconfiguration-in-vivado.html">https://www.xilinx.com/video/hardware/partial-reconfiguration-in-vivado.html</a>





### **Appendice 1**

- Convert Bitstreams into Binary file
  - 1) Launch Vivado.
  - 2) In the welcome page, in the TCL console, type the following TCL command:

For every bitstream:

write\_cfg -format BIN -interface SMAPx32 -disablebitswap -loadbit "up 0x0 FULLPATH/Bitstream/filename.bit" FULLPATH/Bitstream/filename.bin

FULLPATH means the entire path to the folder where bitstreams are located e.g. /usr/...